cpu.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * (C) Copyright 2010-2014
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/flow.h>
  11. #include <asm/arch/pinmux.h>
  12. #include <asm/arch/tegra.h>
  13. #include <asm/arch-tegra/clk_rst.h>
  14. #include <asm/arch-tegra/pmc.h>
  15. #include "../cpu.h"
  16. /* Tegra114-specific CPU init code */
  17. static void enable_cpu_power_rail(void)
  18. {
  19. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  20. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  21. u32 reg;
  22. debug("%s entry\n", __func__);
  23. /* un-tristate PWR_I2C SCL/SDA, rest of the defaults are correct */
  24. pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SCL_PZ6);
  25. pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SDA_PZ7);
  26. /*
  27. * Set CPUPWRGOOD_TIMER - APB clock is 1/2 of SCLK (102MHz),
  28. * set it for 25ms (102MHz * .025)
  29. */
  30. reg = 0x26E8F0;
  31. writel(reg, &pmc->pmc_cpupwrgood_timer);
  32. /* Set polarity to 0 (normal) and enable CPUPWRREQ_OE */
  33. clrbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_POL);
  34. setbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_OE);
  35. /*
  36. * Set CLK_RST_CONTROLLER_CPU_SOFTRST_CTRL2_0_CAR2PMC_CPU_ACK_WIDTH
  37. * to 408 to satisfy the requirement of having at least 16 CPU clock
  38. * cycles before clamp removal.
  39. */
  40. clrbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 0xFFF);
  41. setbits_le32(&clkrst->crc_cpu_softrst_ctrl2, 408);
  42. }
  43. static void enable_cpu_clocks(void)
  44. {
  45. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  46. struct clk_pll_info *pllinfo = &tegra_pll_info_table[CLOCK_ID_XCPU];
  47. u32 reg;
  48. debug("%s entry\n", __func__);
  49. /* Wait for PLL-X to lock */
  50. do {
  51. reg = readl(&clkrst->crc_pll_simple[SIMPLE_PLLX].pll_base);
  52. } while ((reg & (1 << pllinfo->lock_det)) == 0);
  53. /* Wait until all clocks are stable */
  54. udelay(PLL_STABILIZATION_DELAY);
  55. writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol);
  56. writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div);
  57. /* Always enable the main CPU complex clocks */
  58. clock_enable(PERIPH_ID_CPU);
  59. clock_enable(PERIPH_ID_CPULP);
  60. clock_enable(PERIPH_ID_CPUG);
  61. }
  62. static void remove_cpu_resets(void)
  63. {
  64. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  65. u32 reg;
  66. debug("%s entry\n", __func__);
  67. /* Take the slow non-CPU partition out of reset */
  68. reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr);
  69. writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpulp_cmplx_clr);
  70. /* Take the fast non-CPU partition out of reset */
  71. reg = readl(&clkrst->crc_rst_cpug_cmplx_clr);
  72. writel((reg | CLR_NONCPURESET), &clkrst->crc_rst_cpug_cmplx_clr);
  73. /* Clear the SW-controlled reset of the slow cluster */
  74. reg = readl(&clkrst->crc_rst_cpulp_cmplx_clr);
  75. reg |= (CLR_CPURESET0+CLR_DBGRESET0+CLR_CORERESET0+CLR_CXRESET0);
  76. writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr);
  77. /* Clear the SW-controlled reset of the fast cluster */
  78. reg = readl(&clkrst->crc_rst_cpug_cmplx_clr);
  79. reg |= (CLR_CPURESET0+CLR_DBGRESET0+CLR_CORERESET0+CLR_CXRESET0);
  80. reg |= (CLR_CPURESET1+CLR_DBGRESET1+CLR_CORERESET1+CLR_CXRESET1);
  81. reg |= (CLR_CPURESET2+CLR_DBGRESET2+CLR_CORERESET2+CLR_CXRESET2);
  82. reg |= (CLR_CPURESET3+CLR_DBGRESET3+CLR_CORERESET3+CLR_CXRESET3);
  83. writel(reg, &clkrst->crc_rst_cpug_cmplx_clr);
  84. }
  85. /**
  86. * Tegra114 requires some special clock initialization, including setting up
  87. * the DVC I2C, turning on MSELECT and selecting the G CPU cluster
  88. */
  89. void t114_init_clocks(void)
  90. {
  91. struct clk_rst_ctlr *clkrst =
  92. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  93. struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
  94. u32 val;
  95. debug("%s entry\n", __func__);
  96. /* Set active CPU cluster to G */
  97. clrbits_le32(&flow->cluster_control, 1);
  98. writel(SUPER_SCLK_ENB_MASK, &clkrst->crc_super_sclk_div);
  99. debug("Setting up PLLX\n");
  100. init_pllx();
  101. val = (1 << CLK_SYS_RATE_AHB_RATE_SHIFT);
  102. writel(val, &clkrst->crc_clk_sys_rate);
  103. /* Enable clocks to required peripherals. TBD - minimize this list */
  104. debug("Enabling clocks\n");
  105. clock_set_enable(PERIPH_ID_CACHE2, 1);
  106. clock_set_enable(PERIPH_ID_GPIO, 1);
  107. clock_set_enable(PERIPH_ID_TMR, 1);
  108. clock_set_enable(PERIPH_ID_RTC, 1);
  109. clock_set_enable(PERIPH_ID_CPU, 1);
  110. clock_set_enable(PERIPH_ID_EMC, 1);
  111. clock_set_enable(PERIPH_ID_I2C5, 1);
  112. clock_set_enable(PERIPH_ID_FUSE, 1);
  113. clock_set_enable(PERIPH_ID_PMC, 1);
  114. clock_set_enable(PERIPH_ID_APBDMA, 1);
  115. clock_set_enable(PERIPH_ID_MEM, 1);
  116. clock_set_enable(PERIPH_ID_IRAMA, 1);
  117. clock_set_enable(PERIPH_ID_IRAMB, 1);
  118. clock_set_enable(PERIPH_ID_IRAMC, 1);
  119. clock_set_enable(PERIPH_ID_IRAMD, 1);
  120. clock_set_enable(PERIPH_ID_CORESIGHT, 1);
  121. clock_set_enable(PERIPH_ID_MSELECT, 1);
  122. clock_set_enable(PERIPH_ID_EMC1, 1);
  123. clock_set_enable(PERIPH_ID_MC1, 1);
  124. clock_set_enable(PERIPH_ID_DVFS, 1);
  125. /*
  126. * Set MSELECT clock source as PLLP (00), and ask for a clock
  127. * divider that would set the MSELECT clock at 102MHz for a
  128. * PLLP base of 408MHz.
  129. */
  130. clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0,
  131. CLK_DIVIDER(NVBL_PLLP_KHZ, 102000));
  132. /* I2C5 (DVC) gets CLK_M and a divisor of 17 */
  133. clock_ll_set_source_divisor(PERIPH_ID_I2C5, 3, 16);
  134. /* Give clocks time to stabilize */
  135. udelay(1000);
  136. /* Take required peripherals out of reset */
  137. debug("Taking periphs out of reset\n");
  138. reset_set_enable(PERIPH_ID_CACHE2, 0);
  139. reset_set_enable(PERIPH_ID_GPIO, 0);
  140. reset_set_enable(PERIPH_ID_TMR, 0);
  141. reset_set_enable(PERIPH_ID_COP, 0);
  142. reset_set_enable(PERIPH_ID_EMC, 0);
  143. reset_set_enable(PERIPH_ID_I2C5, 0);
  144. reset_set_enable(PERIPH_ID_FUSE, 0);
  145. reset_set_enable(PERIPH_ID_APBDMA, 0);
  146. reset_set_enable(PERIPH_ID_MEM, 0);
  147. reset_set_enable(PERIPH_ID_CORESIGHT, 0);
  148. reset_set_enable(PERIPH_ID_MSELECT, 0);
  149. reset_set_enable(PERIPH_ID_EMC1, 0);
  150. reset_set_enable(PERIPH_ID_MC1, 0);
  151. reset_set_enable(PERIPH_ID_DVFS, 0);
  152. debug("%s exit\n", __func__);
  153. }
  154. static bool is_partition_powered(u32 partid)
  155. {
  156. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  157. u32 reg;
  158. /* Get power gate status */
  159. reg = readl(&pmc->pmc_pwrgate_status);
  160. return !!(reg & (1 << partid));
  161. }
  162. static bool is_clamp_enabled(u32 partid)
  163. {
  164. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  165. u32 reg;
  166. /* Get clamp status. */
  167. reg = readl(&pmc->pmc_clamp_status);
  168. return !!(reg & (1 << partid));
  169. }
  170. static void power_partition(u32 partid)
  171. {
  172. struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  173. debug("%s: part ID = %08X\n", __func__, partid);
  174. /* Is the partition already on? */
  175. if (!is_partition_powered(partid)) {
  176. /* No, toggle the partition power state (OFF -> ON) */
  177. debug("power_partition, toggling state\n");
  178. writel(START_CP | partid, &pmc->pmc_pwrgate_toggle);
  179. /* Wait for the power to come up */
  180. while (!is_partition_powered(partid))
  181. ;
  182. /* Wait for the clamp status to be cleared */
  183. while (is_clamp_enabled(partid))
  184. ;
  185. /* Give I/O signals time to stabilize */
  186. udelay(IO_STABILIZATION_DELAY);
  187. }
  188. }
  189. void powerup_cpus(void)
  190. {
  191. /* We boot to the fast cluster */
  192. debug("%s entry: G cluster\n", __func__);
  193. /* Power up the fast cluster rail partition */
  194. power_partition(CRAIL);
  195. /* Power up the fast cluster non-CPU partition */
  196. power_partition(C0NC);
  197. /* Power up the fast cluster CPU0 partition */
  198. power_partition(CE0);
  199. }
  200. void start_cpu(u32 reset_vector)
  201. {
  202. u32 imme, inst;
  203. debug("%s entry, reset_vector = %x\n", __func__, reset_vector);
  204. t114_init_clocks();
  205. /* Enable VDD_CPU */
  206. enable_cpu_power_rail();
  207. /* Get the CPU(s) running */
  208. enable_cpu_clocks();
  209. /* Enable CoreSight */
  210. clock_enable_coresight(1);
  211. /* Take CPU(s) out of reset */
  212. remove_cpu_resets();
  213. /* Set the entry point for CPU execution from reset */
  214. /*
  215. * A01P with patched boot ROM; vector hard-coded to 0x4003fffc.
  216. * See nvbug 1193357 for details.
  217. */
  218. /* mov r0, #lsb(reset_vector) */
  219. imme = reset_vector & 0xffff;
  220. inst = imme & 0xfff;
  221. inst |= ((imme >> 12) << 16);
  222. inst |= 0xe3000000;
  223. writel(inst, 0x4003fff0);
  224. /* movt r0, #msb(reset_vector) */
  225. imme = (reset_vector >> 16) & 0xffff;
  226. inst = imme & 0xfff;
  227. inst |= ((imme >> 12) << 16);
  228. inst |= 0xe3400000;
  229. writel(inst, 0x4003fff4);
  230. /* bx r0 */
  231. writel(0xe12fff10, 0x4003fff8);
  232. /* b -12 */
  233. imme = (u32)-20;
  234. inst = (imme >> 2) & 0xffffff;
  235. inst |= 0xea000000;
  236. writel(inst, 0x4003fffc);
  237. /* Write to original location for compatibility */
  238. writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
  239. /* If the CPU(s) don't already have power, power 'em up */
  240. powerup_cpus();
  241. }