clock.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. /*
  2. * (C) Copyright 2010-2015
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /* Tegra114 Clock control functions */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/sysctr.h>
  12. #include <asm/arch/tegra.h>
  13. #include <asm/arch-tegra/clk_rst.h>
  14. #include <asm/arch-tegra/timer.h>
  15. #include <div64.h>
  16. #include <fdtdec.h>
  17. /*
  18. * Clock types that we can use as a source. The Tegra114 has muxes for the
  19. * peripheral clocks, and in most cases there are four options for the clock
  20. * source. This gives us a clock 'type' and exploits what commonality exists
  21. * in the device.
  22. *
  23. * Letters are obvious, except for T which means CLK_M, and S which means the
  24. * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
  25. * datasheet) and PLL_M are different things. The former is the basic
  26. * clock supplied to the SOC from an external oscillator. The latter is the
  27. * memory clock PLL.
  28. *
  29. * See definitions in clock_id in the header file.
  30. */
  31. enum clock_type_id {
  32. CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
  33. CLOCK_TYPE_MCPA, /* and so on */
  34. CLOCK_TYPE_MCPT,
  35. CLOCK_TYPE_PCM,
  36. CLOCK_TYPE_PCMT,
  37. CLOCK_TYPE_PCMT16,
  38. CLOCK_TYPE_PDCT,
  39. CLOCK_TYPE_ACPT,
  40. CLOCK_TYPE_ASPTE,
  41. CLOCK_TYPE_PMDACD2T,
  42. CLOCK_TYPE_PCST,
  43. CLOCK_TYPE_COUNT,
  44. CLOCK_TYPE_NONE = -1, /* invalid clock type */
  45. };
  46. enum {
  47. CLOCK_MAX_MUX = 8 /* number of source options for each clock */
  48. };
  49. /*
  50. * Clock source mux for each clock type. This just converts our enum into
  51. * a list of mux sources for use by the code.
  52. *
  53. * Note:
  54. * The extra column in each clock source array is used to store the mask
  55. * bits in its register for the source.
  56. */
  57. #define CLK(x) CLOCK_ID_ ## x
  58. static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
  59. { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC),
  60. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  61. MASK_BITS_31_30},
  62. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
  63. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  64. MASK_BITS_31_30},
  65. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  66. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  67. MASK_BITS_31_30},
  68. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
  69. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  70. MASK_BITS_31_30},
  71. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
  72. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  73. MASK_BITS_31_30},
  74. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
  75. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  76. MASK_BITS_31_30},
  77. { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
  78. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  79. MASK_BITS_31_30},
  80. { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  81. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  82. MASK_BITS_31_30},
  83. { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
  84. CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
  85. MASK_BITS_31_29},
  86. { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
  87. CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
  88. MASK_BITS_31_29},
  89. { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
  90. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  91. MASK_BITS_31_28}
  92. };
  93. /*
  94. * Clock type for each peripheral clock source. We put the name in each
  95. * record just so it is easy to match things up
  96. */
  97. #define TYPE(name, type) type
  98. static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
  99. /* 0x00 */
  100. TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
  101. TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
  102. TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
  103. TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PCM),
  104. TYPE(PERIPHC_PWM, CLOCK_TYPE_PCST), /* only PWM uses b29:28 */
  105. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  106. TYPE(PERIPHC_SBC2, CLOCK_TYPE_PCMT),
  107. TYPE(PERIPHC_SBC3, CLOCK_TYPE_PCMT),
  108. /* 0x08 */
  109. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  110. TYPE(PERIPHC_I2C1, CLOCK_TYPE_PCMT16),
  111. TYPE(PERIPHC_I2C5, CLOCK_TYPE_PCMT16),
  112. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  113. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  114. TYPE(PERIPHC_SBC1, CLOCK_TYPE_PCMT),
  115. TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
  116. TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
  117. /* 0x10 */
  118. TYPE(PERIPHC_CVE, CLOCK_TYPE_PDCT),
  119. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  120. TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
  121. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  122. TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PCMT),
  123. TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PCMT),
  124. TYPE(PERIPHC_G3D, CLOCK_TYPE_MCPA),
  125. TYPE(PERIPHC_G2D, CLOCK_TYPE_MCPA),
  126. /* 0x18 */
  127. TYPE(PERIPHC_NDFLASH, CLOCK_TYPE_PCMT),
  128. TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PCMT),
  129. TYPE(PERIPHC_VFIR, CLOCK_TYPE_PCMT),
  130. TYPE(PERIPHC_EPP, CLOCK_TYPE_MCPA),
  131. TYPE(PERIPHC_MPE, CLOCK_TYPE_MCPA),
  132. TYPE(PERIPHC_MIPI, CLOCK_TYPE_PCMT), /* MIPI base-band HSI */
  133. TYPE(PERIPHC_UART1, CLOCK_TYPE_PCMT),
  134. TYPE(PERIPHC_UART2, CLOCK_TYPE_PCMT),
  135. /* 0x20 */
  136. TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MCPA),
  137. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  138. TYPE(PERIPHC_TVO, CLOCK_TYPE_PDCT),
  139. TYPE(PERIPHC_HDMI, CLOCK_TYPE_PMDACD2T),
  140. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  141. TYPE(PERIPHC_TVDAC, CLOCK_TYPE_PDCT),
  142. TYPE(PERIPHC_I2C2, CLOCK_TYPE_PCMT16),
  143. TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPT),
  144. /* 0x28 */
  145. TYPE(PERIPHC_UART3, CLOCK_TYPE_PCMT),
  146. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  147. TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
  148. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  149. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  150. TYPE(PERIPHC_SBC4, CLOCK_TYPE_PCMT),
  151. TYPE(PERIPHC_I2C3, CLOCK_TYPE_PCMT16),
  152. TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PCMT),
  153. /* 0x30 */
  154. TYPE(PERIPHC_UART4, CLOCK_TYPE_PCMT),
  155. TYPE(PERIPHC_UART5, CLOCK_TYPE_PCMT),
  156. TYPE(PERIPHC_VDE, CLOCK_TYPE_PCMT),
  157. TYPE(PERIPHC_OWR, CLOCK_TYPE_PCMT),
  158. TYPE(PERIPHC_NOR, CLOCK_TYPE_PCMT),
  159. TYPE(PERIPHC_CSITE, CLOCK_TYPE_PCMT),
  160. TYPE(PERIPHC_I2S0, CLOCK_TYPE_AXPT),
  161. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  162. /* 0x38h */ /* Jumps to reg offset 0x3B0h */
  163. TYPE(PERIPHC_G3D2, CLOCK_TYPE_MCPA),
  164. TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PCMT),
  165. TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PCST), /* s/b PCTS */
  166. TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
  167. TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
  168. TYPE(PERIPHC_I2C4, CLOCK_TYPE_PCMT16),
  169. TYPE(PERIPHC_SBC5, CLOCK_TYPE_PCMT),
  170. TYPE(PERIPHC_SBC6, CLOCK_TYPE_PCMT),
  171. /* 0x40 */
  172. TYPE(PERIPHC_AUDIO, CLOCK_TYPE_ACPT),
  173. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  174. TYPE(PERIPHC_DAM0, CLOCK_TYPE_ACPT),
  175. TYPE(PERIPHC_DAM1, CLOCK_TYPE_ACPT),
  176. TYPE(PERIPHC_DAM2, CLOCK_TYPE_ACPT),
  177. TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PCMT),
  178. TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PCST), /* MASK 31:30 */
  179. TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
  180. /* 0x48 */
  181. TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
  182. TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
  183. TYPE(PERIPHC_NANDSPEED, CLOCK_TYPE_PCMT),
  184. TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PCST), /* MASK 31:30 */
  185. TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
  186. TYPE(PERIPHC_SPEEDO, CLOCK_TYPE_PCMT),
  187. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  188. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  189. /* 0x50 */
  190. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  191. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  192. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  193. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  194. TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT), /* offset 0x420h */
  195. TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
  196. TYPE(PERIPHC_HDA, CLOCK_TYPE_PCMT),
  197. };
  198. /*
  199. * This array translates a periph_id to a periphc_internal_id
  200. *
  201. * Not present/matched up:
  202. * uint vi_sensor; _VI_SENSOR_0, 0x1A8
  203. * SPDIF - which is both 0x08 and 0x0c
  204. *
  205. */
  206. #define NONE(name) (-1)
  207. #define OFFSET(name, value) PERIPHC_ ## name
  208. static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
  209. /* Low word: 31:0 */
  210. NONE(CPU),
  211. NONE(COP),
  212. NONE(TRIGSYS),
  213. NONE(RESERVED3),
  214. NONE(RTC),
  215. NONE(TMR),
  216. PERIPHC_UART1,
  217. PERIPHC_UART2, /* and vfir 0x68 */
  218. /* 8 */
  219. NONE(GPIO),
  220. PERIPHC_SDMMC2,
  221. NONE(SPDIF), /* 0x08 and 0x0c, unclear which to use */
  222. PERIPHC_I2S1,
  223. PERIPHC_I2C1,
  224. PERIPHC_NDFLASH,
  225. PERIPHC_SDMMC1,
  226. PERIPHC_SDMMC4,
  227. /* 16 */
  228. NONE(RESERVED16),
  229. PERIPHC_PWM,
  230. PERIPHC_I2S2,
  231. PERIPHC_EPP,
  232. PERIPHC_VI,
  233. PERIPHC_G2D,
  234. NONE(USBD),
  235. NONE(ISP),
  236. /* 24 */
  237. PERIPHC_G3D,
  238. NONE(RESERVED25),
  239. PERIPHC_DISP2,
  240. PERIPHC_DISP1,
  241. PERIPHC_HOST1X,
  242. NONE(VCP),
  243. PERIPHC_I2S0,
  244. NONE(CACHE2),
  245. /* Middle word: 63:32 */
  246. NONE(MEM),
  247. NONE(AHBDMA),
  248. NONE(APBDMA),
  249. NONE(RESERVED35),
  250. NONE(RESERVED36),
  251. NONE(STAT_MON),
  252. NONE(RESERVED38),
  253. NONE(RESERVED39),
  254. /* 40 */
  255. NONE(KFUSE),
  256. NONE(SBC1), /* SBC1, 0x34, is this SPI1? */
  257. PERIPHC_NOR,
  258. NONE(RESERVED43),
  259. PERIPHC_SBC2,
  260. NONE(RESERVED45),
  261. PERIPHC_SBC3,
  262. PERIPHC_I2C5,
  263. /* 48 */
  264. NONE(DSI),
  265. PERIPHC_TVO, /* also CVE 0x40 */
  266. PERIPHC_MIPI,
  267. PERIPHC_HDMI,
  268. NONE(CSI),
  269. PERIPHC_TVDAC,
  270. PERIPHC_I2C2,
  271. PERIPHC_UART3,
  272. /* 56 */
  273. NONE(RESERVED56),
  274. PERIPHC_EMC,
  275. NONE(USB2),
  276. NONE(USB3),
  277. PERIPHC_MPE,
  278. PERIPHC_VDE,
  279. NONE(BSEA),
  280. NONE(BSEV),
  281. /* Upper word 95:64 */
  282. PERIPHC_SPEEDO,
  283. PERIPHC_UART4,
  284. PERIPHC_UART5,
  285. PERIPHC_I2C3,
  286. PERIPHC_SBC4,
  287. PERIPHC_SDMMC3,
  288. NONE(PCIE),
  289. PERIPHC_OWR,
  290. /* 72 */
  291. NONE(AFI),
  292. PERIPHC_CSITE,
  293. NONE(PCIEXCLK),
  294. NONE(AVPUCQ),
  295. NONE(RESERVED76),
  296. NONE(RESERVED77),
  297. NONE(RESERVED78),
  298. NONE(DTV),
  299. /* 80 */
  300. PERIPHC_NANDSPEED,
  301. PERIPHC_I2CSLOW,
  302. NONE(DSIB),
  303. NONE(RESERVED83),
  304. NONE(IRAMA),
  305. NONE(IRAMB),
  306. NONE(IRAMC),
  307. NONE(IRAMD),
  308. /* 88 */
  309. NONE(CRAM2),
  310. NONE(RESERVED89),
  311. NONE(MDOUBLER),
  312. NONE(RESERVED91),
  313. NONE(SUSOUT),
  314. NONE(RESERVED93),
  315. NONE(RESERVED94),
  316. NONE(RESERVED95),
  317. /* V word: 31:0 */
  318. NONE(CPUG),
  319. NONE(CPULP),
  320. PERIPHC_G3D2,
  321. PERIPHC_MSELECT,
  322. PERIPHC_TSENSOR,
  323. PERIPHC_I2S3,
  324. PERIPHC_I2S4,
  325. PERIPHC_I2C4,
  326. /* 08 */
  327. PERIPHC_SBC5,
  328. PERIPHC_SBC6,
  329. PERIPHC_AUDIO,
  330. NONE(APBIF),
  331. PERIPHC_DAM0,
  332. PERIPHC_DAM1,
  333. PERIPHC_DAM2,
  334. PERIPHC_HDA2CODEC2X,
  335. /* 16 */
  336. NONE(ATOMICS),
  337. NONE(RESERVED17),
  338. NONE(RESERVED18),
  339. NONE(RESERVED19),
  340. NONE(RESERVED20),
  341. NONE(RESERVED21),
  342. NONE(RESERVED22),
  343. PERIPHC_ACTMON,
  344. /* 24 */
  345. NONE(RESERVED24),
  346. NONE(RESERVED25),
  347. NONE(RESERVED26),
  348. NONE(RESERVED27),
  349. PERIPHC_SATA,
  350. PERIPHC_HDA,
  351. NONE(RESERVED30),
  352. NONE(RESERVED31),
  353. /* W word: 31:0 */
  354. NONE(HDA2HDMICODEC),
  355. NONE(RESERVED1_SATACOLD),
  356. NONE(RESERVED2_PCIERX0),
  357. NONE(RESERVED3_PCIERX1),
  358. NONE(RESERVED4_PCIERX2),
  359. NONE(RESERVED5_PCIERX3),
  360. NONE(RESERVED6_PCIERX4),
  361. NONE(RESERVED7_PCIERX5),
  362. /* 40 */
  363. NONE(CEC),
  364. NONE(PCIE2_IOBIST),
  365. NONE(EMC_IOBIST),
  366. NONE(HDMI_IOBIST),
  367. NONE(SATA_IOBIST),
  368. NONE(MIPI_IOBIST),
  369. NONE(EMC1_IOBIST),
  370. NONE(XUSB),
  371. /* 48 */
  372. NONE(CILAB),
  373. NONE(CILCD),
  374. NONE(CILE),
  375. NONE(DSIA_LP),
  376. NONE(DSIB_LP),
  377. NONE(RESERVED21_ENTROPY),
  378. NONE(RESERVED22_W),
  379. NONE(RESERVED23_W),
  380. /* 56 */
  381. NONE(RESERVED24_W),
  382. NONE(AMX0),
  383. NONE(ADX0),
  384. NONE(DVFS),
  385. NONE(XUSB_SS),
  386. NONE(EMC_DLL),
  387. NONE(MC1),
  388. NONE(EMC1),
  389. };
  390. /*
  391. * PLL divider shift/mask tables for all PLL IDs.
  392. */
  393. struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
  394. /*
  395. * T114: some deviations from T2x/T30.
  396. * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLX, etc.)
  397. * If lock_ena or lock_det are >31, they're not used in that PLL.
  398. */
  399. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
  400. .lock_ena = 24, .lock_det = 27, .kcp_shift = 28, .kcp_mask = 3, .kvco_shift = 27, .kvco_mask = 1 }, /* PLLC */
  401. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
  402. .lock_ena = 0, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLM */
  403. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  404. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLP */
  405. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  406. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLA */
  407. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x01,
  408. .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLU */
  409. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  410. .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLD */
  411. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
  412. .lock_ena = 18, .lock_det = 27, .kcp_shift = 0, .kcp_mask = 0, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLX */
  413. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
  414. .lock_ena = 9, .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLE */
  415. { .m_shift = 0, .m_mask = 0x0F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  416. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLS (RESERVED) */
  417. };
  418. /*
  419. * Get the oscillator frequency, from the corresponding hardware configuration
  420. * field. Note that T30/T114 support 3 new higher freqs, but we map back
  421. * to the old T20 freqs. Support for the higher oscillators is TBD.
  422. */
  423. enum clock_osc_freq clock_get_osc_freq(void)
  424. {
  425. struct clk_rst_ctlr *clkrst =
  426. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  427. u32 reg;
  428. reg = readl(&clkrst->crc_osc_ctrl);
  429. reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
  430. if (reg & 1) /* one of the newer freqs */
  431. printf("Warning: OSC_FREQ is unsupported! (%d)\n", reg);
  432. return reg >> 2; /* Map to most common (T20) freqs */
  433. }
  434. /* Returns a pointer to the clock source register for a peripheral */
  435. u32 *get_periph_source_reg(enum periph_id periph_id)
  436. {
  437. struct clk_rst_ctlr *clkrst =
  438. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  439. enum periphc_internal_id internal_id;
  440. /* Coresight is a special case */
  441. if (periph_id == PERIPH_ID_CSI)
  442. return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
  443. assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
  444. internal_id = periph_id_to_internal_id[periph_id];
  445. assert(internal_id != -1);
  446. if (internal_id >= PERIPHC_VW_FIRST) {
  447. internal_id -= PERIPHC_VW_FIRST;
  448. return &clkrst->crc_clk_src_vw[internal_id];
  449. } else
  450. return &clkrst->crc_clk_src[internal_id];
  451. }
  452. int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
  453. int *divider_bits, int *type)
  454. {
  455. enum periphc_internal_id internal_id;
  456. if (!clock_periph_id_isvalid(periph_id))
  457. return -1;
  458. internal_id = periph_id_to_internal_id[periph_id];
  459. if (!periphc_internal_id_isvalid(internal_id))
  460. return -1;
  461. *type = clock_periph_type[internal_id];
  462. if (!clock_type_id_isvalid(*type))
  463. return -1;
  464. *mux_bits = clock_source[*type][CLOCK_MAX_MUX];
  465. if (*type == CLOCK_TYPE_PCMT16)
  466. *divider_bits = 16;
  467. else
  468. *divider_bits = 8;
  469. return 0;
  470. }
  471. enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
  472. {
  473. enum periphc_internal_id internal_id;
  474. int type;
  475. if (!clock_periph_id_isvalid(periph_id))
  476. return CLOCK_ID_NONE;
  477. internal_id = periph_id_to_internal_id[periph_id];
  478. if (!periphc_internal_id_isvalid(internal_id))
  479. return CLOCK_ID_NONE;
  480. type = clock_periph_type[internal_id];
  481. if (!clock_type_id_isvalid(type))
  482. return CLOCK_ID_NONE;
  483. return clock_source[type][source];
  484. }
  485. /**
  486. * Given a peripheral ID and the required source clock, this returns which
  487. * value should be programmed into the source mux for that peripheral.
  488. *
  489. * There is special code here to handle the one source type with 5 sources.
  490. *
  491. * @param periph_id peripheral to start
  492. * @param source PLL id of required parent clock
  493. * @param mux_bits Set to number of bits in mux register: 2 or 4
  494. * @param divider_bits Set to number of divider bits (8 or 16)
  495. * @return mux value (0-4, or -1 if not found)
  496. */
  497. int get_periph_clock_source(enum periph_id periph_id,
  498. enum clock_id parent, int *mux_bits, int *divider_bits)
  499. {
  500. enum clock_type_id type;
  501. int mux, err;
  502. err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
  503. assert(!err);
  504. for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
  505. if (clock_source[type][mux] == parent)
  506. return mux;
  507. /* if we get here, either us or the caller has made a mistake */
  508. printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
  509. parent);
  510. return -1;
  511. }
  512. void clock_set_enable(enum periph_id periph_id, int enable)
  513. {
  514. struct clk_rst_ctlr *clkrst =
  515. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  516. u32 *clk;
  517. u32 reg;
  518. /* Enable/disable the clock to this peripheral */
  519. assert(clock_periph_id_isvalid(periph_id));
  520. if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
  521. clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
  522. else
  523. clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
  524. reg = readl(clk);
  525. if (enable)
  526. reg |= PERIPH_MASK(periph_id);
  527. else
  528. reg &= ~PERIPH_MASK(periph_id);
  529. writel(reg, clk);
  530. }
  531. void reset_set_enable(enum periph_id periph_id, int enable)
  532. {
  533. struct clk_rst_ctlr *clkrst =
  534. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  535. u32 *reset;
  536. u32 reg;
  537. /* Enable/disable reset to the peripheral */
  538. assert(clock_periph_id_isvalid(periph_id));
  539. if (periph_id < PERIPH_ID_VW_FIRST)
  540. reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
  541. else
  542. reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
  543. reg = readl(reset);
  544. if (enable)
  545. reg |= PERIPH_MASK(periph_id);
  546. else
  547. reg &= ~PERIPH_MASK(periph_id);
  548. writel(reg, reset);
  549. }
  550. #if CONFIG_IS_ENABLED(OF_CONTROL)
  551. /*
  552. * Convert a device tree clock ID to our peripheral ID. They are mostly
  553. * the same but we are very cautious so we check that a valid clock ID is
  554. * provided.
  555. *
  556. * @param clk_id Clock ID according to tegra114 device tree binding
  557. * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
  558. */
  559. enum periph_id clk_id_to_periph_id(int clk_id)
  560. {
  561. if (clk_id > PERIPH_ID_COUNT)
  562. return PERIPH_ID_NONE;
  563. switch (clk_id) {
  564. case PERIPH_ID_RESERVED3:
  565. case PERIPH_ID_RESERVED16:
  566. case PERIPH_ID_RESERVED24:
  567. case PERIPH_ID_RESERVED35:
  568. case PERIPH_ID_RESERVED43:
  569. case PERIPH_ID_RESERVED45:
  570. case PERIPH_ID_RESERVED56:
  571. case PERIPH_ID_RESERVED76:
  572. case PERIPH_ID_RESERVED77:
  573. case PERIPH_ID_RESERVED78:
  574. case PERIPH_ID_RESERVED83:
  575. case PERIPH_ID_RESERVED89:
  576. case PERIPH_ID_RESERVED91:
  577. case PERIPH_ID_RESERVED93:
  578. case PERIPH_ID_RESERVED94:
  579. case PERIPH_ID_RESERVED95:
  580. return PERIPH_ID_NONE;
  581. default:
  582. return clk_id;
  583. }
  584. }
  585. #endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
  586. void clock_early_init(void)
  587. {
  588. struct clk_rst_ctlr *clkrst =
  589. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  590. struct clk_pll_info *pllinfo;
  591. u32 data;
  592. tegra30_set_up_pllp();
  593. /* clear IDDQ before accessing any other PLLC registers */
  594. pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
  595. clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, PLLC_IDDQ);
  596. udelay(2);
  597. /*
  598. * PLLC output frequency set to 600Mhz
  599. * PLLD output frequency set to 925Mhz
  600. */
  601. switch (clock_get_osc_freq()) {
  602. case CLOCK_OSC_FREQ_12_0: /* OSC is 12Mhz */
  603. clock_set_rate(CLOCK_ID_CGENERAL, 600, 12, 0, 8);
  604. clock_set_rate(CLOCK_ID_DISPLAY, 925, 12, 0, 12);
  605. break;
  606. case CLOCK_OSC_FREQ_26_0: /* OSC is 26Mhz */
  607. clock_set_rate(CLOCK_ID_CGENERAL, 600, 26, 0, 8);
  608. clock_set_rate(CLOCK_ID_DISPLAY, 925, 26, 0, 12);
  609. break;
  610. case CLOCK_OSC_FREQ_13_0: /* OSC is 13Mhz */
  611. clock_set_rate(CLOCK_ID_CGENERAL, 600, 13, 0, 8);
  612. clock_set_rate(CLOCK_ID_DISPLAY, 925, 13, 0, 12);
  613. break;
  614. case CLOCK_OSC_FREQ_19_2:
  615. default:
  616. /*
  617. * These are not supported. It is too early to print a
  618. * message and the UART likely won't work anyway due to the
  619. * oscillator being wrong.
  620. */
  621. break;
  622. }
  623. /* PLLC_MISC2: Set dynramp_stepA/B. MISC2 maps to pll_out[1] */
  624. writel(0x00561600, &clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1]);
  625. /* PLLC_MISC: Set LOCK_ENABLE */
  626. pllinfo = &tegra_pll_info_table[CLOCK_ID_CGENERAL];
  627. setbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, (1 << pllinfo->lock_ena));
  628. udelay(2);
  629. /* PLLD_MISC: Set CLKENABLE, CPCON 12, LFCON 1, and enable lock */
  630. pllinfo = &tegra_pll_info_table[CLOCK_ID_DISPLAY];
  631. data = (12 << pllinfo->kcp_shift) | (1 << pllinfo->kvco_shift);
  632. data |= (1 << PLLD_CLKENABLE) | (1 << pllinfo->lock_ena);
  633. writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc);
  634. udelay(2);
  635. }
  636. void arch_timer_init(void)
  637. {
  638. struct sysctr_ctlr *sysctr = (struct sysctr_ctlr *)NV_PA_TSC_BASE;
  639. u32 freq, val;
  640. freq = clock_get_rate(CLOCK_ID_CLK_M);
  641. debug("%s: clk_m freq is %dHz [0x%08X]\n", __func__, freq, freq);
  642. /* ARM CNTFRQ */
  643. asm("mcr p15, 0, %0, c14, c0, 0\n" : : "r" (freq));
  644. /* Only T114 has the System Counter regs */
  645. debug("%s: setting CNTFID0 to 0x%08X\n", __func__, freq);
  646. writel(freq, &sysctr->cntfid0);
  647. val = readl(&sysctr->cntcr);
  648. val |= TSC_CNTCR_ENABLE | TSC_CNTCR_HDBG;
  649. writel(val, &sysctr->cntcr);
  650. debug("%s: TSC CNTCR = 0x%08X\n", __func__, val);
  651. }
  652. struct periph_clk_init periph_clk_init_table[] = {
  653. { PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
  654. { PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
  655. { PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
  656. { PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
  657. { PERIPH_ID_SBC5, CLOCK_ID_PERIPH },
  658. { PERIPH_ID_SBC6, CLOCK_ID_PERIPH },
  659. { PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
  660. { PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
  661. { PERIPH_ID_NDFLASH, CLOCK_ID_PERIPH },
  662. { PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
  663. { PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
  664. { PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
  665. { PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
  666. { PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
  667. { PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
  668. { PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
  669. { PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
  670. { PERIPH_ID_I2C4, CLOCK_ID_PERIPH },
  671. { PERIPH_ID_I2C5, CLOCK_ID_PERIPH },
  672. { -1, },
  673. };