dram_sun6i.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /*
  2. * Sun6i platform dram controller init.
  3. *
  4. * (C) Copyright 2007-2012
  5. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  6. * Berg Xing <bergxing@allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <errno.h>
  15. #include <asm/io.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/dram.h>
  18. #include <asm/arch/prcm.h>
  19. #define DRAM_CLK (CONFIG_DRAM_CLK * 1000000)
  20. struct dram_sun6i_para {
  21. u8 bus_width;
  22. u8 chan;
  23. u8 rank;
  24. u8 rows;
  25. u16 page_size;
  26. };
  27. static void mctl_sys_init(void)
  28. {
  29. struct sunxi_ccm_reg * const ccm =
  30. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  31. const int dram_clk_div = 2;
  32. clock_set_pll5(DRAM_CLK * dram_clk_div, false);
  33. clrsetbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_DIV0_MASK,
  34. CCM_DRAMCLK_CFG_DIV0(dram_clk_div) | CCM_DRAMCLK_CFG_RST |
  35. CCM_DRAMCLK_CFG_UPD);
  36. mctl_await_completion(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_UPD, 0);
  37. writel(MDFS_CLK_DEFAULT, &ccm->mdfs_clk_cfg);
  38. /* deassert mctl reset */
  39. setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
  40. /* enable mctl clock */
  41. setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
  42. }
  43. static void mctl_dll_init(int ch_index, struct dram_sun6i_para *para)
  44. {
  45. struct sunxi_mctl_phy_reg *mctl_phy;
  46. if (ch_index == 0)
  47. mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
  48. else
  49. mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
  50. /* disable + reset dlls */
  51. writel(MCTL_DLLCR_DISABLE, &mctl_phy->acdllcr);
  52. writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx0dllcr);
  53. writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx1dllcr);
  54. if (para->bus_width == 32) {
  55. writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx2dllcr);
  56. writel(MCTL_DLLCR_DISABLE, &mctl_phy->dx3dllcr);
  57. }
  58. udelay(2);
  59. /* enable + reset dlls */
  60. writel(0, &mctl_phy->acdllcr);
  61. writel(0, &mctl_phy->dx0dllcr);
  62. writel(0, &mctl_phy->dx1dllcr);
  63. if (para->bus_width == 32) {
  64. writel(0, &mctl_phy->dx2dllcr);
  65. writel(0, &mctl_phy->dx3dllcr);
  66. }
  67. udelay(22);
  68. /* enable and release reset of dlls */
  69. writel(MCTL_DLLCR_NRESET, &mctl_phy->acdllcr);
  70. writel(MCTL_DLLCR_NRESET, &mctl_phy->dx0dllcr);
  71. writel(MCTL_DLLCR_NRESET, &mctl_phy->dx1dllcr);
  72. if (para->bus_width == 32) {
  73. writel(MCTL_DLLCR_NRESET, &mctl_phy->dx2dllcr);
  74. writel(MCTL_DLLCR_NRESET, &mctl_phy->dx3dllcr);
  75. }
  76. udelay(22);
  77. }
  78. static bool mctl_rank_detect(u32 *gsr0, int rank)
  79. {
  80. const u32 done = MCTL_DX_GSR0_RANK0_TRAIN_DONE << rank;
  81. const u32 err = MCTL_DX_GSR0_RANK0_TRAIN_ERR << rank;
  82. mctl_await_completion(gsr0, done, done);
  83. mctl_await_completion(gsr0 + 0x10, done, done);
  84. return !(readl(gsr0) & err) && !(readl(gsr0 + 0x10) & err);
  85. }
  86. static void mctl_channel_init(int ch_index, struct dram_sun6i_para *para)
  87. {
  88. struct sunxi_mctl_com_reg * const mctl_com =
  89. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  90. struct sunxi_mctl_ctl_reg *mctl_ctl;
  91. struct sunxi_mctl_phy_reg *mctl_phy;
  92. if (ch_index == 0) {
  93. mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  94. mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY0_BASE;
  95. } else {
  96. mctl_ctl = (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL1_BASE;
  97. mctl_phy = (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
  98. }
  99. writel(MCTL_MCMD_NOP, &mctl_ctl->mcmd);
  100. mctl_await_completion(&mctl_ctl->mcmd, MCTL_MCMD_BUSY, 0);
  101. /* PHY initialization */
  102. writel(MCTL_PGCR, &mctl_phy->pgcr);
  103. writel(MCTL_MR0, &mctl_phy->mr0);
  104. writel(MCTL_MR1, &mctl_phy->mr1);
  105. writel(MCTL_MR2, &mctl_phy->mr2);
  106. writel(MCTL_MR3, &mctl_phy->mr3);
  107. writel((MCTL_TITMSRST << 18) | (MCTL_TDLLLOCK << 6) | MCTL_TDLLSRST,
  108. &mctl_phy->ptr0);
  109. writel((MCTL_TDINIT1 << 19) | MCTL_TDINIT0, &mctl_phy->ptr1);
  110. writel((MCTL_TDINIT3 << 17) | MCTL_TDINIT2, &mctl_phy->ptr2);
  111. writel((MCTL_TCCD << 31) | (MCTL_TRC << 25) | (MCTL_TRRD << 21) |
  112. (MCTL_TRAS << 16) | (MCTL_TRCD << 12) | (MCTL_TRP << 8) |
  113. (MCTL_TWTR << 5) | (MCTL_TRTP << 2) | (MCTL_TMRD << 0),
  114. &mctl_phy->dtpr0);
  115. writel((MCTL_TDQSCKMAX << 27) | (MCTL_TDQSCK << 24) |
  116. (MCTL_TRFC << 16) | (MCTL_TRTODT << 11) |
  117. ((MCTL_TMOD - 12) << 9) | (MCTL_TFAW << 3) | (0 << 2) |
  118. (MCTL_TAOND << 0), &mctl_phy->dtpr1);
  119. writel((MCTL_TDLLK << 19) | (MCTL_TCKE << 15) | (MCTL_TXPDLL << 10) |
  120. (MCTL_TEXSR << 0), &mctl_phy->dtpr2);
  121. writel(1, &mctl_ctl->dfitphyupdtype0);
  122. writel(MCTL_DCR_DDR3, &mctl_phy->dcr);
  123. writel(MCTL_DSGCR, &mctl_phy->dsgcr);
  124. writel(MCTL_DXCCR, &mctl_phy->dxccr);
  125. writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx0gcr);
  126. writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx1gcr);
  127. writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx2gcr);
  128. writel(MCTL_DX_GCR | MCTL_DX_GCR_EN, &mctl_phy->dx3gcr);
  129. mctl_await_completion(&mctl_phy->pgsr, 0x03, 0x03);
  130. writel(CONFIG_DRAM_ZQ, &mctl_phy->zq0cr1);
  131. setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
  132. writel(MCTL_PIR_STEP1, &mctl_phy->pir);
  133. udelay(10);
  134. mctl_await_completion(&mctl_phy->pgsr, 0x1f, 0x1f);
  135. /* rank detect */
  136. if (!mctl_rank_detect(&mctl_phy->dx0gsr0, 1)) {
  137. para->rank = 1;
  138. clrbits_le32(&mctl_phy->pgcr, MCTL_PGCR_RANK);
  139. }
  140. /*
  141. * channel detect, check channel 1 dx0 and dx1 have rank 0, if not
  142. * assume nothing is connected to channel 1.
  143. */
  144. if (ch_index == 1 && !mctl_rank_detect(&mctl_phy->dx0gsr0, 0)) {
  145. para->chan = 1;
  146. clrbits_le32(&mctl_com->ccr, MCTL_CCR_CH1_CLK_EN);
  147. return;
  148. }
  149. /* bus width detect, if dx2 and dx3 don't have rank 0, assume 16 bit */
  150. if (!mctl_rank_detect(&mctl_phy->dx2gsr0, 0)) {
  151. para->bus_width = 16;
  152. para->page_size = 2048;
  153. setbits_le32(&mctl_phy->dx2dllcr, MCTL_DLLCR_DISABLE);
  154. setbits_le32(&mctl_phy->dx3dllcr, MCTL_DLLCR_DISABLE);
  155. clrbits_le32(&mctl_phy->dx2gcr, MCTL_DX_GCR_EN);
  156. clrbits_le32(&mctl_phy->dx3gcr, MCTL_DX_GCR_EN);
  157. }
  158. setbits_le32(&mctl_phy->pir, MCTL_PIR_CLEAR_STATUS);
  159. writel(MCTL_PIR_STEP2, &mctl_phy->pir);
  160. udelay(10);
  161. mctl_await_completion(&mctl_phy->pgsr, 0x11, 0x11);
  162. if (readl(&mctl_phy->pgsr) & MCTL_PGSR_TRAIN_ERR_MASK)
  163. panic("Training error initialising DRAM\n");
  164. /* Move to configure state */
  165. writel(MCTL_SCTL_CONFIG, &mctl_ctl->sctl);
  166. mctl_await_completion(&mctl_ctl->sstat, 0x07, 0x01);
  167. /* Set number of clks per micro-second */
  168. writel(DRAM_CLK / 1000000, &mctl_ctl->togcnt1u);
  169. /* Set number of clks per 100 nano-seconds */
  170. writel(DRAM_CLK / 10000000, &mctl_ctl->togcnt100n);
  171. /* Set memory timing registers */
  172. writel(MCTL_TREFI, &mctl_ctl->trefi);
  173. writel(MCTL_TMRD, &mctl_ctl->tmrd);
  174. writel(MCTL_TRFC, &mctl_ctl->trfc);
  175. writel((MCTL_TPREA << 16) | MCTL_TRP, &mctl_ctl->trp);
  176. writel(MCTL_TRTW, &mctl_ctl->trtw);
  177. writel(MCTL_TAL, &mctl_ctl->tal);
  178. writel(MCTL_TCL, &mctl_ctl->tcl);
  179. writel(MCTL_TCWL, &mctl_ctl->tcwl);
  180. writel(MCTL_TRAS, &mctl_ctl->tras);
  181. writel(MCTL_TRC, &mctl_ctl->trc);
  182. writel(MCTL_TRCD, &mctl_ctl->trcd);
  183. writel(MCTL_TRRD, &mctl_ctl->trrd);
  184. writel(MCTL_TRTP, &mctl_ctl->trtp);
  185. writel(MCTL_TWR, &mctl_ctl->twr);
  186. writel(MCTL_TWTR, &mctl_ctl->twtr);
  187. writel(MCTL_TEXSR, &mctl_ctl->texsr);
  188. writel(MCTL_TXP, &mctl_ctl->txp);
  189. writel(MCTL_TXPDLL, &mctl_ctl->txpdll);
  190. writel(MCTL_TZQCS, &mctl_ctl->tzqcs);
  191. writel(MCTL_TZQCSI, &mctl_ctl->tzqcsi);
  192. writel(MCTL_TDQS, &mctl_ctl->tdqs);
  193. writel(MCTL_TCKSRE, &mctl_ctl->tcksre);
  194. writel(MCTL_TCKSRX, &mctl_ctl->tcksrx);
  195. writel(MCTL_TCKE, &mctl_ctl->tcke);
  196. writel(MCTL_TMOD, &mctl_ctl->tmod);
  197. writel(MCTL_TRSTL, &mctl_ctl->trstl);
  198. writel(MCTL_TZQCL, &mctl_ctl->tzqcl);
  199. writel(MCTL_TMRR, &mctl_ctl->tmrr);
  200. writel(MCTL_TCKESR, &mctl_ctl->tckesr);
  201. writel(MCTL_TDPD, &mctl_ctl->tdpd);
  202. /* Unknown magic performed by boot0 */
  203. setbits_le32(&mctl_ctl->dfiodtcfg, 1 << 3);
  204. clrbits_le32(&mctl_ctl->dfiodtcfg1, 0x1f);
  205. /* Select 16/32-bits mode for MCTL */
  206. if (para->bus_width == 16)
  207. setbits_le32(&mctl_ctl->ppcfg, 1);
  208. /* Set DFI timing registers */
  209. writel(MCTL_TCWL, &mctl_ctl->dfitphywrl);
  210. writel(MCTL_TCL - 1, &mctl_ctl->dfitrdden);
  211. writel(MCTL_DFITPHYRDL, &mctl_ctl->dfitphyrdl);
  212. writel(MCTL_DFISTCFG0, &mctl_ctl->dfistcfg0);
  213. writel(MCTL_MCFG_DDR3, &mctl_ctl->mcfg);
  214. /* DFI update configuration register */
  215. writel(MCTL_DFIUPDCFG_UPD, &mctl_ctl->dfiupdcfg);
  216. /* Move to access state */
  217. writel(MCTL_SCTL_ACCESS, &mctl_ctl->sctl);
  218. mctl_await_completion(&mctl_ctl->sstat, 0x07, 0x03);
  219. }
  220. static void mctl_com_init(struct dram_sun6i_para *para)
  221. {
  222. struct sunxi_mctl_com_reg * const mctl_com =
  223. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  224. struct sunxi_mctl_phy_reg * const mctl_phy1 =
  225. (struct sunxi_mctl_phy_reg *)SUNXI_DRAM_PHY1_BASE;
  226. struct sunxi_prcm_reg * const prcm =
  227. (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
  228. writel(MCTL_CR_UNKNOWN | MCTL_CR_CHANNEL(para->chan) | MCTL_CR_DDR3 |
  229. ((para->bus_width == 32) ? MCTL_CR_BUSW32 : MCTL_CR_BUSW16) |
  230. MCTL_CR_PAGE_SIZE(para->page_size) | MCTL_CR_ROW(para->rows) |
  231. MCTL_CR_BANK(1) | MCTL_CR_RANK(para->rank), &mctl_com->cr);
  232. /* Unknown magic performed by boot0 */
  233. setbits_le32(&mctl_com->dbgcr, (1 << 6));
  234. if (para->chan == 1) {
  235. /* Shutdown channel 1 */
  236. setbits_le32(&mctl_phy1->aciocr, MCTL_ACIOCR_DISABLE);
  237. setbits_le32(&mctl_phy1->dxccr, MCTL_DXCCR_DISABLE);
  238. clrbits_le32(&mctl_phy1->dsgcr, MCTL_DSGCR_ENABLE);
  239. /*
  240. * CH0 ?? this is what boot0 does. Leave as is until we can
  241. * confirm this.
  242. */
  243. setbits_le32(&prcm->vdd_sys_pwroff,
  244. PRCM_VDD_SYS_DRAM_CH0_PAD_HOLD_PWROFF);
  245. }
  246. }
  247. static void mctl_port_cfg(void)
  248. {
  249. struct sunxi_mctl_com_reg * const mctl_com =
  250. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  251. struct sunxi_ccm_reg * const ccm =
  252. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  253. /* enable DRAM AXI clock for CPU access */
  254. setbits_le32(&ccm->axi_gate, 1 << AXI_GATE_OFFSET_DRAM);
  255. /* Bunch of magic writes performed by boot0 */
  256. writel(0x00400302, &mctl_com->rmcr[0]);
  257. writel(0x01000307, &mctl_com->rmcr[1]);
  258. writel(0x00400302, &mctl_com->rmcr[2]);
  259. writel(0x01000307, &mctl_com->rmcr[3]);
  260. writel(0x01000307, &mctl_com->rmcr[4]);
  261. writel(0x01000303, &mctl_com->rmcr[6]);
  262. writel(0x01000303, &mctl_com->mmcr[0]);
  263. writel(0x00400310, &mctl_com->mmcr[1]);
  264. writel(0x01000307, &mctl_com->mmcr[2]);
  265. writel(0x01000303, &mctl_com->mmcr[3]);
  266. writel(0x01800303, &mctl_com->mmcr[4]);
  267. writel(0x01800303, &mctl_com->mmcr[5]);
  268. writel(0x01800303, &mctl_com->mmcr[6]);
  269. writel(0x01800303, &mctl_com->mmcr[7]);
  270. writel(0x01000303, &mctl_com->mmcr[8]);
  271. writel(0x00000002, &mctl_com->mmcr[15]);
  272. writel(0x00000310, &mctl_com->mbagcr[0]);
  273. writel(0x00400310, &mctl_com->mbagcr[1]);
  274. writel(0x00400310, &mctl_com->mbagcr[2]);
  275. writel(0x00000307, &mctl_com->mbagcr[3]);
  276. writel(0x00000317, &mctl_com->mbagcr[4]);
  277. writel(0x00000307, &mctl_com->mbagcr[5]);
  278. }
  279. unsigned long sunxi_dram_init(void)
  280. {
  281. struct sunxi_mctl_com_reg * const mctl_com =
  282. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  283. u32 offset;
  284. int bank, bus, columns;
  285. /* Set initial parameters, these get modified by the autodetect code */
  286. struct dram_sun6i_para para = {
  287. .bus_width = 32,
  288. .chan = 2,
  289. .rank = 2,
  290. .page_size = 4096,
  291. .rows = 16,
  292. };
  293. /* A31s only has one channel */
  294. if (sunxi_get_ss_bonding_id() == SUNXI_SS_BOND_ID_A31S)
  295. para.chan = 1;
  296. mctl_sys_init();
  297. mctl_dll_init(0, &para);
  298. setbits_le32(&mctl_com->ccr, MCTL_CCR_CH0_CLK_EN);
  299. if (para.chan == 2) {
  300. mctl_dll_init(1, &para);
  301. setbits_le32(&mctl_com->ccr, MCTL_CCR_CH1_CLK_EN);
  302. }
  303. setbits_le32(&mctl_com->ccr, MCTL_CCR_MASTER_CLK_EN);
  304. mctl_channel_init(0, &para);
  305. if (para.chan == 2)
  306. mctl_channel_init(1, &para);
  307. mctl_com_init(&para);
  308. mctl_port_cfg();
  309. /*
  310. * Change to 1 ch / sequence / 8192 byte pages / 16 rows /
  311. * 8 bit banks / 1 rank mode.
  312. */
  313. clrsetbits_le32(&mctl_com->cr,
  314. MCTL_CR_CHANNEL_MASK | MCTL_CR_PAGE_SIZE_MASK |
  315. MCTL_CR_ROW_MASK | MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
  316. MCTL_CR_CHANNEL(1) | MCTL_CR_SEQUENCE |
  317. MCTL_CR_PAGE_SIZE(8192) | MCTL_CR_ROW(16) |
  318. MCTL_CR_BANK(1) | MCTL_CR_RANK(1));
  319. /* Detect and set page size */
  320. for (columns = 7; columns < 20; columns++) {
  321. if (mctl_mem_matches(1 << columns))
  322. break;
  323. }
  324. bus = (para.bus_width == 32) ? 2 : 1;
  325. columns -= bus;
  326. para.page_size = (1 << columns) * (bus << 1);
  327. clrsetbits_le32(&mctl_com->cr, MCTL_CR_PAGE_SIZE_MASK,
  328. MCTL_CR_PAGE_SIZE(para.page_size));
  329. /* Detect and set rows */
  330. for (para.rows = 11; para.rows < 16; para.rows++) {
  331. offset = 1 << (para.rows + columns + bus);
  332. if (mctl_mem_matches(offset))
  333. break;
  334. }
  335. clrsetbits_le32(&mctl_com->cr, MCTL_CR_ROW_MASK,
  336. MCTL_CR_ROW(para.rows));
  337. /* Detect bank size */
  338. offset = 1 << (para.rows + columns + bus + 2);
  339. bank = mctl_mem_matches(offset) ? 0 : 1;
  340. /* Restore interleave, chan and rank values, set bank size */
  341. clrsetbits_le32(&mctl_com->cr,
  342. MCTL_CR_CHANNEL_MASK | MCTL_CR_SEQUENCE |
  343. MCTL_CR_BANK_MASK | MCTL_CR_RANK_MASK,
  344. MCTL_CR_CHANNEL(para.chan) | MCTL_CR_BANK(bank) |
  345. MCTL_CR_RANK(para.rank));
  346. return 1 << (para.rank + para.rows + bank + columns + para.chan + bus);
  347. }