exynos4_setup.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Machine Specific Values for EXYNOS4012 based board
  3. *
  4. * Copyright (C) 2011 Samsung Electronics
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef _ORIGEN_SETUP_H
  9. #define _ORIGEN_SETUP_H
  10. #include <config.h>
  11. #include <asm/arch/cpu.h>
  12. #ifdef CONFIG_CLK_800_330_165
  13. #define DRAM_CLK_330
  14. #endif
  15. #ifdef CONFIG_CLK_1000_200_200
  16. #define DRAM_CLK_200
  17. #endif
  18. #ifdef CONFIG_CLK_1000_330_165
  19. #define DRAM_CLK_330
  20. #endif
  21. #ifdef CONFIG_CLK_1000_400_200
  22. #define DRAM_CLK_400
  23. #endif
  24. /* Bus Configuration Register Address */
  25. #define ASYNC_CONFIG 0x10010350
  26. /* CLK_SRC_CPU */
  27. #define MUX_HPM_SEL_MOUTAPLL 0x0
  28. #define MUX_HPM_SEL_SCLKMPLL 0x1
  29. #define MUX_CORE_SEL_MOUTAPLL 0x0
  30. #define MUX_CORE_SEL_SCLKMPLL 0x1
  31. #define MUX_MPLL_SEL_FILPLL 0x0
  32. #define MUX_MPLL_SEL_MOUTMPLLFOUT 0x1
  33. #define MUX_APLL_SEL_FILPLL 0x0
  34. #define MUX_APLL_SEL_MOUTMPLLFOUT 0x1
  35. #define CLK_SRC_CPU_VAL ((MUX_HPM_SEL_MOUTAPLL << 20) \
  36. | (MUX_CORE_SEL_MOUTAPLL << 16) \
  37. | (MUX_MPLL_SEL_MOUTMPLLFOUT << 8)\
  38. | (MUX_APLL_SEL_MOUTMPLLFOUT << 0))
  39. /* CLK_DIV_CPU0 */
  40. #define APLL_RATIO 0x0
  41. #define PCLK_DBG_RATIO 0x1
  42. #define ATB_RATIO 0x3
  43. #define PERIPH_RATIO 0x3
  44. #define COREM1_RATIO 0x7
  45. #define COREM0_RATIO 0x3
  46. #define CORE_RATIO 0x0
  47. #define CLK_DIV_CPU0_VAL ((APLL_RATIO << 24) \
  48. | (PCLK_DBG_RATIO << 20) \
  49. | (ATB_RATIO << 16) \
  50. | (PERIPH_RATIO << 12) \
  51. | (COREM1_RATIO << 8) \
  52. | (COREM0_RATIO << 4) \
  53. | (CORE_RATIO << 0))
  54. /* CLK_DIV_CPU1 */
  55. #define HPM_RATIO 0x0
  56. #define COPY_RATIO 0x3
  57. #define CLK_DIV_CPU1_VAL ((HPM_RATIO << 4) | (COPY_RATIO))
  58. /* CLK_SRC_DMC */
  59. #define MUX_PWI_SEL_XXTI 0x0
  60. #define MUX_PWI_SEL_XUSBXTI 0x1
  61. #define MUX_PWI_SEL_SCLK_HDMI24M 0x2
  62. #define MUX_PWI_SEL_SCLK_USBPHY0 0x3
  63. #define MUX_PWI_SEL_SCLK_USBPHY1 0x4
  64. #define MUX_PWI_SEL_SCLK_HDMIPHY 0x5
  65. #define MUX_PWI_SEL_SCLKMPLL 0x6
  66. #define MUX_PWI_SEL_SCLKEPLL 0x7
  67. #define MUX_PWI_SEL_SCLKVPLL 0x8
  68. #define MUX_DPHY_SEL_SCLKMPLL 0x0
  69. #define MUX_DPHY_SEL_SCLKAPLL 0x1
  70. #define MUX_DMC_BUS_SEL_SCLKMPLL 0x0
  71. #define MUX_DMC_BUS_SEL_SCLKAPLL 0x1
  72. #define CLK_SRC_DMC_VAL ((MUX_PWI_SEL_XUSBXTI << 16) \
  73. | (MUX_DPHY_SEL_SCLKMPLL << 8) \
  74. | (MUX_DMC_BUS_SEL_SCLKMPLL << 4))
  75. /* CLK_DIV_DMC0 */
  76. #define CORE_TIMERS_RATIO 0x1
  77. #define COPY2_RATIO 0x3
  78. #define DMCP_RATIO 0x1
  79. #define DMCD_RATIO 0x1
  80. #define DMC_RATIO 0x1
  81. #define DPHY_RATIO 0x1
  82. #define ACP_PCLK_RATIO 0x1
  83. #define ACP_RATIO 0x3
  84. #define CLK_DIV_DMC0_VAL ((CORE_TIMERS_RATIO << 28) \
  85. | (COPY2_RATIO << 24) \
  86. | (DMCP_RATIO << 20) \
  87. | (DMCD_RATIO << 16) \
  88. | (DMC_RATIO << 12) \
  89. | (DPHY_RATIO << 8) \
  90. | (ACP_PCLK_RATIO << 4) \
  91. | (ACP_RATIO << 0))
  92. /* CLK_DIV_DMC1 */
  93. #define DPM_RATIO 0x1
  94. #define DVSEM_RATIO 0x1
  95. #define PWI_RATIO 0x1
  96. #define CLK_DIV_DMC1_VAL ((DPM_RATIO << 24) \
  97. | (DVSEM_RATIO << 16) \
  98. | (PWI_RATIO << 8))
  99. /* CLK_SRC_TOP0 */
  100. #define MUX_ONENAND_SEL_ACLK_133 0x0
  101. #define MUX_ONENAND_SEL_ACLK_160 0x1
  102. #define MUX_ACLK_133_SEL_SCLKMPLL 0x0
  103. #define MUX_ACLK_133_SEL_SCLKAPLL 0x1
  104. #define MUX_ACLK_160_SEL_SCLKMPLL 0x0
  105. #define MUX_ACLK_160_SEL_SCLKAPLL 0x1
  106. #define MUX_ACLK_100_SEL_SCLKMPLL 0x0
  107. #define MUX_ACLK_100_SEL_SCLKAPLL 0x1
  108. #define MUX_ACLK_200_SEL_SCLKMPLL 0x0
  109. #define MUX_ACLK_200_SEL_SCLKAPLL 0x1
  110. #define MUX_VPLL_SEL_FINPLL 0x0
  111. #define MUX_VPLL_SEL_FOUTVPLL 0x1
  112. #define MUX_EPLL_SEL_FINPLL 0x0
  113. #define MUX_EPLL_SEL_FOUTEPLL 0x1
  114. #define MUX_ONENAND_1_SEL_MOUTONENAND 0x0
  115. #define MUX_ONENAND_1_SEL_SCLKVPLL 0x1
  116. #define CLK_SRC_TOP0_VAL ((MUX_ONENAND_SEL_ACLK_133 << 28) \
  117. | (MUX_ACLK_133_SEL_SCLKMPLL << 24) \
  118. | (MUX_ACLK_160_SEL_SCLKMPLL << 20) \
  119. | (MUX_ACLK_100_SEL_SCLKMPLL << 16) \
  120. | (MUX_ACLK_200_SEL_SCLKMPLL << 12) \
  121. | (MUX_VPLL_SEL_FINPLL << 8) \
  122. | (MUX_EPLL_SEL_FINPLL << 4)\
  123. | (MUX_ONENAND_1_SEL_MOUTONENAND << 0))
  124. /* CLK_SRC_TOP1 */
  125. #define VPLLSRC_SEL_FINPLL 0x0
  126. #define VPLLSRC_SEL_SCLKHDMI24M 0x1
  127. #define CLK_SRC_TOP1_VAL (VPLLSRC_SEL_FINPLL)
  128. /* CLK_DIV_TOP */
  129. #define ONENAND_RATIO 0x0
  130. #define ACLK_133_RATIO 0x5
  131. #define ACLK_160_RATIO 0x4
  132. #define ACLK_100_RATIO 0x7
  133. #define ACLK_200_RATIO 0x3
  134. #define CLK_DIV_TOP_VAL ((ONENAND_RATIO << 16) \
  135. | (ACLK_133_RATIO << 12)\
  136. | (ACLK_160_RATIO << 8) \
  137. | (ACLK_100_RATIO << 4) \
  138. | (ACLK_200_RATIO << 0))
  139. /* CLK_SRC_LEFTBUS */
  140. #define MUX_GDL_SEL_SCLKMPLL 0x0
  141. #define MUX_GDL_SEL_SCLKAPLL 0x1
  142. #define CLK_SRC_LEFTBUS_VAL (MUX_GDL_SEL_SCLKMPLL)
  143. /* CLK_DIV_LEFTBUS */
  144. #define GPL_RATIO 0x1
  145. #define GDL_RATIO 0x3
  146. #define CLK_DIV_LEFTBUS_VAL ((GPL_RATIO << 4) | (GDL_RATIO))
  147. /* CLK_SRC_RIGHTBUS */
  148. #define MUX_GDR_SEL_SCLKMPLL 0x0
  149. #define MUX_GDR_SEL_SCLKAPLL 0x1
  150. #define CLK_SRC_RIGHTBUS_VAL (MUX_GDR_SEL_SCLKMPLL)
  151. /* CLK_DIV_RIGHTBUS */
  152. #define GPR_RATIO 0x1
  153. #define GDR_RATIO 0x3
  154. #define CLK_DIV_RIGHTBUS_VAL ((GPR_RATIO << 4) | (GDR_RATIO))
  155. /* CLK_SRS_FSYS: 6 = SCLKMPLL */
  156. #define SATA_SEL_SCLKMPLL 0
  157. #define SATA_SEL_SCLKAPLL 1
  158. #define MMC_SEL_XXTI 0
  159. #define MMC_SEL_XUSBXTI 1
  160. #define MMC_SEL_SCLK_HDMI24M 2
  161. #define MMC_SEL_SCLK_USBPHY0 3
  162. #define MMC_SEL_SCLK_USBPHY1 4
  163. #define MMC_SEL_SCLK_HDMIPHY 5
  164. #define MMC_SEL_SCLKMPLL 6
  165. #define MMC_SEL_SCLKEPLL 7
  166. #define MMC_SEL_SCLKVPLL 8
  167. #define MMCC0_SEL MMC_SEL_SCLKMPLL
  168. #define MMCC1_SEL MMC_SEL_SCLKMPLL
  169. #define MMCC2_SEL MMC_SEL_SCLKMPLL
  170. #define MMCC3_SEL MMC_SEL_SCLKMPLL
  171. #define MMCC4_SEL MMC_SEL_SCLKMPLL
  172. #define CLK_SRC_FSYS_VAL ((SATA_SEL_SCLKMPLL << 24) \
  173. | (MMCC4_SEL << 16) \
  174. | (MMCC3_SEL << 12) \
  175. | (MMCC2_SEL << 8) \
  176. | (MMCC1_SEL << 4) \
  177. | (MMCC0_SEL << 0))
  178. /* SCLK_MMC[0-4] = MOUTMMC[0-4]/(MMC[0-4]_RATIO + 1)/(MMC[0-4]_PRE_RATIO +1) */
  179. /* CLK_DIV_FSYS1 */
  180. #define MMC0_RATIO 0xF
  181. #define MMC0_PRE_RATIO 0x0
  182. #define MMC1_RATIO 0xF
  183. #define MMC1_PRE_RATIO 0x0
  184. #define CLK_DIV_FSYS1_VAL ((MMC1_PRE_RATIO << 24) \
  185. | (MMC1_RATIO << 16) \
  186. | (MMC0_PRE_RATIO << 8) \
  187. | (MMC0_RATIO << 0))
  188. /* CLK_DIV_FSYS2 */
  189. #define MMC2_RATIO 0xF
  190. #define MMC2_PRE_RATIO 0x0
  191. #define MMC3_RATIO 0xF
  192. #define MMC3_PRE_RATIO 0x0
  193. #define CLK_DIV_FSYS2_VAL ((MMC3_PRE_RATIO << 24) \
  194. | (MMC3_RATIO << 16) \
  195. | (MMC2_PRE_RATIO << 8) \
  196. | (MMC2_RATIO << 0))
  197. /* CLK_DIV_FSYS3 */
  198. #define MMC4_RATIO 0xF
  199. #define MMC4_PRE_RATIO 0x0
  200. #define CLK_DIV_FSYS3_VAL ((MMC4_PRE_RATIO << 8) \
  201. | (MMC4_RATIO << 0))
  202. /* CLK_SRC_PERIL0 */
  203. #define UART_SEL_XXTI 0
  204. #define UART_SEL_XUSBXTI 1
  205. #define UART_SEL_SCLK_HDMI24M 2
  206. #define UART_SEL_SCLK_USBPHY0 3
  207. #define UART_SEL_SCLK_USBPHY1 4
  208. #define UART_SEL_SCLK_HDMIPHY 5
  209. #define UART_SEL_SCLKMPLL 6
  210. #define UART_SEL_SCLKEPLL 7
  211. #define UART_SEL_SCLKVPLL 8
  212. #define UART0_SEL UART_SEL_SCLKMPLL
  213. #define UART1_SEL UART_SEL_SCLKMPLL
  214. #define UART2_SEL UART_SEL_SCLKMPLL
  215. #define UART3_SEL UART_SEL_SCLKMPLL
  216. #define UART4_SEL UART_SEL_SCLKMPLL
  217. #define CLK_SRC_PERIL0_VAL ((UART4_SEL << 16) \
  218. | (UART3_SEL << 12) \
  219. | (UART2_SEL << 8) \
  220. | (UART1_SEL << 4) \
  221. | (UART0_SEL << 0))
  222. /* SCLK_UART[0-4] = MOUTUART[0-4]/(UART[0-4]_RATIO + 1) */
  223. /* CLK_DIV_PERIL0 */
  224. #define UART0_RATIO 7
  225. #define UART1_RATIO 7
  226. #define UART2_RATIO 7
  227. #define UART3_RATIO 7
  228. #define UART4_RATIO 7
  229. #define CLK_DIV_PERIL0_VAL ((UART4_RATIO << 16) \
  230. | (UART3_RATIO << 12) \
  231. | (UART2_RATIO << 8) \
  232. | (UART1_RATIO << 4) \
  233. | (UART0_RATIO << 0))
  234. /* Clock Source CAM/FIMC */
  235. /* CLK_SRC_CAM */
  236. #define CAM0_SEL_XUSBXTI 1
  237. #define CAM1_SEL_XUSBXTI 1
  238. #define CSIS0_SEL_XUSBXTI 1
  239. #define CSIS1_SEL_XUSBXTI 1
  240. #define FIMC_SEL_SCLKMPLL 6
  241. #define FIMC0_LCLK_SEL FIMC_SEL_SCLKMPLL
  242. #define FIMC1_LCLK_SEL FIMC_SEL_SCLKMPLL
  243. #define FIMC2_LCLK_SEL FIMC_SEL_SCLKMPLL
  244. #define FIMC3_LCLK_SEL FIMC_SEL_SCLKMPLL
  245. #define CLK_SRC_CAM_VAL ((CSIS1_SEL_XUSBXTI << 28) \
  246. | (CSIS0_SEL_XUSBXTI << 24) \
  247. | (CAM1_SEL_XUSBXTI << 20) \
  248. | (CAM0_SEL_XUSBXTI << 16) \
  249. | (FIMC3_LCLK_SEL << 12) \
  250. | (FIMC2_LCLK_SEL << 8) \
  251. | (FIMC1_LCLK_SEL << 4) \
  252. | (FIMC0_LCLK_SEL << 0))
  253. /* SCLK CAM */
  254. /* CLK_DIV_CAM */
  255. #define FIMC0_LCLK_RATIO 4
  256. #define FIMC1_LCLK_RATIO 4
  257. #define FIMC2_LCLK_RATIO 4
  258. #define FIMC3_LCLK_RATIO 4
  259. #define CLK_DIV_CAM_VAL ((FIMC3_LCLK_RATIO << 12) \
  260. | (FIMC2_LCLK_RATIO << 8) \
  261. | (FIMC1_LCLK_RATIO << 4) \
  262. | (FIMC0_LCLK_RATIO << 0))
  263. /* SCLK MFC */
  264. /* CLK_SRC_MFC */
  265. #define MFC_SEL_MPLL 0
  266. #define MOUTMFC_0 0
  267. #define MFC_SEL MOUTMFC_0
  268. #define MFC_0_SEL MFC_SEL_MPLL
  269. #define CLK_SRC_MFC_VAL ((MFC_SEL << 8) | (MFC_0_SEL))
  270. /* CLK_DIV_MFC */
  271. #define MFC_RATIO 3
  272. #define CLK_DIV_MFC_VAL (MFC_RATIO)
  273. /* SCLK G3D */
  274. /* CLK_SRC_G3D */
  275. #define G3D_SEL_MPLL 0
  276. #define MOUTG3D_0 0
  277. #define G3D_SEL MOUTG3D_0
  278. #define G3D_0_SEL G3D_SEL_MPLL
  279. #define CLK_SRC_G3D_VAL ((G3D_SEL << 8) | (G3D_0_SEL))
  280. /* CLK_DIV_G3D */
  281. #define G3D_RATIO 1
  282. #define CLK_DIV_G3D_VAL (G3D_RATIO)
  283. /* SCLK LCD0 */
  284. /* CLK_SRC_LCD0 */
  285. #define FIMD_SEL_SCLKMPLL 6
  286. #define MDNIE0_SEL_XUSBXTI 1
  287. #define MDNIE_PWM0_SEL_XUSBXTI 1
  288. #define MIPI0_SEL_XUSBXTI 1
  289. #define CLK_SRC_LCD0_VAL ((MIPI0_SEL_XUSBXTI << 12) \
  290. | (MDNIE_PWM0_SEL_XUSBXTI << 8) \
  291. | (MDNIE0_SEL_XUSBXTI << 4) \
  292. | (FIMD_SEL_SCLKMPLL << 0))
  293. /* CLK_DIV_LCD0 */
  294. #define FIMD0_RATIO 4
  295. #define CLK_DIV_LCD0_VAL (FIMD0_RATIO)
  296. /* Required period to generate a stable clock output */
  297. /* PLL_LOCK_TIME */
  298. #define PLL_LOCKTIME 0x1C20
  299. /* PLL Values */
  300. #define DISABLE 0
  301. #define ENABLE 1
  302. #define SET_PLL(mdiv, pdiv, sdiv) ((ENABLE << 31)\
  303. | (mdiv << 16) \
  304. | (pdiv << 8) \
  305. | (sdiv << 0))
  306. /* APLL_CON0 */
  307. #define APLL_MDIV 0xFA
  308. #define APLL_PDIV 0x6
  309. #define APLL_SDIV 0x1
  310. #define APLL_CON0_VAL SET_PLL(APLL_MDIV, APLL_PDIV, APLL_SDIV)
  311. /* APLL_CON1 */
  312. #define APLL_AFC_ENB 0x1
  313. #define APLL_AFC 0xC
  314. #define APLL_CON1_VAL ((APLL_AFC_ENB << 31) | (APLL_AFC << 0))
  315. /* MPLL_CON0 */
  316. #define MPLL_MDIV 0xC8
  317. #define MPLL_PDIV 0x6
  318. #define MPLL_SDIV 0x1
  319. #define MPLL_CON0_VAL SET_PLL(MPLL_MDIV, MPLL_PDIV, MPLL_SDIV)
  320. /* MPLL_CON1 */
  321. #define MPLL_AFC_ENB 0x0
  322. #define MPLL_AFC 0x1C
  323. #define MPLL_CON1_VAL ((MPLL_AFC_ENB << 31) | (MPLL_AFC << 0))
  324. /* EPLL_CON0 */
  325. #define EPLL_MDIV 0x30
  326. #define EPLL_PDIV 0x3
  327. #define EPLL_SDIV 0x2
  328. #define EPLL_CON0_VAL SET_PLL(EPLL_MDIV, EPLL_PDIV, EPLL_SDIV)
  329. /* EPLL_CON1 */
  330. #define EPLL_K 0x0
  331. #define EPLL_CON1_VAL (EPLL_K >> 0)
  332. /* VPLL_CON0 */
  333. #define VPLL_MDIV 0x35
  334. #define VPLL_PDIV 0x3
  335. #define VPLL_SDIV 0x2
  336. #define VPLL_CON0_VAL SET_PLL(VPLL_MDIV, VPLL_PDIV, VPLL_SDIV)
  337. /* VPLL_CON1 */
  338. #define VPLL_SSCG_EN DISABLE
  339. #define VPLL_SEL_PF_DN_SPREAD 0x0
  340. #define VPLL_MRR 0x11
  341. #define VPLL_MFR 0x0
  342. #define VPLL_K 0x400
  343. #define VPLL_CON1_VAL ((VPLL_SSCG_EN << 31)\
  344. | (VPLL_SEL_PF_DN_SPREAD << 29) \
  345. | (VPLL_MRR << 24) \
  346. | (VPLL_MFR << 16) \
  347. | (VPLL_K << 0))
  348. /* DMC */
  349. #define DIRECT_CMD_NOP 0x07000000
  350. #define DIRECT_CMD_ZQ 0x0a000000
  351. #define DIRECT_CMD_CHIP1_SHIFT (1 << 20)
  352. #define MEM_TIMINGS_MSR_COUNT 4
  353. #define CTRL_START (1 << 0)
  354. #define CTRL_DLL_ON (1 << 1)
  355. #define AREF_EN (1 << 5)
  356. #define DRV_TYPE (1 << 6)
  357. struct mem_timings {
  358. unsigned direct_cmd_msr[MEM_TIMINGS_MSR_COUNT];
  359. unsigned timingref;
  360. unsigned timingrow;
  361. unsigned timingdata;
  362. unsigned timingpower;
  363. unsigned zqcontrol;
  364. unsigned control0;
  365. unsigned control1;
  366. unsigned control2;
  367. unsigned concontrol;
  368. unsigned prechconfig;
  369. unsigned memcontrol;
  370. unsigned memconfig0;
  371. unsigned memconfig1;
  372. unsigned dll_resync;
  373. unsigned dll_on;
  374. };
  375. /* MIU */
  376. /* MIU Config Register Offsets*/
  377. #define APB_SFR_INTERLEAVE_CONF_OFFSET 0x400
  378. #define APB_SFR_ARBRITATION_CONF_OFFSET 0xC00
  379. #define ABP_SFR_SLV_ADDRMAP_CONF_OFFSET 0x800
  380. #define ABP_SFR_INTERLEAVE_ADDRMAP_START_OFFSET 0x808
  381. #define ABP_SFR_INTERLEAVE_ADDRMAP_END_OFFSET 0x810
  382. #define ABP_SFR_SLV0_SINGLE_ADDRMAP_START_OFFSET 0x818
  383. #define ABP_SFR_SLV0_SINGLE_ADDRMAP_END_OFFSET 0x820
  384. #define ABP_SFR_SLV1_SINGLE_ADDRMAP_START_OFFSET 0x828
  385. #define ABP_SFR_SLV1_SINGLE_ADDRMAP_END_OFFSET 0x830
  386. #ifdef CONFIG_ORIGEN
  387. /* Interleave: 2Bit, Interleave_bit1: 0x15, Interleave_bit0: 0x7 */
  388. #define APB_SFR_INTERLEAVE_CONF_VAL 0x20001507
  389. #define APB_SFR_ARBRITATION_CONF_VAL 0x00000001
  390. #endif
  391. #define INTERLEAVE_ADDR_MAP_START_ADDR 0x40000000
  392. #define INTERLEAVE_ADDR_MAP_END_ADDR 0xbfffffff
  393. #define INTERLEAVE_ADDR_MAP_EN 0x00000001
  394. #ifdef CONFIG_MIU_1BIT_INTERLEAVED
  395. /* Interleave_bit0: 0xC*/
  396. #define APB_SFR_INTERLEAVE_CONF_VAL 0x0000000c
  397. #endif
  398. #ifdef CONFIG_MIU_2BIT_INTERLEAVED
  399. /* Interleave: 2Bit, Interleave_bit1: 0x15, Interleave_bit0: 0xc */
  400. #define APB_SFR_INTERLEAVE_CONF_VAL 0x2000150c
  401. #endif
  402. #define SLAVE0_SINGLE_ADDR_MAP_START_ADDR 0x40000000
  403. #define SLAVE0_SINGLE_ADDR_MAP_END_ADDR 0x7fffffff
  404. #define SLAVE1_SINGLE_ADDR_MAP_START_ADDR 0x80000000
  405. #define SLAVE1_SINGLE_ADDR_MAP_END_ADDR 0xbfffffff
  406. /* Enable SME0 and SME1*/
  407. #define APB_SFR_SLV_ADDR_MAP_CONF_VAL 0x00000006
  408. #define FORCE_DLL_RESYNC 3
  409. #define DLL_CONTROL_ON 1
  410. #define DIRECT_CMD1 0x00020000
  411. #define DIRECT_CMD2 0x00030000
  412. #define DIRECT_CMD3 0x00010002
  413. #define DIRECT_CMD4 0x00000328
  414. #define CTRL_ZQ_MODE_NOTERM (0x1 << 0)
  415. #define CTRL_ZQ_START (0x1 << 1)
  416. #define CTRL_ZQ_DIV (0 << 4)
  417. #define CTRL_ZQ_MODE_DDS (0x7 << 8)
  418. #define CTRL_ZQ_MODE_TERM (0x2 << 11)
  419. #define CTRL_ZQ_FORCE_IMPN (0x5 << 14)
  420. #define CTRL_ZQ_FORCE_IMPP (0x6 << 17)
  421. #define CTRL_DCC (0xE38 << 20)
  422. #define ZQ_CONTROL_VAL (CTRL_ZQ_MODE_NOTERM | CTRL_ZQ_START\
  423. | CTRL_ZQ_DIV | CTRL_ZQ_MODE_DDS\
  424. | CTRL_ZQ_MODE_TERM | CTRL_ZQ_FORCE_IMPN\
  425. | CTRL_ZQ_FORCE_IMPP | CTRL_DCC)
  426. #define ASYNC (0 << 0)
  427. #define CLK_RATIO (1 << 1)
  428. #define DIV_PIPE (1 << 3)
  429. #define AWR_ON (1 << 4)
  430. #define AREF_DISABLE (0 << 5)
  431. #define DRV_TYPE_DISABLE (0 << 6)
  432. #define CHIP0_NOT_EMPTY (0 << 8)
  433. #define CHIP1_NOT_EMPTY (0 << 9)
  434. #define DQ_SWAP_DISABLE (0 << 10)
  435. #define QOS_FAST_DISABLE (0 << 11)
  436. #define RD_FETCH (0x3 << 12)
  437. #define TIMEOUT_LEVEL0 (0xFFF << 16)
  438. #define CONCONTROL_VAL (ASYNC | CLK_RATIO | DIV_PIPE | AWR_ON\
  439. | AREF_DISABLE | DRV_TYPE_DISABLE\
  440. | CHIP0_NOT_EMPTY | CHIP1_NOT_EMPTY\
  441. | DQ_SWAP_DISABLE | QOS_FAST_DISABLE\
  442. | RD_FETCH | TIMEOUT_LEVEL0)
  443. #define CLK_STOP_DISABLE (0 << 1)
  444. #define DPWRDN_DISABLE (0 << 2)
  445. #define DPWRDN_TYPE (0 << 3)
  446. #define TP_DISABLE (0 << 4)
  447. #define DSREF_DIABLE (0 << 5)
  448. #define ADD_LAT_PALL (1 << 6)
  449. #define MEM_TYPE_DDR3 (0x6 << 8)
  450. #define MEM_WIDTH_32 (0x2 << 12)
  451. #define NUM_CHIP_2 (1 << 16)
  452. #define BL_8 (0x3 << 20)
  453. #define MEMCONTROL_VAL (CLK_STOP_DISABLE | DPWRDN_DISABLE\
  454. | DPWRDN_TYPE | TP_DISABLE | DSREF_DIABLE\
  455. | ADD_LAT_PALL | MEM_TYPE_DDR3 | MEM_WIDTH_32\
  456. | NUM_CHIP_2 | BL_8)
  457. #define CHIP_BANK_8 (0x3 << 0)
  458. #define CHIP_ROW_14 (0x2 << 4)
  459. #define CHIP_COL_10 (0x3 << 8)
  460. #define CHIP_MAP_INTERLEAVED (1 << 12)
  461. #define CHIP_MASK (0xe0 << 16)
  462. #ifdef CONFIG_MIU_LINEAR
  463. #define CHIP0_BASE (0x40 << 24)
  464. #define CHIP1_BASE (0x60 << 24)
  465. #else
  466. #define CHIP0_BASE (0x20 << 24)
  467. #define CHIP1_BASE (0x40 << 24)
  468. #endif
  469. #define MEMCONFIG0_VAL (CHIP_BANK_8 | CHIP_ROW_14 | CHIP_COL_10\
  470. | CHIP_MAP_INTERLEAVED | CHIP_MASK | CHIP0_BASE)
  471. #define MEMCONFIG1_VAL (CHIP_BANK_8 | CHIP_ROW_14 | CHIP_COL_10\
  472. | CHIP_MAP_INTERLEAVED | CHIP_MASK | CHIP1_BASE)
  473. #define TP_CNT (0xff << 24)
  474. #define PRECHCONFIG TP_CNT
  475. #define CTRL_OFF (0 << 0)
  476. #define CTRL_DLL_OFF (0 << 1)
  477. #define CTRL_HALF (0 << 2)
  478. #define CTRL_DFDQS (1 << 3)
  479. #define DQS_DELAY (0 << 4)
  480. #define CTRL_START_POINT (0x10 << 8)
  481. #define CTRL_INC (0x10 << 16)
  482. #define CTRL_FORCE (0x71 << 24)
  483. #define CONTROL0_VAL (CTRL_OFF | CTRL_DLL_OFF | CTRL_HALF\
  484. | CTRL_DFDQS | DQS_DELAY | CTRL_START_POINT\
  485. | CTRL_INC | CTRL_FORCE)
  486. #define CTRL_SHIFTC (0x6 << 0)
  487. #define CTRL_REF (8 << 4)
  488. #define CTRL_SHGATE (1 << 29)
  489. #define TERM_READ_EN (1 << 30)
  490. #define TERM_WRITE_EN (1 << 31)
  491. #define CONTROL1_VAL (CTRL_SHIFTC | CTRL_REF | CTRL_SHGATE\
  492. | TERM_READ_EN | TERM_WRITE_EN)
  493. #define CONTROL2_VAL 0x00000000
  494. #ifdef CONFIG_ORIGEN
  495. #define TIMINGREF_VAL 0x000000BB
  496. #define TIMINGROW_VAL 0x4046654f
  497. #define TIMINGDATA_VAL 0x46400506
  498. #define TIMINGPOWER_VAL 0x52000A3C
  499. #else
  500. #define TIMINGREF_VAL 0x000000BC
  501. #ifdef DRAM_CLK_330
  502. #define TIMINGROW_VAL 0x3545548d
  503. #define TIMINGDATA_VAL 0x45430506
  504. #define TIMINGPOWER_VAL 0x4439033c
  505. #endif
  506. #ifdef DRAM_CLK_400
  507. #define TIMINGROW_VAL 0x45430506
  508. #define TIMINGDATA_VAL 0x56500506
  509. #define TIMINGPOWER_VAL 0x5444033d
  510. #endif
  511. #endif
  512. #endif