vgic-kvm-device.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * VGIC: KVM DEVICE API
  3. *
  4. * Copyright (C) 2015 ARM Ltd.
  5. * Author: Marc Zyngier <marc.zyngier@arm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/kvm_host.h>
  17. #include <kvm/arm_vgic.h>
  18. #include <linux/uaccess.h>
  19. #include <asm/kvm_mmu.h>
  20. #include "vgic.h"
  21. /* common helpers */
  22. int vgic_check_ioaddr(struct kvm *kvm, phys_addr_t *ioaddr,
  23. phys_addr_t addr, phys_addr_t alignment)
  24. {
  25. if (addr & ~KVM_PHYS_MASK)
  26. return -E2BIG;
  27. if (!IS_ALIGNED(addr, alignment))
  28. return -EINVAL;
  29. if (!IS_VGIC_ADDR_UNDEF(*ioaddr))
  30. return -EEXIST;
  31. return 0;
  32. }
  33. /**
  34. * kvm_vgic_addr - set or get vgic VM base addresses
  35. * @kvm: pointer to the vm struct
  36. * @type: the VGIC addr type, one of KVM_VGIC_V[23]_ADDR_TYPE_XXX
  37. * @addr: pointer to address value
  38. * @write: if true set the address in the VM address space, if false read the
  39. * address
  40. *
  41. * Set or get the vgic base addresses for the distributor and the virtual CPU
  42. * interface in the VM physical address space. These addresses are properties
  43. * of the emulated core/SoC and therefore user space initially knows this
  44. * information.
  45. * Check them for sanity (alignment, double assignment). We can't check for
  46. * overlapping regions in case of a virtual GICv3 here, since we don't know
  47. * the number of VCPUs yet, so we defer this check to map_resources().
  48. */
  49. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write)
  50. {
  51. int r = 0;
  52. struct vgic_dist *vgic = &kvm->arch.vgic;
  53. int type_needed;
  54. phys_addr_t *addr_ptr, alignment;
  55. mutex_lock(&kvm->lock);
  56. switch (type) {
  57. case KVM_VGIC_V2_ADDR_TYPE_DIST:
  58. type_needed = KVM_DEV_TYPE_ARM_VGIC_V2;
  59. addr_ptr = &vgic->vgic_dist_base;
  60. alignment = SZ_4K;
  61. break;
  62. case KVM_VGIC_V2_ADDR_TYPE_CPU:
  63. type_needed = KVM_DEV_TYPE_ARM_VGIC_V2;
  64. addr_ptr = &vgic->vgic_cpu_base;
  65. alignment = SZ_4K;
  66. break;
  67. case KVM_VGIC_V3_ADDR_TYPE_DIST:
  68. type_needed = KVM_DEV_TYPE_ARM_VGIC_V3;
  69. addr_ptr = &vgic->vgic_dist_base;
  70. alignment = SZ_64K;
  71. break;
  72. case KVM_VGIC_V3_ADDR_TYPE_REDIST:
  73. type_needed = KVM_DEV_TYPE_ARM_VGIC_V3;
  74. addr_ptr = &vgic->vgic_redist_base;
  75. alignment = SZ_64K;
  76. break;
  77. default:
  78. r = -ENODEV;
  79. goto out;
  80. }
  81. if (vgic->vgic_model != type_needed) {
  82. r = -ENODEV;
  83. goto out;
  84. }
  85. if (write) {
  86. r = vgic_check_ioaddr(kvm, addr_ptr, *addr, alignment);
  87. if (!r)
  88. *addr_ptr = *addr;
  89. } else {
  90. *addr = *addr_ptr;
  91. }
  92. out:
  93. mutex_unlock(&kvm->lock);
  94. return r;
  95. }
  96. static int vgic_set_common_attr(struct kvm_device *dev,
  97. struct kvm_device_attr *attr)
  98. {
  99. int r;
  100. switch (attr->group) {
  101. case KVM_DEV_ARM_VGIC_GRP_ADDR: {
  102. u64 __user *uaddr = (u64 __user *)(long)attr->addr;
  103. u64 addr;
  104. unsigned long type = (unsigned long)attr->attr;
  105. if (copy_from_user(&addr, uaddr, sizeof(addr)))
  106. return -EFAULT;
  107. r = kvm_vgic_addr(dev->kvm, type, &addr, true);
  108. return (r == -ENODEV) ? -ENXIO : r;
  109. }
  110. case KVM_DEV_ARM_VGIC_GRP_NR_IRQS: {
  111. u32 __user *uaddr = (u32 __user *)(long)attr->addr;
  112. u32 val;
  113. int ret = 0;
  114. if (get_user(val, uaddr))
  115. return -EFAULT;
  116. /*
  117. * We require:
  118. * - at least 32 SPIs on top of the 16 SGIs and 16 PPIs
  119. * - at most 1024 interrupts
  120. * - a multiple of 32 interrupts
  121. */
  122. if (val < (VGIC_NR_PRIVATE_IRQS + 32) ||
  123. val > VGIC_MAX_RESERVED ||
  124. (val & 31))
  125. return -EINVAL;
  126. mutex_lock(&dev->kvm->lock);
  127. if (vgic_ready(dev->kvm) || dev->kvm->arch.vgic.nr_spis)
  128. ret = -EBUSY;
  129. else
  130. dev->kvm->arch.vgic.nr_spis =
  131. val - VGIC_NR_PRIVATE_IRQS;
  132. mutex_unlock(&dev->kvm->lock);
  133. return ret;
  134. }
  135. case KVM_DEV_ARM_VGIC_GRP_CTRL: {
  136. switch (attr->attr) {
  137. case KVM_DEV_ARM_VGIC_CTRL_INIT:
  138. mutex_lock(&dev->kvm->lock);
  139. r = vgic_init(dev->kvm);
  140. mutex_unlock(&dev->kvm->lock);
  141. return r;
  142. }
  143. break;
  144. }
  145. }
  146. return -ENXIO;
  147. }
  148. static int vgic_get_common_attr(struct kvm_device *dev,
  149. struct kvm_device_attr *attr)
  150. {
  151. int r = -ENXIO;
  152. switch (attr->group) {
  153. case KVM_DEV_ARM_VGIC_GRP_ADDR: {
  154. u64 __user *uaddr = (u64 __user *)(long)attr->addr;
  155. u64 addr;
  156. unsigned long type = (unsigned long)attr->attr;
  157. r = kvm_vgic_addr(dev->kvm, type, &addr, false);
  158. if (r)
  159. return (r == -ENODEV) ? -ENXIO : r;
  160. if (copy_to_user(uaddr, &addr, sizeof(addr)))
  161. return -EFAULT;
  162. break;
  163. }
  164. case KVM_DEV_ARM_VGIC_GRP_NR_IRQS: {
  165. u32 __user *uaddr = (u32 __user *)(long)attr->addr;
  166. r = put_user(dev->kvm->arch.vgic.nr_spis +
  167. VGIC_NR_PRIVATE_IRQS, uaddr);
  168. break;
  169. }
  170. }
  171. return r;
  172. }
  173. static int vgic_create(struct kvm_device *dev, u32 type)
  174. {
  175. return kvm_vgic_create(dev->kvm, type);
  176. }
  177. static void vgic_destroy(struct kvm_device *dev)
  178. {
  179. kfree(dev);
  180. }
  181. int kvm_register_vgic_device(unsigned long type)
  182. {
  183. int ret = -ENODEV;
  184. switch (type) {
  185. case KVM_DEV_TYPE_ARM_VGIC_V2:
  186. ret = kvm_register_device_ops(&kvm_arm_vgic_v2_ops,
  187. KVM_DEV_TYPE_ARM_VGIC_V2);
  188. break;
  189. case KVM_DEV_TYPE_ARM_VGIC_V3:
  190. ret = kvm_register_device_ops(&kvm_arm_vgic_v3_ops,
  191. KVM_DEV_TYPE_ARM_VGIC_V3);
  192. #ifdef CONFIG_KVM_ARM_VGIC_V3_ITS
  193. if (ret)
  194. break;
  195. ret = kvm_vgic_register_its_device();
  196. #endif
  197. break;
  198. }
  199. return ret;
  200. }
  201. struct vgic_reg_attr {
  202. struct kvm_vcpu *vcpu;
  203. gpa_t addr;
  204. };
  205. static int parse_vgic_v2_attr(struct kvm_device *dev,
  206. struct kvm_device_attr *attr,
  207. struct vgic_reg_attr *reg_attr)
  208. {
  209. int cpuid;
  210. cpuid = (attr->attr & KVM_DEV_ARM_VGIC_CPUID_MASK) >>
  211. KVM_DEV_ARM_VGIC_CPUID_SHIFT;
  212. if (cpuid >= atomic_read(&dev->kvm->online_vcpus))
  213. return -EINVAL;
  214. reg_attr->vcpu = kvm_get_vcpu(dev->kvm, cpuid);
  215. reg_attr->addr = attr->attr & KVM_DEV_ARM_VGIC_OFFSET_MASK;
  216. return 0;
  217. }
  218. /* unlocks vcpus from @vcpu_lock_idx and smaller */
  219. static void unlock_vcpus(struct kvm *kvm, int vcpu_lock_idx)
  220. {
  221. struct kvm_vcpu *tmp_vcpu;
  222. for (; vcpu_lock_idx >= 0; vcpu_lock_idx--) {
  223. tmp_vcpu = kvm_get_vcpu(kvm, vcpu_lock_idx);
  224. mutex_unlock(&tmp_vcpu->mutex);
  225. }
  226. }
  227. static void unlock_all_vcpus(struct kvm *kvm)
  228. {
  229. unlock_vcpus(kvm, atomic_read(&kvm->online_vcpus) - 1);
  230. }
  231. /* Returns true if all vcpus were locked, false otherwise */
  232. static bool lock_all_vcpus(struct kvm *kvm)
  233. {
  234. struct kvm_vcpu *tmp_vcpu;
  235. int c;
  236. /*
  237. * Any time a vcpu is run, vcpu_load is called which tries to grab the
  238. * vcpu->mutex. By grabbing the vcpu->mutex of all VCPUs we ensure
  239. * that no other VCPUs are run and fiddle with the vgic state while we
  240. * access it.
  241. */
  242. kvm_for_each_vcpu(c, tmp_vcpu, kvm) {
  243. if (!mutex_trylock(&tmp_vcpu->mutex)) {
  244. unlock_vcpus(kvm, c - 1);
  245. return false;
  246. }
  247. }
  248. return true;
  249. }
  250. /**
  251. * vgic_attr_regs_access_v2 - allows user space to access VGIC v2 state
  252. *
  253. * @dev: kvm device handle
  254. * @attr: kvm device attribute
  255. * @reg: address the value is read or written
  256. * @is_write: true if userspace is writing a register
  257. */
  258. static int vgic_attr_regs_access_v2(struct kvm_device *dev,
  259. struct kvm_device_attr *attr,
  260. u32 *reg, bool is_write)
  261. {
  262. struct vgic_reg_attr reg_attr;
  263. gpa_t addr;
  264. struct kvm_vcpu *vcpu;
  265. int ret;
  266. ret = parse_vgic_v2_attr(dev, attr, &reg_attr);
  267. if (ret)
  268. return ret;
  269. vcpu = reg_attr.vcpu;
  270. addr = reg_attr.addr;
  271. mutex_lock(&dev->kvm->lock);
  272. ret = vgic_init(dev->kvm);
  273. if (ret)
  274. goto out;
  275. if (!lock_all_vcpus(dev->kvm)) {
  276. ret = -EBUSY;
  277. goto out;
  278. }
  279. switch (attr->group) {
  280. case KVM_DEV_ARM_VGIC_GRP_CPU_REGS:
  281. ret = vgic_v2_cpuif_uaccess(vcpu, is_write, addr, reg);
  282. break;
  283. case KVM_DEV_ARM_VGIC_GRP_DIST_REGS:
  284. ret = vgic_v2_dist_uaccess(vcpu, is_write, addr, reg);
  285. break;
  286. default:
  287. ret = -EINVAL;
  288. break;
  289. }
  290. unlock_all_vcpus(dev->kvm);
  291. out:
  292. mutex_unlock(&dev->kvm->lock);
  293. return ret;
  294. }
  295. static int vgic_v2_set_attr(struct kvm_device *dev,
  296. struct kvm_device_attr *attr)
  297. {
  298. int ret;
  299. ret = vgic_set_common_attr(dev, attr);
  300. if (ret != -ENXIO)
  301. return ret;
  302. switch (attr->group) {
  303. case KVM_DEV_ARM_VGIC_GRP_DIST_REGS:
  304. case KVM_DEV_ARM_VGIC_GRP_CPU_REGS: {
  305. u32 __user *uaddr = (u32 __user *)(long)attr->addr;
  306. u32 reg;
  307. if (get_user(reg, uaddr))
  308. return -EFAULT;
  309. return vgic_attr_regs_access_v2(dev, attr, &reg, true);
  310. }
  311. }
  312. return -ENXIO;
  313. }
  314. static int vgic_v2_get_attr(struct kvm_device *dev,
  315. struct kvm_device_attr *attr)
  316. {
  317. int ret;
  318. ret = vgic_get_common_attr(dev, attr);
  319. if (ret != -ENXIO)
  320. return ret;
  321. switch (attr->group) {
  322. case KVM_DEV_ARM_VGIC_GRP_DIST_REGS:
  323. case KVM_DEV_ARM_VGIC_GRP_CPU_REGS: {
  324. u32 __user *uaddr = (u32 __user *)(long)attr->addr;
  325. u32 reg = 0;
  326. ret = vgic_attr_regs_access_v2(dev, attr, &reg, false);
  327. if (ret)
  328. return ret;
  329. return put_user(reg, uaddr);
  330. }
  331. }
  332. return -ENXIO;
  333. }
  334. static int vgic_v2_has_attr(struct kvm_device *dev,
  335. struct kvm_device_attr *attr)
  336. {
  337. switch (attr->group) {
  338. case KVM_DEV_ARM_VGIC_GRP_ADDR:
  339. switch (attr->attr) {
  340. case KVM_VGIC_V2_ADDR_TYPE_DIST:
  341. case KVM_VGIC_V2_ADDR_TYPE_CPU:
  342. return 0;
  343. }
  344. break;
  345. case KVM_DEV_ARM_VGIC_GRP_DIST_REGS:
  346. case KVM_DEV_ARM_VGIC_GRP_CPU_REGS:
  347. return vgic_v2_has_attr_regs(dev, attr);
  348. case KVM_DEV_ARM_VGIC_GRP_NR_IRQS:
  349. return 0;
  350. case KVM_DEV_ARM_VGIC_GRP_CTRL:
  351. switch (attr->attr) {
  352. case KVM_DEV_ARM_VGIC_CTRL_INIT:
  353. return 0;
  354. }
  355. }
  356. return -ENXIO;
  357. }
  358. struct kvm_device_ops kvm_arm_vgic_v2_ops = {
  359. .name = "kvm-arm-vgic-v2",
  360. .create = vgic_create,
  361. .destroy = vgic_destroy,
  362. .set_attr = vgic_v2_set_attr,
  363. .get_attr = vgic_v2_get_attr,
  364. .has_attr = vgic_v2_has_attr,
  365. };
  366. static int vgic_v3_set_attr(struct kvm_device *dev,
  367. struct kvm_device_attr *attr)
  368. {
  369. return vgic_set_common_attr(dev, attr);
  370. }
  371. static int vgic_v3_get_attr(struct kvm_device *dev,
  372. struct kvm_device_attr *attr)
  373. {
  374. return vgic_get_common_attr(dev, attr);
  375. }
  376. static int vgic_v3_has_attr(struct kvm_device *dev,
  377. struct kvm_device_attr *attr)
  378. {
  379. switch (attr->group) {
  380. case KVM_DEV_ARM_VGIC_GRP_ADDR:
  381. switch (attr->attr) {
  382. case KVM_VGIC_V3_ADDR_TYPE_DIST:
  383. case KVM_VGIC_V3_ADDR_TYPE_REDIST:
  384. return 0;
  385. }
  386. break;
  387. case KVM_DEV_ARM_VGIC_GRP_NR_IRQS:
  388. return 0;
  389. case KVM_DEV_ARM_VGIC_GRP_CTRL:
  390. switch (attr->attr) {
  391. case KVM_DEV_ARM_VGIC_CTRL_INIT:
  392. return 0;
  393. }
  394. }
  395. return -ENXIO;
  396. }
  397. struct kvm_device_ops kvm_arm_vgic_v3_ops = {
  398. .name = "kvm-arm-vgic-v3",
  399. .create = vgic_create,
  400. .destroy = vgic_destroy,
  401. .set_attr = vgic_v3_set_attr,
  402. .get_attr = vgic_v3_get_attr,
  403. .has_attr = vgic_v3_has_attr,
  404. };