davinci-mcasp.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_device.h>
  28. #include <linux/platform_data/davinci_asp.h>
  29. #include <linux/math64.h>
  30. #include <sound/asoundef.h>
  31. #include <sound/core.h>
  32. #include <sound/pcm.h>
  33. #include <sound/pcm_params.h>
  34. #include <sound/initval.h>
  35. #include <sound/soc.h>
  36. #include <sound/dmaengine_pcm.h>
  37. #include <sound/omap-pcm.h>
  38. #include <dt-bindings/sound/ti-mcasp.h>
  39. #include "edma-pcm.h"
  40. #include "davinci-mcasp.h"
  41. #define MCASP_MAX_AFIFO_DEPTH 64
  42. static u32 context_regs[] = {
  43. DAVINCI_MCASP_TXFMCTL_REG,
  44. DAVINCI_MCASP_RXFMCTL_REG,
  45. DAVINCI_MCASP_TXFMT_REG,
  46. DAVINCI_MCASP_RXFMT_REG,
  47. DAVINCI_MCASP_ACLKXCTL_REG,
  48. DAVINCI_MCASP_ACLKRCTL_REG,
  49. DAVINCI_MCASP_AHCLKXCTL_REG,
  50. DAVINCI_MCASP_AHCLKRCTL_REG,
  51. DAVINCI_MCASP_PDIR_REG,
  52. DAVINCI_MCASP_RXMASK_REG,
  53. DAVINCI_MCASP_TXMASK_REG,
  54. DAVINCI_MCASP_RXTDM_REG,
  55. DAVINCI_MCASP_TXTDM_REG,
  56. };
  57. struct davinci_mcasp_context {
  58. u32 config_regs[ARRAY_SIZE(context_regs)];
  59. u32 afifo_regs[2]; /* for read/write fifo control registers */
  60. u32 *xrsr_regs; /* for serializer configuration */
  61. bool pm_state;
  62. };
  63. struct davinci_mcasp_ruledata {
  64. struct davinci_mcasp *mcasp;
  65. int serializers;
  66. };
  67. struct davinci_mcasp {
  68. struct snd_dmaengine_dai_dma_data dma_data[2];
  69. void __iomem *base;
  70. u32 fifo_base;
  71. struct device *dev;
  72. struct snd_pcm_substream *substreams[2];
  73. unsigned int dai_fmt;
  74. /* McASP specific data */
  75. int tdm_slots;
  76. u32 tdm_mask[2];
  77. int slot_width;
  78. u8 op_mode;
  79. u8 num_serializer;
  80. u8 *serial_dir;
  81. u8 version;
  82. u8 bclk_div;
  83. int streams;
  84. u32 irq_request[2];
  85. int dma_request[2];
  86. int sysclk_freq;
  87. bool bclk_master;
  88. /* McASP FIFO related */
  89. u8 txnumevt;
  90. u8 rxnumevt;
  91. bool dat_port;
  92. /* Used for comstraint setting on the second stream */
  93. u32 channels;
  94. #ifdef CONFIG_PM_SLEEP
  95. struct davinci_mcasp_context context;
  96. #endif
  97. struct davinci_mcasp_ruledata ruledata[2];
  98. struct snd_pcm_hw_constraint_list chconstr[2];
  99. #if IS_ENABLED(CONFIG_DRM_OMAP_DRA7EVM_ENCODER_TPD12S015)
  100. bool is_mcasp8;
  101. u8 hdmi_sel_gpio;
  102. #endif
  103. };
  104. static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
  105. u32 val)
  106. {
  107. void __iomem *reg = mcasp->base + offset;
  108. __raw_writel(__raw_readl(reg) | val, reg);
  109. }
  110. static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
  111. u32 val)
  112. {
  113. void __iomem *reg = mcasp->base + offset;
  114. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  115. }
  116. static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
  117. u32 val, u32 mask)
  118. {
  119. void __iomem *reg = mcasp->base + offset;
  120. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  121. }
  122. static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
  123. u32 val)
  124. {
  125. __raw_writel(val, mcasp->base + offset);
  126. }
  127. static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
  128. {
  129. return (u32)__raw_readl(mcasp->base + offset);
  130. }
  131. static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
  132. {
  133. int i = 0;
  134. mcasp_set_bits(mcasp, ctl_reg, val);
  135. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  136. /* loop count is to avoid the lock-up */
  137. for (i = 0; i < 1000; i++) {
  138. if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
  139. break;
  140. }
  141. if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
  142. printk(KERN_ERR "GBLCTL write error\n");
  143. }
  144. static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
  145. {
  146. u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
  147. u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
  148. return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
  149. }
  150. static void mcasp_start_rx(struct davinci_mcasp *mcasp)
  151. {
  152. if (mcasp->rxnumevt) { /* enable FIFO */
  153. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  154. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  155. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  156. }
  157. /* Start clocks */
  158. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  159. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  160. /*
  161. * When ASYNC == 0 the transmit and receive sections operate
  162. * synchronously from the transmit clock and frame sync. We need to make
  163. * sure that the TX signlas are enabled when starting reception.
  164. */
  165. if (mcasp_is_synchronous(mcasp)) {
  166. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  167. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  168. }
  169. /* Activate serializer(s) */
  170. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  171. /* Release RX state machine */
  172. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  173. /* Release Frame Sync generator */
  174. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  175. if (mcasp_is_synchronous(mcasp))
  176. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  177. /* enable receive IRQs */
  178. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  179. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  180. }
  181. static void mcasp_start_tx(struct davinci_mcasp *mcasp)
  182. {
  183. u32 cnt;
  184. if (mcasp->txnumevt) { /* enable FIFO */
  185. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  186. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  187. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  188. }
  189. /* Start clocks */
  190. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  191. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  192. /* Activate serializer(s) */
  193. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  194. /* wait for XDATA to be cleared */
  195. cnt = 0;
  196. while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
  197. (cnt < 100000))
  198. cnt++;
  199. /* Release TX state machine */
  200. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  201. /* Release Frame Sync generator */
  202. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  203. /* enable transmit IRQs */
  204. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  205. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  206. }
  207. static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
  208. {
  209. mcasp->streams++;
  210. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  211. mcasp_start_tx(mcasp);
  212. else
  213. mcasp_start_rx(mcasp);
  214. }
  215. static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
  216. {
  217. /* disable IRQ sources */
  218. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  219. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  220. /*
  221. * In synchronous mode stop the TX clocks if no other stream is
  222. * running
  223. */
  224. if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
  225. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
  226. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
  227. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  228. if (mcasp->rxnumevt) { /* disable FIFO */
  229. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  230. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  231. }
  232. }
  233. static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
  234. {
  235. u32 val = 0;
  236. /* disable IRQ sources */
  237. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  238. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  239. /*
  240. * In synchronous mode keep TX clocks running if the capture stream is
  241. * still running.
  242. */
  243. if (mcasp_is_synchronous(mcasp) && mcasp->streams)
  244. val = TXHCLKRST | TXCLKRST | TXFSRST;
  245. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
  246. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  247. if (mcasp->txnumevt) { /* disable FIFO */
  248. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  249. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  250. }
  251. }
  252. static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
  253. {
  254. mcasp->streams--;
  255. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  256. mcasp_stop_tx(mcasp);
  257. else
  258. mcasp_stop_rx(mcasp);
  259. }
  260. static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
  261. {
  262. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  263. struct snd_pcm_substream *substream;
  264. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
  265. u32 handled_mask = 0;
  266. u32 stat;
  267. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
  268. if (stat & XUNDRN & irq_mask) {
  269. dev_warn(mcasp->dev, "Transmit buffer underflow\n");
  270. handled_mask |= XUNDRN;
  271. substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
  272. if (substream) {
  273. snd_pcm_stream_lock_irq(substream);
  274. if (snd_pcm_running(substream))
  275. snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
  276. snd_pcm_stream_unlock_irq(substream);
  277. }
  278. }
  279. if (!handled_mask)
  280. dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
  281. stat);
  282. if (stat & XRERR)
  283. handled_mask |= XRERR;
  284. /* Ack the handled event only */
  285. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
  286. return IRQ_RETVAL(handled_mask);
  287. }
  288. static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
  289. {
  290. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  291. struct snd_pcm_substream *substream;
  292. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
  293. u32 handled_mask = 0;
  294. u32 stat;
  295. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
  296. if (stat & ROVRN & irq_mask) {
  297. dev_warn(mcasp->dev, "Receive buffer overflow\n");
  298. handled_mask |= ROVRN;
  299. substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
  300. if (substream) {
  301. snd_pcm_stream_lock_irq(substream);
  302. if (snd_pcm_running(substream))
  303. snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
  304. snd_pcm_stream_unlock_irq(substream);
  305. }
  306. }
  307. if (!handled_mask)
  308. dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
  309. stat);
  310. if (stat & XRERR)
  311. handled_mask |= XRERR;
  312. /* Ack the handled event only */
  313. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
  314. return IRQ_RETVAL(handled_mask);
  315. }
  316. static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
  317. {
  318. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  319. irqreturn_t ret = IRQ_NONE;
  320. if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
  321. ret = davinci_mcasp_tx_irq_handler(irq, data);
  322. if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
  323. ret |= davinci_mcasp_rx_irq_handler(irq, data);
  324. return ret;
  325. }
  326. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  327. unsigned int fmt)
  328. {
  329. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  330. int ret = 0;
  331. u32 data_delay;
  332. bool fs_pol_rising;
  333. bool inv_fs = false;
  334. if (!fmt)
  335. return 0;
  336. pm_runtime_get_sync(mcasp->dev);
  337. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  338. case SND_SOC_DAIFMT_DSP_A:
  339. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  340. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  341. /* 1st data bit occur one ACLK cycle after the frame sync */
  342. data_delay = 1;
  343. break;
  344. case SND_SOC_DAIFMT_DSP_B:
  345. case SND_SOC_DAIFMT_AC97:
  346. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  347. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  348. /* No delay after FS */
  349. data_delay = 0;
  350. break;
  351. case SND_SOC_DAIFMT_I2S:
  352. /* configure a full-word SYNC pulse (LRCLK) */
  353. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  354. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  355. /* 1st data bit occur one ACLK cycle after the frame sync */
  356. data_delay = 1;
  357. /* FS need to be inverted */
  358. inv_fs = true;
  359. break;
  360. case SND_SOC_DAIFMT_LEFT_J:
  361. /* configure a full-word SYNC pulse (LRCLK) */
  362. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  363. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  364. /* No delay after FS */
  365. data_delay = 0;
  366. break;
  367. default:
  368. ret = -EINVAL;
  369. goto out;
  370. }
  371. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
  372. FSXDLY(3));
  373. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
  374. FSRDLY(3));
  375. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  376. case SND_SOC_DAIFMT_CBS_CFS:
  377. /* codec is clock and frame slave */
  378. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  379. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  380. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  381. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  382. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  383. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  384. mcasp->bclk_master = 1;
  385. break;
  386. case SND_SOC_DAIFMT_CBS_CFM:
  387. /* codec is clock slave and frame master */
  388. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  389. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  390. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  391. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  392. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  393. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  394. mcasp->bclk_master = 1;
  395. break;
  396. case SND_SOC_DAIFMT_CBM_CFS:
  397. /* codec is clock master and frame slave */
  398. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  399. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  400. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  401. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  402. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  403. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  404. mcasp->bclk_master = 0;
  405. break;
  406. case SND_SOC_DAIFMT_CBM_CFM:
  407. /* codec is clock and frame master */
  408. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  409. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  410. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  411. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  412. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
  413. ACLKX | AFSX | ACLKR | AHCLKR | AFSR);
  414. mcasp->bclk_master = 0;
  415. break;
  416. default:
  417. ret = -EINVAL;
  418. goto out;
  419. }
  420. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  421. case SND_SOC_DAIFMT_IB_NF:
  422. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  423. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  424. fs_pol_rising = true;
  425. break;
  426. case SND_SOC_DAIFMT_NB_IF:
  427. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  428. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  429. fs_pol_rising = false;
  430. break;
  431. case SND_SOC_DAIFMT_IB_IF:
  432. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  433. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  434. fs_pol_rising = false;
  435. break;
  436. case SND_SOC_DAIFMT_NB_NF:
  437. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  438. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  439. fs_pol_rising = true;
  440. break;
  441. default:
  442. ret = -EINVAL;
  443. goto out;
  444. }
  445. if (inv_fs)
  446. fs_pol_rising = !fs_pol_rising;
  447. if (fs_pol_rising) {
  448. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  449. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  450. } else {
  451. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  452. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  453. }
  454. mcasp->dai_fmt = fmt;
  455. out:
  456. pm_runtime_put(mcasp->dev);
  457. return ret;
  458. }
  459. static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
  460. int div, bool explicit)
  461. {
  462. pm_runtime_get_sync(mcasp->dev);
  463. switch (div_id) {
  464. case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
  465. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  466. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  467. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  468. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  469. break;
  470. case MCASP_CLKDIV_BCLK: /* BCLK divider */
  471. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
  472. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  473. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
  474. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  475. if (explicit)
  476. mcasp->bclk_div = div;
  477. break;
  478. case MCASP_CLKDIV_BCLK_FS_RATIO:
  479. /*
  480. * BCLK/LRCLK ratio descries how many bit-clock cycles
  481. * fit into one frame. The clock ratio is given for a
  482. * full period of data (for I2S format both left and
  483. * right channels), so it has to be divided by number
  484. * of tdm-slots (for I2S - divided by 2).
  485. * Instead of storing this ratio, we calculate a new
  486. * tdm_slot width by dividing the the ratio by the
  487. * number of configured tdm slots.
  488. */
  489. mcasp->slot_width = div / mcasp->tdm_slots;
  490. if (div % mcasp->tdm_slots)
  491. dev_warn(mcasp->dev,
  492. "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
  493. __func__, div, mcasp->tdm_slots);
  494. break;
  495. default:
  496. return -EINVAL;
  497. }
  498. pm_runtime_put(mcasp->dev);
  499. return 0;
  500. }
  501. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
  502. int div)
  503. {
  504. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  505. return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
  506. }
  507. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  508. unsigned int freq, int dir)
  509. {
  510. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  511. pm_runtime_get_sync(mcasp->dev);
  512. if (dir == SND_SOC_CLOCK_IN) {
  513. switch (clk_id) {
  514. case MCASP_CLK_HCLK_AHCLK:
  515. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  516. AHCLKXE);
  517. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  518. AHCLKRE);
  519. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  520. break;
  521. case MCASP_CLK_HCLK_AUXCLK:
  522. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  523. AHCLKXE);
  524. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  525. AHCLKRE);
  526. break;
  527. default:
  528. dev_err(mcasp->dev, "Invalid clk id: %d\n", clk_id);
  529. goto out;
  530. }
  531. } else {
  532. /* Select AUXCLK as HCLK */
  533. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  534. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  535. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  536. }
  537. /*
  538. * When AHCLK X/R is selected to be output it means that the HCLK is
  539. * the same clock - coming via AUXCLK.
  540. */
  541. mcasp->sysclk_freq = freq;
  542. out:
  543. pm_runtime_put(mcasp->dev);
  544. return 0;
  545. }
  546. /* All serializers must have equal number of channels */
  547. static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
  548. int serializers)
  549. {
  550. struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
  551. unsigned int *list = (unsigned int *) cl->list;
  552. int slots = mcasp->tdm_slots;
  553. int i, count = 0;
  554. if (mcasp->tdm_mask[stream])
  555. slots = hweight32(mcasp->tdm_mask[stream]);
  556. for (i = 1; i <= slots; i++)
  557. list[count++] = i;
  558. for (i = 2; i <= serializers; i++)
  559. list[count++] = i*slots;
  560. cl->count = count;
  561. return 0;
  562. }
  563. static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
  564. {
  565. int rx_serializers = 0, tx_serializers = 0, ret, i;
  566. for (i = 0; i < mcasp->num_serializer; i++)
  567. if (mcasp->serial_dir[i] == TX_MODE)
  568. tx_serializers++;
  569. else if (mcasp->serial_dir[i] == RX_MODE)
  570. rx_serializers++;
  571. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
  572. tx_serializers);
  573. if (ret)
  574. return ret;
  575. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
  576. rx_serializers);
  577. return ret;
  578. }
  579. static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
  580. unsigned int tx_mask,
  581. unsigned int rx_mask,
  582. int slots, int slot_width)
  583. {
  584. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  585. dev_dbg(mcasp->dev,
  586. "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
  587. __func__, tx_mask, rx_mask, slots, slot_width);
  588. if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
  589. dev_err(mcasp->dev,
  590. "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
  591. tx_mask, rx_mask, slots);
  592. return -EINVAL;
  593. }
  594. if (slot_width &&
  595. (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
  596. dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
  597. __func__, slot_width);
  598. return -EINVAL;
  599. }
  600. mcasp->tdm_slots = slots;
  601. mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
  602. mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
  603. mcasp->slot_width = slot_width;
  604. return davinci_mcasp_set_ch_constraints(mcasp);
  605. }
  606. static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
  607. int sample_width)
  608. {
  609. u32 fmt;
  610. u32 tx_rotate = (sample_width / 4) & 0x7;
  611. u32 mask = (1ULL << sample_width) - 1;
  612. u32 slot_width = sample_width;
  613. /*
  614. * For captured data we should not rotate, inversion and masking is
  615. * enoguh to get the data to the right position:
  616. * Format data from bus after reverse (XRBUF)
  617. * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
  618. * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  619. * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  620. * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
  621. */
  622. u32 rx_rotate = 0;
  623. /*
  624. * Setting the tdm slot width either with set_clkdiv() or
  625. * set_tdm_slot() allows us to for example send 32 bits per
  626. * channel to the codec, while only 16 of them carry audio
  627. * payload.
  628. */
  629. if (mcasp->slot_width) {
  630. /*
  631. * When we have more bclk then it is needed for the
  632. * data, we need to use the rotation to move the
  633. * received samples to have correct alignment.
  634. */
  635. slot_width = mcasp->slot_width;
  636. rx_rotate = (slot_width - sample_width) / 4;
  637. }
  638. /* mapping of the XSSZ bit-field as described in the datasheet */
  639. fmt = (slot_width >> 1) - 1;
  640. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  641. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
  642. RXSSZ(0x0F));
  643. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
  644. TXSSZ(0x0F));
  645. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
  646. TXROT(7));
  647. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
  648. RXROT(7));
  649. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
  650. }
  651. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
  652. return 0;
  653. }
  654. static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
  655. int period_words, int channels)
  656. {
  657. struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
  658. int i;
  659. u8 tx_ser = 0;
  660. u8 rx_ser = 0;
  661. u8 slots = mcasp->tdm_slots;
  662. u8 max_active_serializers = (channels + slots - 1) / slots;
  663. int active_serializers, numevt;
  664. u32 reg;
  665. /* Default configuration */
  666. if (mcasp->version < MCASP_VERSION_3)
  667. mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  668. /* All PINS as McASP */
  669. mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  670. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  671. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  672. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  673. } else {
  674. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  675. mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
  676. }
  677. for (i = 0; i < mcasp->num_serializer; i++) {
  678. mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  679. mcasp->serial_dir[i]);
  680. if (mcasp->serial_dir[i] == TX_MODE &&
  681. tx_ser < max_active_serializers) {
  682. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  683. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  684. DISMOD_LOW, DISMOD_MASK);
  685. tx_ser++;
  686. } else if (mcasp->serial_dir[i] == RX_MODE &&
  687. rx_ser < max_active_serializers) {
  688. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  689. rx_ser++;
  690. } else {
  691. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  692. SRMOD_INACTIVE, SRMOD_MASK);
  693. }
  694. }
  695. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  696. active_serializers = tx_ser;
  697. numevt = mcasp->txnumevt;
  698. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  699. } else {
  700. active_serializers = rx_ser;
  701. numevt = mcasp->rxnumevt;
  702. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  703. }
  704. if (active_serializers < max_active_serializers) {
  705. dev_warn(mcasp->dev, "stream has more channels (%d) than are "
  706. "enabled in mcasp (%d)\n", channels,
  707. active_serializers * slots);
  708. return -EINVAL;
  709. }
  710. /* AFIFO is not in use */
  711. if (!numevt) {
  712. /* Configure the burst size for platform drivers */
  713. if (active_serializers > 1) {
  714. /*
  715. * If more than one serializers are in use we have one
  716. * DMA request to provide data for all serializers.
  717. * For example if three serializers are enabled the DMA
  718. * need to transfer three words per DMA request.
  719. */
  720. dma_data->maxburst = active_serializers;
  721. } else {
  722. dma_data->maxburst = 0;
  723. }
  724. return 0;
  725. }
  726. if (period_words % active_serializers) {
  727. dev_err(mcasp->dev, "Invalid combination of period words and "
  728. "active serializers: %d, %d\n", period_words,
  729. active_serializers);
  730. return -EINVAL;
  731. }
  732. /*
  733. * Calculate the optimal AFIFO depth for platform side:
  734. * The number of words for numevt need to be in steps of active
  735. * serializers.
  736. */
  737. numevt = (numevt / active_serializers) * active_serializers;
  738. while (period_words % numevt && numevt > 0)
  739. numevt -= active_serializers;
  740. if (numevt <= 0)
  741. numevt = active_serializers;
  742. mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
  743. mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
  744. /* Configure the burst size for platform drivers */
  745. if (numevt == 1)
  746. numevt = 0;
  747. dma_data->maxburst = numevt;
  748. return 0;
  749. }
  750. static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
  751. int channels)
  752. {
  753. int i, active_slots;
  754. int total_slots;
  755. int active_serializers;
  756. u32 mask = 0;
  757. u32 busel = 0;
  758. total_slots = mcasp->tdm_slots;
  759. /*
  760. * If more than one serializer is needed, then use them with
  761. * all the specified tdm_slots. Otherwise, one serializer can
  762. * cope with the transaction using just as many slots as there
  763. * are channels in the stream.
  764. */
  765. if (mcasp->tdm_mask[stream]) {
  766. active_slots = hweight32(mcasp->tdm_mask[stream]);
  767. active_serializers = (channels + active_slots - 1) /
  768. active_slots;
  769. if (active_serializers == 1) {
  770. active_slots = channels;
  771. for (i = 0; i < total_slots; i++) {
  772. if ((1 << i) & mcasp->tdm_mask[stream]) {
  773. mask |= (1 << i);
  774. if (--active_slots <= 0)
  775. break;
  776. }
  777. }
  778. }
  779. } else {
  780. active_serializers = (channels + total_slots - 1) / total_slots;
  781. if (active_serializers == 1)
  782. active_slots = channels;
  783. else
  784. active_slots = total_slots;
  785. for (i = 0; i < active_slots; i++)
  786. mask |= (1 << i);
  787. }
  788. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  789. if (!mcasp->dat_port)
  790. busel = TXSEL;
  791. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  792. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
  793. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
  794. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  795. FSXMOD(total_slots), FSXMOD(0x1FF));
  796. } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
  797. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
  798. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
  799. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
  800. FSRMOD(total_slots), FSRMOD(0x1FF));
  801. /*
  802. * If McASP is set to be TX/RX synchronous and the playback is
  803. * not running already we need to configure the TX slots in
  804. * order to have correct FSX on the bus
  805. */
  806. if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
  807. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  808. FSXMOD(total_slots), FSXMOD(0x1FF));
  809. }
  810. return 0;
  811. }
  812. /* S/PDIF */
  813. static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
  814. unsigned int rate)
  815. {
  816. u32 cs_value = 0;
  817. u8 *cs_bytes = (u8*) &cs_value;
  818. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  819. and LSB first */
  820. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
  821. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  822. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
  823. /* Set the TX tdm : for all the slots */
  824. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  825. /* Set the TX clock controls : div = 1 and internal */
  826. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
  827. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  828. /* Only 44100 and 48000 are valid, both have the same setting */
  829. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  830. /* Enable the DIT */
  831. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  832. /* Set S/PDIF channel status bits */
  833. cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  834. cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
  835. switch (rate) {
  836. case 22050:
  837. cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
  838. break;
  839. case 24000:
  840. cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
  841. break;
  842. case 32000:
  843. cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
  844. break;
  845. case 44100:
  846. cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
  847. break;
  848. case 48000:
  849. cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
  850. break;
  851. case 88200:
  852. cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
  853. break;
  854. case 96000:
  855. cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
  856. break;
  857. case 176400:
  858. cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
  859. break;
  860. case 192000:
  861. cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
  862. break;
  863. default:
  864. printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
  865. return -EINVAL;
  866. }
  867. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
  868. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
  869. return 0;
  870. }
  871. static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
  872. unsigned int bclk_freq, bool set)
  873. {
  874. int error_ppm;
  875. unsigned int sysclk_freq = mcasp->sysclk_freq;
  876. u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
  877. int div = sysclk_freq / bclk_freq;
  878. int rem = sysclk_freq % bclk_freq;
  879. int aux_div = 1;
  880. if (div > (ACLKXDIV_MASK + 1)) {
  881. if (reg & AHCLKXE) {
  882. aux_div = div / (ACLKXDIV_MASK + 1);
  883. if (div % (ACLKXDIV_MASK + 1))
  884. aux_div++;
  885. sysclk_freq /= aux_div;
  886. div = sysclk_freq / bclk_freq;
  887. rem = sysclk_freq % bclk_freq;
  888. } else if (set) {
  889. dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
  890. sysclk_freq);
  891. }
  892. }
  893. if (rem != 0) {
  894. if (div == 0 ||
  895. ((sysclk_freq / div) - bclk_freq) >
  896. (bclk_freq - (sysclk_freq / (div+1)))) {
  897. div++;
  898. rem = rem - bclk_freq;
  899. }
  900. }
  901. error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
  902. (int)bclk_freq)) / div - 1000000;
  903. if (set) {
  904. if (error_ppm)
  905. dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
  906. error_ppm);
  907. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
  908. if (reg & AHCLKXE)
  909. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
  910. aux_div, 0);
  911. }
  912. return error_ppm;
  913. }
  914. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  915. struct snd_pcm_hw_params *params,
  916. struct snd_soc_dai *cpu_dai)
  917. {
  918. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  919. int word_length;
  920. int channels = params_channels(params);
  921. int period_size = params_period_size(params);
  922. int ret;
  923. ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
  924. if (ret)
  925. return ret;
  926. /*
  927. * If mcasp is BCLK master, and a BCLK divider was not provided by
  928. * the machine driver, we need to calculate the ratio.
  929. */
  930. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  931. int slots = mcasp->tdm_slots;
  932. int rate = params_rate(params);
  933. int sbits = params_width(params);
  934. if (mcasp->slot_width)
  935. sbits = mcasp->slot_width;
  936. davinci_mcasp_calc_clk_div(mcasp, rate * sbits * slots, true);
  937. }
  938. ret = mcasp_common_hw_param(mcasp, substream->stream,
  939. period_size * channels, channels);
  940. if (ret)
  941. return ret;
  942. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  943. ret = mcasp_dit_hw_param(mcasp, params_rate(params));
  944. else
  945. ret = mcasp_i2s_hw_param(mcasp, substream->stream,
  946. channels);
  947. if (ret)
  948. return ret;
  949. switch (params_format(params)) {
  950. case SNDRV_PCM_FORMAT_U8:
  951. case SNDRV_PCM_FORMAT_S8:
  952. word_length = 8;
  953. break;
  954. case SNDRV_PCM_FORMAT_U16_LE:
  955. case SNDRV_PCM_FORMAT_S16_LE:
  956. word_length = 16;
  957. break;
  958. case SNDRV_PCM_FORMAT_U24_3LE:
  959. case SNDRV_PCM_FORMAT_S24_3LE:
  960. word_length = 24;
  961. break;
  962. case SNDRV_PCM_FORMAT_U24_LE:
  963. case SNDRV_PCM_FORMAT_S24_LE:
  964. word_length = 24;
  965. break;
  966. case SNDRV_PCM_FORMAT_U32_LE:
  967. case SNDRV_PCM_FORMAT_S32_LE:
  968. word_length = 32;
  969. break;
  970. default:
  971. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  972. return -EINVAL;
  973. }
  974. davinci_config_channel_size(mcasp, word_length);
  975. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
  976. mcasp->channels = channels;
  977. return 0;
  978. }
  979. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  980. int cmd, struct snd_soc_dai *cpu_dai)
  981. {
  982. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  983. int ret = 0;
  984. switch (cmd) {
  985. case SNDRV_PCM_TRIGGER_RESUME:
  986. case SNDRV_PCM_TRIGGER_START:
  987. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  988. davinci_mcasp_start(mcasp, substream->stream);
  989. break;
  990. case SNDRV_PCM_TRIGGER_SUSPEND:
  991. case SNDRV_PCM_TRIGGER_STOP:
  992. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  993. davinci_mcasp_stop(mcasp, substream->stream);
  994. break;
  995. default:
  996. ret = -EINVAL;
  997. }
  998. return ret;
  999. }
  1000. static const unsigned int davinci_mcasp_dai_rates[] = {
  1001. 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
  1002. 88200, 96000, 176400, 192000,
  1003. };
  1004. #define DAVINCI_MAX_RATE_ERROR_PPM 1000
  1005. static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
  1006. struct snd_pcm_hw_rule *rule)
  1007. {
  1008. struct davinci_mcasp_ruledata *rd = rule->private;
  1009. struct snd_interval *ri =
  1010. hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
  1011. int sbits = params_width(params);
  1012. int slots = rd->mcasp->tdm_slots;
  1013. struct snd_interval range;
  1014. int i;
  1015. if (rd->mcasp->slot_width)
  1016. sbits = rd->mcasp->slot_width;
  1017. snd_interval_any(&range);
  1018. range.empty = 1;
  1019. for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
  1020. if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
  1021. uint bclk_freq = sbits*slots*
  1022. davinci_mcasp_dai_rates[i];
  1023. int ppm;
  1024. ppm = davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq,
  1025. false);
  1026. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1027. if (range.empty) {
  1028. range.min = davinci_mcasp_dai_rates[i];
  1029. range.empty = 0;
  1030. }
  1031. range.max = davinci_mcasp_dai_rates[i];
  1032. }
  1033. }
  1034. }
  1035. dev_dbg(rd->mcasp->dev,
  1036. "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
  1037. ri->min, ri->max, range.min, range.max, sbits, slots);
  1038. return snd_interval_refine(hw_param_interval(params, rule->var),
  1039. &range);
  1040. }
  1041. static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
  1042. struct snd_pcm_hw_rule *rule)
  1043. {
  1044. struct davinci_mcasp_ruledata *rd = rule->private;
  1045. struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
  1046. struct snd_mask nfmt;
  1047. int rate = params_rate(params);
  1048. int slots = rd->mcasp->tdm_slots;
  1049. int i, count = 0;
  1050. snd_mask_none(&nfmt);
  1051. for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
  1052. if (snd_mask_test(fmt, i)) {
  1053. uint sbits = snd_pcm_format_width(i);
  1054. int ppm;
  1055. if (rd->mcasp->slot_width)
  1056. sbits = rd->mcasp->slot_width;
  1057. ppm = davinci_mcasp_calc_clk_div(rd->mcasp,
  1058. sbits * slots * rate,
  1059. false);
  1060. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1061. snd_mask_set(&nfmt, i);
  1062. count++;
  1063. }
  1064. }
  1065. }
  1066. dev_dbg(rd->mcasp->dev,
  1067. "%d possible sample format for %d Hz and %d tdm slots\n",
  1068. count, rate, slots);
  1069. return snd_mask_refine(fmt, &nfmt);
  1070. }
  1071. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  1072. struct snd_soc_dai *cpu_dai)
  1073. {
  1074. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1075. struct davinci_mcasp_ruledata *ruledata =
  1076. &mcasp->ruledata[substream->stream];
  1077. u32 max_channels = 0;
  1078. int i, dir;
  1079. int tdm_slots = mcasp->tdm_slots;
  1080. /* Do not allow more then one stream per direction */
  1081. if (mcasp->substreams[substream->stream])
  1082. return -EBUSY;
  1083. mcasp->substreams[substream->stream] = substream;
  1084. if (mcasp->tdm_mask[substream->stream])
  1085. tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
  1086. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1087. return 0;
  1088. /*
  1089. * Limit the maximum allowed channels for the first stream:
  1090. * number of serializers for the direction * tdm slots per serializer
  1091. */
  1092. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1093. dir = TX_MODE;
  1094. else
  1095. dir = RX_MODE;
  1096. for (i = 0; i < mcasp->num_serializer; i++) {
  1097. if (mcasp->serial_dir[i] == dir)
  1098. max_channels++;
  1099. }
  1100. ruledata->serializers = max_channels;
  1101. max_channels *= tdm_slots;
  1102. /*
  1103. * If the already active stream has less channels than the calculated
  1104. * limnit based on the seirializers * tdm_slots, we need to use that as
  1105. * a constraint for the second stream.
  1106. * Otherwise (first stream or less allowed channels) we use the
  1107. * calculated constraint.
  1108. */
  1109. if (mcasp->channels && mcasp->channels < max_channels)
  1110. max_channels = mcasp->channels;
  1111. /*
  1112. * But we can always allow channels upto the amount of
  1113. * the available tdm_slots.
  1114. */
  1115. if (max_channels < tdm_slots)
  1116. max_channels = tdm_slots;
  1117. snd_pcm_hw_constraint_minmax(substream->runtime,
  1118. SNDRV_PCM_HW_PARAM_CHANNELS,
  1119. 0, max_channels);
  1120. snd_pcm_hw_constraint_list(substream->runtime,
  1121. 0, SNDRV_PCM_HW_PARAM_CHANNELS,
  1122. &mcasp->chconstr[substream->stream]);
  1123. if (mcasp->slot_width)
  1124. snd_pcm_hw_constraint_minmax(substream->runtime,
  1125. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1126. 8, mcasp->slot_width);
  1127. /*
  1128. * If we rely on implicit BCLK divider setting we should
  1129. * set constraints based on what we can provide.
  1130. */
  1131. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  1132. int ret;
  1133. ruledata->mcasp = mcasp;
  1134. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1135. SNDRV_PCM_HW_PARAM_RATE,
  1136. davinci_mcasp_hw_rule_rate,
  1137. ruledata,
  1138. SNDRV_PCM_HW_PARAM_FORMAT, -1);
  1139. if (ret)
  1140. return ret;
  1141. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1142. SNDRV_PCM_HW_PARAM_FORMAT,
  1143. davinci_mcasp_hw_rule_format,
  1144. ruledata,
  1145. SNDRV_PCM_HW_PARAM_RATE, -1);
  1146. if (ret)
  1147. return ret;
  1148. }
  1149. return 0;
  1150. }
  1151. static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
  1152. struct snd_soc_dai *cpu_dai)
  1153. {
  1154. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1155. mcasp->substreams[substream->stream] = NULL;
  1156. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1157. return;
  1158. if (!cpu_dai->active)
  1159. mcasp->channels = 0;
  1160. }
  1161. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  1162. .startup = davinci_mcasp_startup,
  1163. .shutdown = davinci_mcasp_shutdown,
  1164. .trigger = davinci_mcasp_trigger,
  1165. .hw_params = davinci_mcasp_hw_params,
  1166. .set_fmt = davinci_mcasp_set_dai_fmt,
  1167. .set_clkdiv = davinci_mcasp_set_clkdiv,
  1168. .set_sysclk = davinci_mcasp_set_sysclk,
  1169. .set_tdm_slot = davinci_mcasp_set_tdm_slot,
  1170. };
  1171. static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
  1172. {
  1173. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1174. dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1175. dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1176. return 0;
  1177. }
  1178. #ifdef CONFIG_PM_SLEEP
  1179. static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
  1180. {
  1181. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1182. struct davinci_mcasp_context *context = &mcasp->context;
  1183. u32 reg;
  1184. int i;
  1185. context->pm_state = pm_runtime_active(mcasp->dev);
  1186. if (!context->pm_state)
  1187. pm_runtime_get_sync(mcasp->dev);
  1188. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1189. context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
  1190. if (mcasp->txnumevt) {
  1191. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1192. context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
  1193. }
  1194. if (mcasp->rxnumevt) {
  1195. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1196. context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
  1197. }
  1198. for (i = 0; i < mcasp->num_serializer; i++)
  1199. context->xrsr_regs[i] = mcasp_get_reg(mcasp,
  1200. DAVINCI_MCASP_XRSRCTL_REG(i));
  1201. pm_runtime_put_sync(mcasp->dev);
  1202. return 0;
  1203. }
  1204. static int davinci_mcasp_resume(struct snd_soc_dai *dai)
  1205. {
  1206. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1207. struct davinci_mcasp_context *context = &mcasp->context;
  1208. u32 reg;
  1209. int i;
  1210. pm_runtime_get_sync(mcasp->dev);
  1211. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1212. mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
  1213. if (mcasp->txnumevt) {
  1214. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1215. mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
  1216. }
  1217. if (mcasp->rxnumevt) {
  1218. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1219. mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
  1220. }
  1221. for (i = 0; i < mcasp->num_serializer; i++)
  1222. mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  1223. context->xrsr_regs[i]);
  1224. if (!context->pm_state)
  1225. pm_runtime_put_sync(mcasp->dev);
  1226. return 0;
  1227. }
  1228. #else
  1229. #define davinci_mcasp_suspend NULL
  1230. #define davinci_mcasp_resume NULL
  1231. #endif
  1232. #define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
  1233. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  1234. SNDRV_PCM_FMTBIT_U8 | \
  1235. SNDRV_PCM_FMTBIT_S16_LE | \
  1236. SNDRV_PCM_FMTBIT_U16_LE | \
  1237. SNDRV_PCM_FMTBIT_S24_LE | \
  1238. SNDRV_PCM_FMTBIT_U24_LE | \
  1239. SNDRV_PCM_FMTBIT_S24_3LE | \
  1240. SNDRV_PCM_FMTBIT_U24_3LE | \
  1241. SNDRV_PCM_FMTBIT_S32_LE | \
  1242. SNDRV_PCM_FMTBIT_U32_LE)
  1243. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  1244. {
  1245. .name = "davinci-mcasp.0",
  1246. .probe = davinci_mcasp_dai_probe,
  1247. .suspend = davinci_mcasp_suspend,
  1248. .resume = davinci_mcasp_resume,
  1249. .playback = {
  1250. .channels_min = 1,
  1251. .channels_max = 32 * 16,
  1252. .rates = DAVINCI_MCASP_RATES,
  1253. .formats = DAVINCI_MCASP_PCM_FMTS,
  1254. },
  1255. .capture = {
  1256. .channels_min = 1,
  1257. .channels_max = 32 * 16,
  1258. .rates = DAVINCI_MCASP_RATES,
  1259. .formats = DAVINCI_MCASP_PCM_FMTS,
  1260. },
  1261. .ops = &davinci_mcasp_dai_ops,
  1262. .symmetric_samplebits = 1,
  1263. .symmetric_rates = 1,
  1264. },
  1265. {
  1266. .name = "davinci-mcasp.1",
  1267. .probe = davinci_mcasp_dai_probe,
  1268. .playback = {
  1269. .channels_min = 1,
  1270. .channels_max = 384,
  1271. .rates = DAVINCI_MCASP_RATES,
  1272. .formats = DAVINCI_MCASP_PCM_FMTS,
  1273. },
  1274. .ops = &davinci_mcasp_dai_ops,
  1275. },
  1276. };
  1277. static const struct snd_soc_component_driver davinci_mcasp_component = {
  1278. .name = "davinci-mcasp",
  1279. };
  1280. /* Some HW specific values and defaults. The rest is filled in from DT. */
  1281. static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
  1282. .tx_dma_offset = 0x400,
  1283. .rx_dma_offset = 0x400,
  1284. .version = MCASP_VERSION_1,
  1285. };
  1286. static struct davinci_mcasp_pdata da830_mcasp_pdata = {
  1287. .tx_dma_offset = 0x2000,
  1288. .rx_dma_offset = 0x2000,
  1289. .version = MCASP_VERSION_2,
  1290. };
  1291. static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
  1292. .tx_dma_offset = 0,
  1293. .rx_dma_offset = 0,
  1294. .version = MCASP_VERSION_3,
  1295. };
  1296. static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
  1297. /* The CFG port offset will be calculated if it is needed */
  1298. .tx_dma_offset = 0,
  1299. .rx_dma_offset = 0,
  1300. .version = MCASP_VERSION_4,
  1301. };
  1302. static const struct of_device_id mcasp_dt_ids[] = {
  1303. {
  1304. .compatible = "ti,dm646x-mcasp-audio",
  1305. .data = &dm646x_mcasp_pdata,
  1306. },
  1307. {
  1308. .compatible = "ti,da830-mcasp-audio",
  1309. .data = &da830_mcasp_pdata,
  1310. },
  1311. {
  1312. .compatible = "ti,am33xx-mcasp-audio",
  1313. .data = &am33xx_mcasp_pdata,
  1314. },
  1315. {
  1316. .compatible = "ti,dra7-mcasp-audio",
  1317. .data = &dra7_mcasp_pdata,
  1318. },
  1319. { /* sentinel */ }
  1320. };
  1321. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  1322. static int mcasp_reparent_fck(struct platform_device *pdev)
  1323. {
  1324. struct device_node *node = pdev->dev.of_node;
  1325. struct clk *gfclk, *parent_clk;
  1326. const char *parent_name;
  1327. int ret;
  1328. if (!node)
  1329. return 0;
  1330. parent_name = of_get_property(node, "fck_parent", NULL);
  1331. if (!parent_name)
  1332. return 0;
  1333. dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
  1334. gfclk = clk_get(&pdev->dev, "fck");
  1335. if (IS_ERR(gfclk)) {
  1336. dev_err(&pdev->dev, "failed to get fck\n");
  1337. return PTR_ERR(gfclk);
  1338. }
  1339. parent_clk = clk_get(NULL, parent_name);
  1340. if (IS_ERR(parent_clk)) {
  1341. dev_err(&pdev->dev, "failed to get parent clock\n");
  1342. ret = PTR_ERR(parent_clk);
  1343. goto err1;
  1344. }
  1345. ret = clk_set_parent(gfclk, parent_clk);
  1346. if (ret) {
  1347. dev_err(&pdev->dev, "failed to reparent fck\n");
  1348. goto err2;
  1349. }
  1350. err2:
  1351. clk_put(parent_clk);
  1352. err1:
  1353. clk_put(gfclk);
  1354. return ret;
  1355. }
  1356. static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
  1357. struct platform_device *pdev)
  1358. {
  1359. struct device_node *np = pdev->dev.of_node;
  1360. struct davinci_mcasp_pdata *pdata = NULL;
  1361. const struct of_device_id *match =
  1362. of_match_device(mcasp_dt_ids, &pdev->dev);
  1363. struct of_phandle_args dma_spec;
  1364. const u32 *of_serial_dir32;
  1365. u32 val;
  1366. int i, ret = 0;
  1367. if (pdev->dev.platform_data) {
  1368. pdata = pdev->dev.platform_data;
  1369. return pdata;
  1370. } else if (match) {
  1371. pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
  1372. GFP_KERNEL);
  1373. if (!pdata) {
  1374. dev_err(&pdev->dev,
  1375. "Failed to allocate memory for pdata\n");
  1376. ret = -ENOMEM;
  1377. return pdata;
  1378. }
  1379. } else {
  1380. /* control shouldn't reach here. something is wrong */
  1381. ret = -EINVAL;
  1382. goto nodata;
  1383. }
  1384. ret = of_property_read_u32(np, "op-mode", &val);
  1385. if (ret >= 0)
  1386. pdata->op_mode = val;
  1387. ret = of_property_read_u32(np, "tdm-slots", &val);
  1388. if (ret >= 0) {
  1389. if (val < 2 || val > 32) {
  1390. dev_err(&pdev->dev,
  1391. "tdm-slots must be in rage [2-32]\n");
  1392. ret = -EINVAL;
  1393. goto nodata;
  1394. }
  1395. pdata->tdm_slots = val;
  1396. }
  1397. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  1398. val /= sizeof(u32);
  1399. if (of_serial_dir32) {
  1400. u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
  1401. (sizeof(*of_serial_dir) * val),
  1402. GFP_KERNEL);
  1403. if (!of_serial_dir) {
  1404. ret = -ENOMEM;
  1405. goto nodata;
  1406. }
  1407. for (i = 0; i < val; i++)
  1408. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  1409. pdata->num_serializer = val;
  1410. pdata->serial_dir = of_serial_dir;
  1411. }
  1412. ret = of_property_match_string(np, "dma-names", "tx");
  1413. if (ret < 0)
  1414. goto nodata;
  1415. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1416. &dma_spec);
  1417. if (ret < 0)
  1418. goto nodata;
  1419. pdata->tx_dma_channel = dma_spec.args[0];
  1420. /* RX is not valid in DIT mode */
  1421. if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1422. ret = of_property_match_string(np, "dma-names", "rx");
  1423. if (ret < 0)
  1424. goto nodata;
  1425. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1426. &dma_spec);
  1427. if (ret < 0)
  1428. goto nodata;
  1429. pdata->rx_dma_channel = dma_spec.args[0];
  1430. }
  1431. ret = of_property_read_u32(np, "tx-num-evt", &val);
  1432. if (ret >= 0)
  1433. pdata->txnumevt = val;
  1434. ret = of_property_read_u32(np, "rx-num-evt", &val);
  1435. if (ret >= 0)
  1436. pdata->rxnumevt = val;
  1437. ret = of_property_read_u32(np, "sram-size-playback", &val);
  1438. if (ret >= 0)
  1439. pdata->sram_size_playback = val;
  1440. ret = of_property_read_u32(np, "sram-size-capture", &val);
  1441. if (ret >= 0)
  1442. pdata->sram_size_capture = val;
  1443. return pdata;
  1444. nodata:
  1445. if (ret < 0) {
  1446. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  1447. ret);
  1448. pdata = NULL;
  1449. }
  1450. return pdata;
  1451. }
  1452. enum {
  1453. PCM_EDMA,
  1454. PCM_SDMA,
  1455. };
  1456. static const char *sdma_prefix = "ti,omap";
  1457. static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
  1458. {
  1459. struct dma_chan *chan;
  1460. const char *tmp;
  1461. int ret = PCM_EDMA;
  1462. if (!mcasp->dev->of_node)
  1463. return PCM_EDMA;
  1464. tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
  1465. chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
  1466. if (IS_ERR(chan)) {
  1467. if (PTR_ERR(chan) != -EPROBE_DEFER)
  1468. dev_err(mcasp->dev,
  1469. "Can't verify DMA configuration (%ld)\n",
  1470. PTR_ERR(chan));
  1471. return PTR_ERR(chan);
  1472. }
  1473. BUG_ON(!chan->device || !chan->device->dev);
  1474. if (chan->device->dev->of_node)
  1475. ret = of_property_read_string(chan->device->dev->of_node,
  1476. "compatible", &tmp);
  1477. else
  1478. dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
  1479. dma_release_channel(chan);
  1480. if (ret)
  1481. return ret;
  1482. dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
  1483. if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
  1484. return PCM_SDMA;
  1485. return PCM_EDMA;
  1486. }
  1487. static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
  1488. {
  1489. int i;
  1490. u32 offset = 0;
  1491. if (pdata->version != MCASP_VERSION_4)
  1492. return pdata->tx_dma_offset;
  1493. for (i = 0; i < pdata->num_serializer; i++) {
  1494. if (pdata->serial_dir[i] == TX_MODE) {
  1495. if (!offset) {
  1496. offset = DAVINCI_MCASP_TXBUF_REG(i);
  1497. } else {
  1498. pr_err("%s: Only one serializer allowed!\n",
  1499. __func__);
  1500. break;
  1501. }
  1502. }
  1503. }
  1504. return offset;
  1505. }
  1506. static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
  1507. {
  1508. int i;
  1509. u32 offset = 0;
  1510. if (pdata->version != MCASP_VERSION_4)
  1511. return pdata->rx_dma_offset;
  1512. for (i = 0; i < pdata->num_serializer; i++) {
  1513. if (pdata->serial_dir[i] == RX_MODE) {
  1514. if (!offset) {
  1515. offset = DAVINCI_MCASP_RXBUF_REG(i);
  1516. } else {
  1517. pr_err("%s: Only one serializer allowed!\n",
  1518. __func__);
  1519. break;
  1520. }
  1521. }
  1522. }
  1523. return offset;
  1524. }
  1525. #if IS_ENABLED(CONFIG_DRM_OMAP_DRA7EVM_ENCODER_TPD12S015)
  1526. #define DRA7_MCASP_HDMI_SEL_GPIO (1 << 2)
  1527. int dra7_mcasp_hdmi_gpio_get(struct platform_device *pdev)
  1528. {
  1529. struct davinci_mcasp *mcasp;
  1530. if (!pdev)
  1531. return -EPROBE_DEFER;
  1532. mcasp = dev_get_drvdata(&pdev->dev);
  1533. if (!mcasp)
  1534. return -EPROBE_DEFER;
  1535. if (!mcasp->is_mcasp8)
  1536. return 0;
  1537. pm_runtime_get_sync(mcasp->dev);
  1538. /* First set the direction to output */
  1539. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
  1540. DRA7_MCASP_HDMI_SEL_GPIO);
  1541. /* then set the PDOUT */
  1542. if (mcasp->hdmi_sel_gpio)
  1543. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG,
  1544. DRA7_MCASP_HDMI_SEL_GPIO);
  1545. else
  1546. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG,
  1547. DRA7_MCASP_HDMI_SEL_GPIO);
  1548. /* at last, change the function to GPIO mode */
  1549. mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG,
  1550. DRA7_MCASP_HDMI_SEL_GPIO);
  1551. return 0;
  1552. }
  1553. EXPORT_SYMBOL(dra7_mcasp_hdmi_gpio_get);
  1554. int dra7_mcasp_hdmi_gpio_put(struct platform_device *pdev)
  1555. {
  1556. struct davinci_mcasp *mcasp;
  1557. if (!pdev)
  1558. return -EPROBE_DEFER;
  1559. mcasp = dev_get_drvdata(&pdev->dev);
  1560. if (!mcasp)
  1561. return -EPROBE_DEFER;
  1562. if (!mcasp->is_mcasp8)
  1563. return 0;
  1564. /* Set the pin as McASP pin */
  1565. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PFUNC_REG,
  1566. DRA7_MCASP_HDMI_SEL_GPIO);
  1567. pm_runtime_put_sync(mcasp->dev);
  1568. return 0;
  1569. }
  1570. EXPORT_SYMBOL(dra7_mcasp_hdmi_gpio_put);
  1571. int dra7_mcasp_hdmi_gpio_set(struct platform_device *pdev, bool high)
  1572. {
  1573. struct davinci_mcasp *mcasp;
  1574. if (!pdev)
  1575. return -EPROBE_DEFER;
  1576. mcasp = dev_get_drvdata(&pdev->dev);
  1577. if (!mcasp)
  1578. return -EPROBE_DEFER;
  1579. if (!mcasp->is_mcasp8)
  1580. return 0;
  1581. if (!pm_runtime_active(mcasp->dev)) {
  1582. dev_warn(mcasp->dev, "mcasp8 is not enabled!\n");
  1583. return -ENODEV;
  1584. }
  1585. if (mcasp->hdmi_sel_gpio == high)
  1586. return 0;
  1587. mcasp->hdmi_sel_gpio = high;
  1588. if (mcasp->hdmi_sel_gpio)
  1589. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG,
  1590. DRA7_MCASP_HDMI_SEL_GPIO);
  1591. else
  1592. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG,
  1593. DRA7_MCASP_HDMI_SEL_GPIO);
  1594. return 0;
  1595. }
  1596. EXPORT_SYMBOL(dra7_mcasp_hdmi_gpio_set);
  1597. #endif /* CONFIG_DRM_OMAP_DRA7EVM_ENCODER_TPD12S015 */
  1598. static int davinci_mcasp_probe(struct platform_device *pdev)
  1599. {
  1600. struct snd_dmaengine_dai_dma_data *dma_data;
  1601. struct resource *mem, *res, *dat;
  1602. struct davinci_mcasp_pdata *pdata;
  1603. struct davinci_mcasp *mcasp;
  1604. char *irq_name;
  1605. int *dma;
  1606. int irq;
  1607. int ret;
  1608. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  1609. dev_err(&pdev->dev, "No platform data supplied\n");
  1610. return -EINVAL;
  1611. }
  1612. mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
  1613. GFP_KERNEL);
  1614. if (!mcasp)
  1615. return -ENOMEM;
  1616. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  1617. if (!pdata) {
  1618. dev_err(&pdev->dev, "no platform data\n");
  1619. return -EINVAL;
  1620. }
  1621. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  1622. if (!mem) {
  1623. dev_warn(mcasp->dev,
  1624. "\"mpu\" mem resource not found, using index 0\n");
  1625. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1626. if (!mem) {
  1627. dev_err(&pdev->dev, "no mem resource?\n");
  1628. return -ENODEV;
  1629. }
  1630. }
  1631. #if IS_ENABLED(CONFIG_DRM_OMAP_DRA7EVM_ENCODER_TPD12S015)
  1632. if (pdata->version == MCASP_VERSION_4 && mem->start == 0x4847c000)
  1633. mcasp->is_mcasp8 = true;
  1634. #endif
  1635. mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
  1636. if (IS_ERR(mcasp->base))
  1637. return PTR_ERR(mcasp->base);
  1638. pm_runtime_enable(&pdev->dev);
  1639. mcasp->op_mode = pdata->op_mode;
  1640. /* sanity check for tdm slots parameter */
  1641. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
  1642. if (pdata->tdm_slots < 2) {
  1643. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1644. pdata->tdm_slots);
  1645. mcasp->tdm_slots = 2;
  1646. } else if (pdata->tdm_slots > 32) {
  1647. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1648. pdata->tdm_slots);
  1649. mcasp->tdm_slots = 32;
  1650. } else {
  1651. mcasp->tdm_slots = pdata->tdm_slots;
  1652. }
  1653. }
  1654. mcasp->num_serializer = pdata->num_serializer;
  1655. #ifdef CONFIG_PM_SLEEP
  1656. mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
  1657. sizeof(u32) * mcasp->num_serializer,
  1658. GFP_KERNEL);
  1659. #endif
  1660. mcasp->serial_dir = pdata->serial_dir;
  1661. mcasp->version = pdata->version;
  1662. mcasp->txnumevt = pdata->txnumevt;
  1663. mcasp->rxnumevt = pdata->rxnumevt;
  1664. mcasp->dev = &pdev->dev;
  1665. irq = platform_get_irq_byname(pdev, "common");
  1666. if (irq >= 0) {
  1667. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
  1668. dev_name(&pdev->dev));
  1669. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1670. davinci_mcasp_common_irq_handler,
  1671. IRQF_ONESHOT | IRQF_SHARED,
  1672. irq_name, mcasp);
  1673. if (ret) {
  1674. dev_err(&pdev->dev, "common IRQ request failed\n");
  1675. goto err;
  1676. }
  1677. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1678. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1679. }
  1680. irq = platform_get_irq_byname(pdev, "rx");
  1681. if (irq >= 0) {
  1682. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
  1683. dev_name(&pdev->dev));
  1684. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1685. davinci_mcasp_rx_irq_handler,
  1686. IRQF_ONESHOT, irq_name, mcasp);
  1687. if (ret) {
  1688. dev_err(&pdev->dev, "RX IRQ request failed\n");
  1689. goto err;
  1690. }
  1691. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1692. }
  1693. irq = platform_get_irq_byname(pdev, "tx");
  1694. if (irq >= 0) {
  1695. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
  1696. dev_name(&pdev->dev));
  1697. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1698. davinci_mcasp_tx_irq_handler,
  1699. IRQF_ONESHOT, irq_name, mcasp);
  1700. if (ret) {
  1701. dev_err(&pdev->dev, "TX IRQ request failed\n");
  1702. goto err;
  1703. }
  1704. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1705. }
  1706. dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
  1707. if (dat)
  1708. mcasp->dat_port = true;
  1709. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1710. if (dat)
  1711. dma_data->addr = dat->start;
  1712. else
  1713. dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
  1714. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
  1715. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1716. if (res)
  1717. *dma = res->start;
  1718. else
  1719. *dma = pdata->tx_dma_channel;
  1720. /* dmaengine filter data for DT and non-DT boot */
  1721. if (pdev->dev.of_node)
  1722. dma_data->filter_data = "tx";
  1723. else
  1724. dma_data->filter_data = dma;
  1725. /* RX is not valid in DIT mode */
  1726. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1727. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1728. if (dat)
  1729. dma_data->addr = dat->start;
  1730. else
  1731. dma_data->addr =
  1732. mem->start + davinci_mcasp_rxdma_offset(pdata);
  1733. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
  1734. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1735. if (res)
  1736. *dma = res->start;
  1737. else
  1738. *dma = pdata->rx_dma_channel;
  1739. /* dmaengine filter data for DT and non-DT boot */
  1740. if (pdev->dev.of_node)
  1741. dma_data->filter_data = "rx";
  1742. else
  1743. dma_data->filter_data = dma;
  1744. }
  1745. if (mcasp->version < MCASP_VERSION_3) {
  1746. mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
  1747. /* dma_params->dma_addr is pointing to the data port address */
  1748. mcasp->dat_port = true;
  1749. } else {
  1750. mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
  1751. }
  1752. /* Allocate memory for long enough list for all possible
  1753. * scenarios. Maximum number tdm slots is 32 and there cannot
  1754. * be more serializers than given in the configuration. The
  1755. * serializer directions could be taken into account, but it
  1756. * would make code much more complex and save only couple of
  1757. * bytes.
  1758. */
  1759. mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
  1760. devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
  1761. (32 + mcasp->num_serializer - 1),
  1762. GFP_KERNEL);
  1763. mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
  1764. devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
  1765. (32 + mcasp->num_serializer - 1),
  1766. GFP_KERNEL);
  1767. if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
  1768. !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list)
  1769. return -ENOMEM;
  1770. ret = davinci_mcasp_set_ch_constraints(mcasp);
  1771. if (ret)
  1772. goto err;
  1773. dev_set_drvdata(&pdev->dev, mcasp);
  1774. mcasp_reparent_fck(pdev);
  1775. if (mcasp->version == MCASP_VERSION_4) {
  1776. u32 rev;
  1777. pm_runtime_get_sync(mcasp->dev);
  1778. rev = mcasp_get_reg(mcasp, DAVINCI_MCASP_PID_REG) &
  1779. MCASP_V4_REV_MASK;
  1780. pm_runtime_put(mcasp->dev);
  1781. if (rev < MCASP_V4_REV(3, 3)) {
  1782. /*
  1783. * ERRATA i868: to avoid race condition between DMA and
  1784. * AFIFO events the R/WNUMEVT need to be set to be
  1785. * less-than-equal to 32 words.
  1786. */
  1787. if (mcasp->txnumevt)
  1788. mcasp->txnumevt = 32;
  1789. if (mcasp->rxnumevt)
  1790. mcasp->rxnumevt = 32;
  1791. if (mcasp->txnumevt || mcasp->rxnumevt)
  1792. dev_info(&pdev->dev,
  1793. "ERRATA i868 workaround is enabled\n");
  1794. }
  1795. }
  1796. ret = devm_snd_soc_register_component(&pdev->dev,
  1797. &davinci_mcasp_component,
  1798. &davinci_mcasp_dai[pdata->op_mode], 1);
  1799. if (ret != 0)
  1800. goto err;
  1801. ret = davinci_mcasp_get_dma_type(mcasp);
  1802. switch (ret) {
  1803. case PCM_EDMA:
  1804. #if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
  1805. (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
  1806. IS_MODULE(CONFIG_SND_EDMA_SOC))
  1807. ret = edma_pcm_platform_register(&pdev->dev);
  1808. #else
  1809. dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
  1810. ret = -EINVAL;
  1811. goto err;
  1812. #endif
  1813. break;
  1814. case PCM_SDMA:
  1815. #if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
  1816. (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
  1817. IS_MODULE(CONFIG_SND_OMAP_SOC))
  1818. ret = omap_pcm_platform_register(&pdev->dev);
  1819. #else
  1820. dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
  1821. ret = -EINVAL;
  1822. goto err;
  1823. #endif
  1824. break;
  1825. default:
  1826. dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
  1827. case -EPROBE_DEFER:
  1828. goto err;
  1829. break;
  1830. }
  1831. if (ret) {
  1832. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1833. goto err;
  1834. }
  1835. return 0;
  1836. err:
  1837. pm_runtime_disable(&pdev->dev);
  1838. return ret;
  1839. }
  1840. static int davinci_mcasp_remove(struct platform_device *pdev)
  1841. {
  1842. pm_runtime_disable(&pdev->dev);
  1843. return 0;
  1844. }
  1845. static struct platform_driver davinci_mcasp_driver = {
  1846. .probe = davinci_mcasp_probe,
  1847. .remove = davinci_mcasp_remove,
  1848. .driver = {
  1849. .name = "davinci-mcasp",
  1850. .of_match_table = mcasp_dt_ids,
  1851. },
  1852. };
  1853. module_platform_driver(davinci_mcasp_driver);
  1854. MODULE_AUTHOR("Steve Chen");
  1855. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1856. MODULE_LICENSE("GPL");