eth_common.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015 QLogic Corporation
  3. *
  4. * This software is available under the terms of the GNU General Public License
  5. * (GPL) Version 2, available from the file COPYING in the main directory of
  6. * this source tree.
  7. */
  8. #ifndef __ETH_COMMON__
  9. #define __ETH_COMMON__
  10. /********************/
  11. /* ETH FW CONSTANTS */
  12. /********************/
  13. #define ETH_HSI_VER_MAJOR 3
  14. #define ETH_HSI_VER_MINOR 10
  15. #define ETH_HSI_VER_NO_PKT_LEN_TUNN 5
  16. #define ETH_CACHE_LINE_SIZE 64
  17. #define ETH_RX_CQE_GAP 32
  18. #define ETH_MAX_RAMROD_PER_CON 8
  19. #define ETH_TX_BD_PAGE_SIZE_BYTES 4096
  20. #define ETH_RX_BD_PAGE_SIZE_BYTES 4096
  21. #define ETH_RX_CQE_PAGE_SIZE_BYTES 4096
  22. #define ETH_RX_NUM_NEXT_PAGE_BDS 2
  23. #define ETH_TX_MIN_BDS_PER_NON_LSO_PKT 1
  24. #define ETH_TX_MAX_BDS_PER_NON_LSO_PACKET 18
  25. #define ETH_TX_MAX_BDS_PER_LSO_PACKET 255
  26. #define ETH_TX_MAX_LSO_HDR_NBD 4
  27. #define ETH_TX_MIN_BDS_PER_LSO_PKT 3
  28. #define ETH_TX_MIN_BDS_PER_TUNN_IPV6_WITH_EXT_PKT 3
  29. #define ETH_TX_MIN_BDS_PER_IPV6_WITH_EXT_PKT 2
  30. #define ETH_TX_MIN_BDS_PER_PKT_W_LOOPBACK_MODE 2
  31. #define ETH_TX_MAX_NON_LSO_PKT_LEN (9700 - (4 + 4 + 12 + 8))
  32. #define ETH_TX_MAX_LSO_HDR_BYTES 510
  33. #define ETH_TX_LSO_WINDOW_BDS_NUM (18 - 1)
  34. #define ETH_TX_LSO_WINDOW_MIN_LEN 9700
  35. #define ETH_TX_MAX_LSO_PAYLOAD_LEN 0xFE000
  36. #define ETH_TX_NUM_SAME_AS_LAST_ENTRIES 320
  37. #define ETH_TX_INACTIVE_SAME_AS_LAST 0xFFFF
  38. #define ETH_NUM_STATISTIC_COUNTERS MAX_NUM_VPORTS
  39. #define ETH_NUM_STATISTIC_COUNTERS_DOUBLE_VF_ZONE \
  40. (ETH_NUM_STATISTIC_COUNTERS - MAX_NUM_VFS / 2)
  41. #define ETH_NUM_STATISTIC_COUNTERS_QUAD_VF_ZONE \
  42. (ETH_NUM_STATISTIC_COUNTERS - 3 * MAX_NUM_VFS / 4)
  43. /* Maximum number of buffers, used for RX packet placement */
  44. #define ETH_RX_MAX_BUFF_PER_PKT 5
  45. /* num of MAC/VLAN filters */
  46. #define ETH_NUM_MAC_FILTERS 512
  47. #define ETH_NUM_VLAN_FILTERS 512
  48. /* approx. multicast constants */
  49. #define ETH_MULTICAST_BIN_FROM_MAC_SEED 0
  50. #define ETH_MULTICAST_MAC_BINS 256
  51. #define ETH_MULTICAST_MAC_BINS_IN_REGS (ETH_MULTICAST_MAC_BINS / 32)
  52. /* ethernet vport update constants */
  53. #define ETH_FILTER_RULES_COUNT 10
  54. #define ETH_RSS_IND_TABLE_ENTRIES_NUM 128
  55. #define ETH_RSS_KEY_SIZE_REGS 10
  56. #define ETH_RSS_ENGINE_NUM_K2 207
  57. #define ETH_RSS_ENGINE_NUM_BB 127
  58. /* TPA constants */
  59. #define ETH_TPA_MAX_AGGS_NUM 64
  60. #define ETH_TPA_CQE_START_LEN_LIST_SIZE ETH_RX_MAX_BUFF_PER_PKT
  61. #define ETH_TPA_CQE_CONT_LEN_LIST_SIZE 6
  62. #define ETH_TPA_CQE_END_LEN_LIST_SIZE 4
  63. /* Control frame check constants */
  64. #define ETH_CTL_FRAME_ETH_TYPE_NUM 4
  65. struct eth_tx_1st_bd_flags {
  66. u8 bitfields;
  67. #define ETH_TX_1ST_BD_FLAGS_START_BD_MASK 0x1
  68. #define ETH_TX_1ST_BD_FLAGS_START_BD_SHIFT 0
  69. #define ETH_TX_1ST_BD_FLAGS_FORCE_VLAN_MODE_MASK 0x1
  70. #define ETH_TX_1ST_BD_FLAGS_FORCE_VLAN_MODE_SHIFT 1
  71. #define ETH_TX_1ST_BD_FLAGS_IP_CSUM_MASK 0x1
  72. #define ETH_TX_1ST_BD_FLAGS_IP_CSUM_SHIFT 2
  73. #define ETH_TX_1ST_BD_FLAGS_L4_CSUM_MASK 0x1
  74. #define ETH_TX_1ST_BD_FLAGS_L4_CSUM_SHIFT 3
  75. #define ETH_TX_1ST_BD_FLAGS_VLAN_INSERTION_MASK 0x1
  76. #define ETH_TX_1ST_BD_FLAGS_VLAN_INSERTION_SHIFT 4
  77. #define ETH_TX_1ST_BD_FLAGS_LSO_MASK 0x1
  78. #define ETH_TX_1ST_BD_FLAGS_LSO_SHIFT 5
  79. #define ETH_TX_1ST_BD_FLAGS_TUNN_IP_CSUM_MASK 0x1
  80. #define ETH_TX_1ST_BD_FLAGS_TUNN_IP_CSUM_SHIFT 6
  81. #define ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_MASK 0x1
  82. #define ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_SHIFT 7
  83. };
  84. /* The parsing information data fo rthe first tx bd of a given packet. */
  85. struct eth_tx_data_1st_bd {
  86. __le16 vlan;
  87. u8 nbds;
  88. struct eth_tx_1st_bd_flags bd_flags;
  89. __le16 bitfields;
  90. #define ETH_TX_DATA_1ST_BD_TUNN_FLAG_MASK 0x1
  91. #define ETH_TX_DATA_1ST_BD_TUNN_FLAG_SHIFT 0
  92. #define ETH_TX_DATA_1ST_BD_RESERVED0_MASK 0x1
  93. #define ETH_TX_DATA_1ST_BD_RESERVED0_SHIFT 1
  94. #define ETH_TX_DATA_1ST_BD_PKT_LEN_MASK 0x3FFF
  95. #define ETH_TX_DATA_1ST_BD_PKT_LEN_SHIFT 2
  96. };
  97. /* The parsing information data for the second tx bd of a given packet. */
  98. struct eth_tx_data_2nd_bd {
  99. __le16 tunn_ip_size;
  100. __le16 bitfields1;
  101. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_L2_HDR_SIZE_W_MASK 0xF
  102. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_L2_HDR_SIZE_W_SHIFT 0
  103. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_ETH_TYPE_MASK 0x3
  104. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_ETH_TYPE_SHIFT 4
  105. #define ETH_TX_DATA_2ND_BD_DEST_PORT_MODE_MASK 0x3
  106. #define ETH_TX_DATA_2ND_BD_DEST_PORT_MODE_SHIFT 6
  107. #define ETH_TX_DATA_2ND_BD_START_BD_MASK 0x1
  108. #define ETH_TX_DATA_2ND_BD_START_BD_SHIFT 8
  109. #define ETH_TX_DATA_2ND_BD_TUNN_TYPE_MASK 0x3
  110. #define ETH_TX_DATA_2ND_BD_TUNN_TYPE_SHIFT 9
  111. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_IPV6_MASK 0x1
  112. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_IPV6_SHIFT 11
  113. #define ETH_TX_DATA_2ND_BD_IPV6_EXT_MASK 0x1
  114. #define ETH_TX_DATA_2ND_BD_IPV6_EXT_SHIFT 12
  115. #define ETH_TX_DATA_2ND_BD_TUNN_IPV6_EXT_MASK 0x1
  116. #define ETH_TX_DATA_2ND_BD_TUNN_IPV6_EXT_SHIFT 13
  117. #define ETH_TX_DATA_2ND_BD_L4_UDP_MASK 0x1
  118. #define ETH_TX_DATA_2ND_BD_L4_UDP_SHIFT 14
  119. #define ETH_TX_DATA_2ND_BD_L4_PSEUDO_CSUM_MODE_MASK 0x1
  120. #define ETH_TX_DATA_2ND_BD_L4_PSEUDO_CSUM_MODE_SHIFT 15
  121. __le16 bitfields2;
  122. #define ETH_TX_DATA_2ND_BD_L4_HDR_START_OFFSET_W_MASK 0x1FFF
  123. #define ETH_TX_DATA_2ND_BD_L4_HDR_START_OFFSET_W_SHIFT 0
  124. #define ETH_TX_DATA_2ND_BD_RESERVED0_MASK 0x7
  125. #define ETH_TX_DATA_2ND_BD_RESERVED0_SHIFT 13
  126. };
  127. /* Firmware data for L2-EDPM packet. */
  128. struct eth_edpm_fw_data {
  129. struct eth_tx_data_1st_bd data_1st_bd;
  130. struct eth_tx_data_2nd_bd data_2nd_bd;
  131. __le32 reserved;
  132. };
  133. struct eth_fast_path_cqe_fw_debug {
  134. __le16 reserved2;
  135. };
  136. /* tunneling parsing flags */
  137. struct eth_tunnel_parsing_flags {
  138. u8 flags;
  139. #define ETH_TUNNEL_PARSING_FLAGS_TYPE_MASK 0x3
  140. #define ETH_TUNNEL_PARSING_FLAGS_TYPE_SHIFT 0
  141. #define ETH_TUNNEL_PARSING_FLAGS_TENNANT_ID_EXIST_MASK 0x1
  142. #define ETH_TUNNEL_PARSING_FLAGS_TENNANT_ID_EXIST_SHIFT 2
  143. #define ETH_TUNNEL_PARSING_FLAGS_NEXT_PROTOCOL_MASK 0x3
  144. #define ETH_TUNNEL_PARSING_FLAGS_NEXT_PROTOCOL_SHIFT 3
  145. #define ETH_TUNNEL_PARSING_FLAGS_FIRSTHDRIPMATCH_MASK 0x1
  146. #define ETH_TUNNEL_PARSING_FLAGS_FIRSTHDRIPMATCH_SHIFT 5
  147. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_FRAGMENT_MASK 0x1
  148. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_FRAGMENT_SHIFT 6
  149. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_OPTIONS_MASK 0x1
  150. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_OPTIONS_SHIFT 7
  151. };
  152. /* PMD flow control bits */
  153. struct eth_pmd_flow_flags {
  154. u8 flags;
  155. #define ETH_PMD_FLOW_FLAGS_VALID_MASK 0x1
  156. #define ETH_PMD_FLOW_FLAGS_VALID_SHIFT 0
  157. #define ETH_PMD_FLOW_FLAGS_TOGGLE_MASK 0x1
  158. #define ETH_PMD_FLOW_FLAGS_TOGGLE_SHIFT 1
  159. #define ETH_PMD_FLOW_FLAGS_RESERVED_MASK 0x3F
  160. #define ETH_PMD_FLOW_FLAGS_RESERVED_SHIFT 2
  161. };
  162. /* Regular ETH Rx FP CQE. */
  163. struct eth_fast_path_rx_reg_cqe {
  164. u8 type;
  165. u8 bitfields;
  166. #define ETH_FAST_PATH_RX_REG_CQE_RSS_HASH_TYPE_MASK 0x7
  167. #define ETH_FAST_PATH_RX_REG_CQE_RSS_HASH_TYPE_SHIFT 0
  168. #define ETH_FAST_PATH_RX_REG_CQE_TC_MASK 0xF
  169. #define ETH_FAST_PATH_RX_REG_CQE_TC_SHIFT 3
  170. #define ETH_FAST_PATH_RX_REG_CQE_RESERVED0_MASK 0x1
  171. #define ETH_FAST_PATH_RX_REG_CQE_RESERVED0_SHIFT 7
  172. __le16 pkt_len;
  173. struct parsing_and_err_flags pars_flags;
  174. __le16 vlan_tag;
  175. __le32 rss_hash;
  176. __le16 len_on_first_bd;
  177. u8 placement_offset;
  178. struct eth_tunnel_parsing_flags tunnel_pars_flags;
  179. u8 bd_num;
  180. u8 reserved[9];
  181. struct eth_fast_path_cqe_fw_debug fw_debug;
  182. u8 reserved1[3];
  183. struct eth_pmd_flow_flags pmd_flags;
  184. };
  185. /* TPA-continue ETH Rx FP CQE. */
  186. struct eth_fast_path_rx_tpa_cont_cqe {
  187. u8 type;
  188. u8 tpa_agg_index;
  189. __le16 len_list[ETH_TPA_CQE_CONT_LEN_LIST_SIZE];
  190. u8 reserved;
  191. u8 reserved1;
  192. __le16 reserved2[ETH_TPA_CQE_CONT_LEN_LIST_SIZE];
  193. u8 reserved3[3];
  194. struct eth_pmd_flow_flags pmd_flags;
  195. };
  196. /* TPA-end ETH Rx FP CQE. */
  197. struct eth_fast_path_rx_tpa_end_cqe {
  198. u8 type;
  199. u8 tpa_agg_index;
  200. __le16 total_packet_len;
  201. u8 num_of_bds;
  202. u8 end_reason;
  203. __le16 num_of_coalesced_segs;
  204. __le32 ts_delta;
  205. __le16 len_list[ETH_TPA_CQE_END_LEN_LIST_SIZE];
  206. __le16 reserved3[ETH_TPA_CQE_END_LEN_LIST_SIZE];
  207. __le16 reserved1;
  208. u8 reserved2;
  209. struct eth_pmd_flow_flags pmd_flags;
  210. };
  211. /* TPA-start ETH Rx FP CQE. */
  212. struct eth_fast_path_rx_tpa_start_cqe {
  213. u8 type;
  214. u8 bitfields;
  215. #define ETH_FAST_PATH_RX_TPA_START_CQE_RSS_HASH_TYPE_MASK 0x7
  216. #define ETH_FAST_PATH_RX_TPA_START_CQE_RSS_HASH_TYPE_SHIFT 0
  217. #define ETH_FAST_PATH_RX_TPA_START_CQE_TC_MASK 0xF
  218. #define ETH_FAST_PATH_RX_TPA_START_CQE_TC_SHIFT 3
  219. #define ETH_FAST_PATH_RX_TPA_START_CQE_RESERVED0_MASK 0x1
  220. #define ETH_FAST_PATH_RX_TPA_START_CQE_RESERVED0_SHIFT 7
  221. __le16 seg_len;
  222. struct parsing_and_err_flags pars_flags;
  223. __le16 vlan_tag;
  224. __le32 rss_hash;
  225. __le16 len_on_first_bd;
  226. u8 placement_offset;
  227. struct eth_tunnel_parsing_flags tunnel_pars_flags;
  228. u8 tpa_agg_index;
  229. u8 header_len;
  230. __le16 ext_bd_len_list[ETH_TPA_CQE_START_LEN_LIST_SIZE];
  231. struct eth_fast_path_cqe_fw_debug fw_debug;
  232. u8 reserved;
  233. struct eth_pmd_flow_flags pmd_flags;
  234. };
  235. /* The L4 pseudo checksum mode for Ethernet */
  236. enum eth_l4_pseudo_checksum_mode {
  237. ETH_L4_PSEUDO_CSUM_CORRECT_LENGTH,
  238. ETH_L4_PSEUDO_CSUM_ZERO_LENGTH,
  239. MAX_ETH_L4_PSEUDO_CHECKSUM_MODE
  240. };
  241. struct eth_rx_bd {
  242. struct regpair addr;
  243. };
  244. /* regular ETH Rx SP CQE */
  245. struct eth_slow_path_rx_cqe {
  246. u8 type;
  247. u8 ramrod_cmd_id;
  248. u8 error_flag;
  249. u8 reserved[25];
  250. __le16 echo;
  251. u8 reserved1;
  252. struct eth_pmd_flow_flags pmd_flags;
  253. };
  254. /* union for all ETH Rx CQE types */
  255. union eth_rx_cqe {
  256. struct eth_fast_path_rx_reg_cqe fast_path_regular;
  257. struct eth_fast_path_rx_tpa_start_cqe fast_path_tpa_start;
  258. struct eth_fast_path_rx_tpa_cont_cqe fast_path_tpa_cont;
  259. struct eth_fast_path_rx_tpa_end_cqe fast_path_tpa_end;
  260. struct eth_slow_path_rx_cqe slow_path;
  261. };
  262. /* ETH Rx CQE type */
  263. enum eth_rx_cqe_type {
  264. ETH_RX_CQE_TYPE_UNUSED,
  265. ETH_RX_CQE_TYPE_REGULAR,
  266. ETH_RX_CQE_TYPE_SLOW_PATH,
  267. ETH_RX_CQE_TYPE_TPA_START,
  268. ETH_RX_CQE_TYPE_TPA_CONT,
  269. ETH_RX_CQE_TYPE_TPA_END,
  270. MAX_ETH_RX_CQE_TYPE
  271. };
  272. struct eth_rx_pmd_cqe {
  273. union eth_rx_cqe cqe;
  274. u8 reserved[ETH_RX_CQE_GAP];
  275. };
  276. enum eth_rx_tunn_type {
  277. ETH_RX_NO_TUNN,
  278. ETH_RX_TUNN_GENEVE,
  279. ETH_RX_TUNN_GRE,
  280. ETH_RX_TUNN_VXLAN,
  281. MAX_ETH_RX_TUNN_TYPE
  282. };
  283. /* Aggregation end reason. */
  284. enum eth_tpa_end_reason {
  285. ETH_AGG_END_UNUSED,
  286. ETH_AGG_END_SP_UPDATE,
  287. ETH_AGG_END_MAX_LEN,
  288. ETH_AGG_END_LAST_SEG,
  289. ETH_AGG_END_TIMEOUT,
  290. ETH_AGG_END_NOT_CONSISTENT,
  291. ETH_AGG_END_OUT_OF_ORDER,
  292. ETH_AGG_END_NON_TPA_SEG,
  293. MAX_ETH_TPA_END_REASON
  294. };
  295. /* The first tx bd of a given packet */
  296. struct eth_tx_1st_bd {
  297. struct regpair addr;
  298. __le16 nbytes;
  299. struct eth_tx_data_1st_bd data;
  300. };
  301. /* The second tx bd of a given packet */
  302. struct eth_tx_2nd_bd {
  303. struct regpair addr;
  304. __le16 nbytes;
  305. struct eth_tx_data_2nd_bd data;
  306. };
  307. /* The parsing information data for the third tx bd of a given packet. */
  308. struct eth_tx_data_3rd_bd {
  309. __le16 lso_mss;
  310. __le16 bitfields;
  311. #define ETH_TX_DATA_3RD_BD_TCP_HDR_LEN_DW_MASK 0xF
  312. #define ETH_TX_DATA_3RD_BD_TCP_HDR_LEN_DW_SHIFT 0
  313. #define ETH_TX_DATA_3RD_BD_HDR_NBD_MASK 0xF
  314. #define ETH_TX_DATA_3RD_BD_HDR_NBD_SHIFT 4
  315. #define ETH_TX_DATA_3RD_BD_START_BD_MASK 0x1
  316. #define ETH_TX_DATA_3RD_BD_START_BD_SHIFT 8
  317. #define ETH_TX_DATA_3RD_BD_RESERVED0_MASK 0x7F
  318. #define ETH_TX_DATA_3RD_BD_RESERVED0_SHIFT 9
  319. u8 tunn_l4_hdr_start_offset_w;
  320. u8 tunn_hdr_size_w;
  321. };
  322. /* The third tx bd of a given packet */
  323. struct eth_tx_3rd_bd {
  324. struct regpair addr;
  325. __le16 nbytes;
  326. struct eth_tx_data_3rd_bd data;
  327. };
  328. /* Complementary information for the regular tx bd of a given packet. */
  329. struct eth_tx_data_bd {
  330. __le16 reserved0;
  331. __le16 bitfields;
  332. #define ETH_TX_DATA_BD_RESERVED1_MASK 0xFF
  333. #define ETH_TX_DATA_BD_RESERVED1_SHIFT 0
  334. #define ETH_TX_DATA_BD_START_BD_MASK 0x1
  335. #define ETH_TX_DATA_BD_START_BD_SHIFT 8
  336. #define ETH_TX_DATA_BD_RESERVED2_MASK 0x7F
  337. #define ETH_TX_DATA_BD_RESERVED2_SHIFT 9
  338. __le16 reserved3;
  339. };
  340. /* The common non-special TX BD ring element */
  341. struct eth_tx_bd {
  342. struct regpair addr;
  343. __le16 nbytes;
  344. struct eth_tx_data_bd data;
  345. };
  346. union eth_tx_bd_types {
  347. struct eth_tx_1st_bd first_bd;
  348. struct eth_tx_2nd_bd second_bd;
  349. struct eth_tx_3rd_bd third_bd;
  350. struct eth_tx_bd reg_bd;
  351. };
  352. /* Mstorm Queue Zone */
  353. enum eth_tx_tunn_type {
  354. ETH_TX_TUNN_GENEVE,
  355. ETH_TX_TUNN_TTAG,
  356. ETH_TX_TUNN_GRE,
  357. ETH_TX_TUNN_VXLAN,
  358. MAX_ETH_TX_TUNN_TYPE
  359. };
  360. /* Ystorm Queue Zone */
  361. struct xstorm_eth_queue_zone {
  362. struct coalescing_timeset int_coalescing_timeset;
  363. u8 reserved[7];
  364. };
  365. /* ETH doorbell data */
  366. struct eth_db_data {
  367. u8 params;
  368. #define ETH_DB_DATA_DEST_MASK 0x3
  369. #define ETH_DB_DATA_DEST_SHIFT 0
  370. #define ETH_DB_DATA_AGG_CMD_MASK 0x3
  371. #define ETH_DB_DATA_AGG_CMD_SHIFT 2
  372. #define ETH_DB_DATA_BYPASS_EN_MASK 0x1
  373. #define ETH_DB_DATA_BYPASS_EN_SHIFT 4
  374. #define ETH_DB_DATA_RESERVED_MASK 0x1
  375. #define ETH_DB_DATA_RESERVED_SHIFT 5
  376. #define ETH_DB_DATA_AGG_VAL_SEL_MASK 0x3
  377. #define ETH_DB_DATA_AGG_VAL_SEL_SHIFT 6
  378. u8 agg_flags;
  379. __le16 bd_prod;
  380. };
  381. #endif /* __ETH_COMMON__ */