common_hsi.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015 QLogic Corporation
  3. *
  4. * This software is available under the terms of the GNU General Public License
  5. * (GPL) Version 2, available from the file COPYING in the main directory of
  6. * this source tree.
  7. */
  8. #ifndef _COMMON_HSI_H
  9. #define _COMMON_HSI_H
  10. #include <linux/types.h>
  11. #include <asm/byteorder.h>
  12. #include <linux/bitops.h>
  13. #include <linux/slab.h>
  14. /* dma_addr_t manip */
  15. #define DMA_LO_LE(x) cpu_to_le32(lower_32_bits(x))
  16. #define DMA_HI_LE(x) cpu_to_le32(upper_32_bits(x))
  17. #define DMA_REGPAIR_LE(x, val) do { \
  18. (x).hi = DMA_HI_LE((val)); \
  19. (x).lo = DMA_LO_LE((val)); \
  20. } while (0)
  21. #define HILO_GEN(hi, lo, type) ((((type)(hi)) << 32) + (lo))
  22. #define HILO_64(hi, lo) HILO_GEN((le32_to_cpu(hi)), (le32_to_cpu(lo)), u64)
  23. #define HILO_64_REGPAIR(regpair) (HILO_64(regpair.hi, regpair.lo))
  24. #define HILO_DMA_REGPAIR(regpair) ((dma_addr_t)HILO_64_REGPAIR(regpair))
  25. #ifndef __COMMON_HSI__
  26. #define __COMMON_HSI__
  27. #define X_FINAL_CLEANUP_AGG_INT 1
  28. #define EVENT_RING_PAGE_SIZE_BYTES 4096
  29. #define NUM_OF_GLOBAL_QUEUES 128
  30. #define COMMON_QUEUE_ENTRY_MAX_BYTE_SIZE 64
  31. #define ISCSI_CDU_TASK_SEG_TYPE 0
  32. #define RDMA_CDU_TASK_SEG_TYPE 1
  33. #define FW_ASSERT_GENERAL_ATTN_IDX 32
  34. #define MAX_PINNED_CCFC 32
  35. /* Queue Zone sizes in bytes */
  36. #define TSTORM_QZONE_SIZE 8
  37. #define MSTORM_QZONE_SIZE 16
  38. #define USTORM_QZONE_SIZE 8
  39. #define XSTORM_QZONE_SIZE 8
  40. #define YSTORM_QZONE_SIZE 0
  41. #define PSTORM_QZONE_SIZE 0
  42. #define MSTORM_VF_ZONE_DEFAULT_SIZE_LOG 7
  43. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DEFAULT 16
  44. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DOUBLE 48
  45. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD 112
  46. /********************************/
  47. /* CORE (LIGHT L2) FW CONSTANTS */
  48. /********************************/
  49. #define CORE_LL2_MAX_RAMROD_PER_CON 8
  50. #define CORE_LL2_TX_BD_PAGE_SIZE_BYTES 4096
  51. #define CORE_LL2_RX_BD_PAGE_SIZE_BYTES 4096
  52. #define CORE_LL2_RX_CQE_PAGE_SIZE_BYTES 4096
  53. #define CORE_LL2_RX_NUM_NEXT_PAGE_BDS 1
  54. #define CORE_LL2_TX_MAX_BDS_PER_PACKET 12
  55. #define CORE_SPQE_PAGE_SIZE_BYTES 4096
  56. #define MAX_NUM_LL2_RX_QUEUES 32
  57. #define MAX_NUM_LL2_TX_STATS_COUNTERS 32
  58. #define FW_MAJOR_VERSION 8
  59. #define FW_MINOR_VERSION 10
  60. #define FW_REVISION_VERSION 10
  61. #define FW_ENGINEERING_VERSION 0
  62. /***********************/
  63. /* COMMON HW CONSTANTS */
  64. /***********************/
  65. /* PCI functions */
  66. #define MAX_NUM_PORTS_K2 (4)
  67. #define MAX_NUM_PORTS_BB (2)
  68. #define MAX_NUM_PORTS (MAX_NUM_PORTS_K2)
  69. #define MAX_NUM_PFS_K2 (16)
  70. #define MAX_NUM_PFS_BB (8)
  71. #define MAX_NUM_PFS (MAX_NUM_PFS_K2)
  72. #define MAX_NUM_OF_PFS_IN_CHIP (16) /* On both engines */
  73. #define MAX_NUM_VFS_K2 (192)
  74. #define MAX_NUM_VFS_BB (120)
  75. #define MAX_NUM_VFS (MAX_NUM_VFS_K2)
  76. #define MAX_NUM_FUNCTIONS_BB (MAX_NUM_PFS_BB + MAX_NUM_VFS_BB)
  77. #define MAX_NUM_FUNCTIONS (MAX_NUM_PFS + MAX_NUM_VFS)
  78. #define MAX_FUNCTION_NUMBER_BB (MAX_NUM_PFS + MAX_NUM_VFS_BB)
  79. #define MAX_FUNCTION_NUMBER (MAX_NUM_PFS + MAX_NUM_VFS)
  80. #define MAX_NUM_VPORTS_K2 (208)
  81. #define MAX_NUM_VPORTS_BB (160)
  82. #define MAX_NUM_VPORTS (MAX_NUM_VPORTS_K2)
  83. #define MAX_NUM_L2_QUEUES_K2 (320)
  84. #define MAX_NUM_L2_QUEUES_BB (256)
  85. #define MAX_NUM_L2_QUEUES (MAX_NUM_L2_QUEUES_K2)
  86. /* Traffic classes in network-facing blocks (PBF, BTB, NIG, BRB, PRS and QM) */
  87. #define NUM_PHYS_TCS_4PORT_K2 (4)
  88. #define NUM_OF_PHYS_TCS (8)
  89. #define NUM_TCS_4PORT_K2 (NUM_PHYS_TCS_4PORT_K2 + 1)
  90. #define NUM_OF_TCS (NUM_OF_PHYS_TCS + 1)
  91. #define LB_TC (NUM_OF_PHYS_TCS)
  92. /* Num of possible traffic priority values */
  93. #define NUM_OF_PRIO (8)
  94. #define MAX_NUM_VOQS_K2 (NUM_TCS_4PORT_K2 * MAX_NUM_PORTS_K2)
  95. #define MAX_NUM_VOQS_BB (NUM_OF_TCS * MAX_NUM_PORTS_BB)
  96. #define MAX_NUM_VOQS (MAX_NUM_VOQS_K2)
  97. #define MAX_PHYS_VOQS (NUM_OF_PHYS_TCS * MAX_NUM_PORTS_BB)
  98. /* CIDs */
  99. #define NUM_OF_CONNECTION_TYPES (8)
  100. #define NUM_OF_LCIDS (320)
  101. #define NUM_OF_LTIDS (320)
  102. /* Clock values */
  103. #define MASTER_CLK_FREQ_E4 (375e6)
  104. #define STORM_CLK_FREQ_E4 (1000e6)
  105. #define CLK25M_CLK_FREQ_E4 (25e6)
  106. /* Global PXP windows (GTT) */
  107. #define NUM_OF_GTT 19
  108. #define GTT_DWORD_SIZE_BITS 10
  109. #define GTT_BYTE_SIZE_BITS (GTT_DWORD_SIZE_BITS + 2)
  110. #define GTT_DWORD_SIZE BIT(GTT_DWORD_SIZE_BITS)
  111. /* Tools Version */
  112. #define TOOLS_VERSION 10
  113. /*****************/
  114. /* CDU CONSTANTS */
  115. /*****************/
  116. #define CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (17)
  117. #define CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0x1ffff)
  118. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (12)
  119. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0xfff)
  120. /*****************/
  121. /* DQ CONSTANTS */
  122. /*****************/
  123. /* DEMS */
  124. #define DQ_DEMS_LEGACY 0
  125. /* XCM agg val selection */
  126. #define DQ_XCM_AGG_VAL_SEL_WORD2 0
  127. #define DQ_XCM_AGG_VAL_SEL_WORD3 1
  128. #define DQ_XCM_AGG_VAL_SEL_WORD4 2
  129. #define DQ_XCM_AGG_VAL_SEL_WORD5 3
  130. #define DQ_XCM_AGG_VAL_SEL_REG3 4
  131. #define DQ_XCM_AGG_VAL_SEL_REG4 5
  132. #define DQ_XCM_AGG_VAL_SEL_REG5 6
  133. #define DQ_XCM_AGG_VAL_SEL_REG6 7
  134. /* XCM agg val selection */
  135. #define DQ_XCM_CORE_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  136. #define DQ_XCM_CORE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  137. #define DQ_XCM_CORE_SPQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  138. #define DQ_XCM_ETH_EDPM_NUM_BDS_CMD DQ_XCM_AGG_VAL_SEL_WORD2
  139. #define DQ_XCM_ETH_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  140. #define DQ_XCM_ETH_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  141. #define DQ_XCM_ETH_GO_TO_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  142. #define DQ_XCM_ISCSI_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  143. #define DQ_XCM_ISCSI_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  144. #define DQ_XCM_ISCSI_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
  145. #define DQ_XCM_ISCSI_EXP_STAT_SN_CMD DQ_XCM_AGG_VAL_SEL_REG6
  146. #define DQ_XCM_ROCE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  147. /* UCM agg val selection (HW) */
  148. #define DQ_UCM_AGG_VAL_SEL_WORD0 0
  149. #define DQ_UCM_AGG_VAL_SEL_WORD1 1
  150. #define DQ_UCM_AGG_VAL_SEL_WORD2 2
  151. #define DQ_UCM_AGG_VAL_SEL_WORD3 3
  152. #define DQ_UCM_AGG_VAL_SEL_REG0 4
  153. #define DQ_UCM_AGG_VAL_SEL_REG1 5
  154. #define DQ_UCM_AGG_VAL_SEL_REG2 6
  155. #define DQ_UCM_AGG_VAL_SEL_REG3 7
  156. /* UCM agg val selection (FW) */
  157. #define DQ_UCM_ETH_PMD_TX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD2
  158. #define DQ_UCM_ETH_PMD_RX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD3
  159. #define DQ_UCM_ROCE_CQ_CONS_CMD DQ_UCM_AGG_VAL_SEL_REG0
  160. #define DQ_UCM_ROCE_CQ_PROD_CMD DQ_UCM_AGG_VAL_SEL_REG2
  161. /* TCM agg val selection (HW) */
  162. #define DQ_TCM_AGG_VAL_SEL_WORD0 0
  163. #define DQ_TCM_AGG_VAL_SEL_WORD1 1
  164. #define DQ_TCM_AGG_VAL_SEL_WORD2 2
  165. #define DQ_TCM_AGG_VAL_SEL_WORD3 3
  166. #define DQ_TCM_AGG_VAL_SEL_REG1 4
  167. #define DQ_TCM_AGG_VAL_SEL_REG2 5
  168. #define DQ_TCM_AGG_VAL_SEL_REG6 6
  169. #define DQ_TCM_AGG_VAL_SEL_REG9 7
  170. /* TCM agg val selection (FW) */
  171. #define DQ_TCM_L2B_BD_PROD_CMD \
  172. DQ_TCM_AGG_VAL_SEL_WORD1
  173. #define DQ_TCM_ROCE_RQ_PROD_CMD \
  174. DQ_TCM_AGG_VAL_SEL_WORD0
  175. /* XCM agg counter flag selection */
  176. #define DQ_XCM_AGG_FLG_SHIFT_BIT14 0
  177. #define DQ_XCM_AGG_FLG_SHIFT_BIT15 1
  178. #define DQ_XCM_AGG_FLG_SHIFT_CF12 2
  179. #define DQ_XCM_AGG_FLG_SHIFT_CF13 3
  180. #define DQ_XCM_AGG_FLG_SHIFT_CF18 4
  181. #define DQ_XCM_AGG_FLG_SHIFT_CF19 5
  182. #define DQ_XCM_AGG_FLG_SHIFT_CF22 6
  183. #define DQ_XCM_AGG_FLG_SHIFT_CF23 7
  184. /* XCM agg counter flag selection */
  185. #define DQ_XCM_CORE_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  186. #define DQ_XCM_CORE_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  187. #define DQ_XCM_CORE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  188. #define DQ_XCM_ETH_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  189. #define DQ_XCM_ETH_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  190. #define DQ_XCM_ETH_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  191. #define DQ_XCM_ETH_TPH_EN_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  192. #define DQ_XCM_ISCSI_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  193. #define DQ_XCM_ISCSI_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  194. #define DQ_XCM_ISCSI_PROC_ONLY_CLEANUP_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  195. /* UCM agg counter flag selection (HW) */
  196. #define DQ_UCM_AGG_FLG_SHIFT_CF0 0
  197. #define DQ_UCM_AGG_FLG_SHIFT_CF1 1
  198. #define DQ_UCM_AGG_FLG_SHIFT_CF3 2
  199. #define DQ_UCM_AGG_FLG_SHIFT_CF4 3
  200. #define DQ_UCM_AGG_FLG_SHIFT_CF5 4
  201. #define DQ_UCM_AGG_FLG_SHIFT_CF6 5
  202. #define DQ_UCM_AGG_FLG_SHIFT_RULE0EN 6
  203. #define DQ_UCM_AGG_FLG_SHIFT_RULE1EN 7
  204. /* UCM agg counter flag selection (FW) */
  205. #define DQ_UCM_ETH_PMD_TX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  206. #define DQ_UCM_ETH_PMD_RX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  207. #define DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  208. #define DQ_UCM_ROCE_CQ_ARM_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  209. /* TCM agg counter flag selection (HW) */
  210. #define DQ_TCM_AGG_FLG_SHIFT_CF0 0
  211. #define DQ_TCM_AGG_FLG_SHIFT_CF1 1
  212. #define DQ_TCM_AGG_FLG_SHIFT_CF2 2
  213. #define DQ_TCM_AGG_FLG_SHIFT_CF3 3
  214. #define DQ_TCM_AGG_FLG_SHIFT_CF4 4
  215. #define DQ_TCM_AGG_FLG_SHIFT_CF5 5
  216. #define DQ_TCM_AGG_FLG_SHIFT_CF6 6
  217. #define DQ_TCM_AGG_FLG_SHIFT_CF7 7
  218. /* TCM agg counter flag selection (FW) */
  219. #define DQ_TCM_ISCSI_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  220. #define DQ_TCM_ISCSI_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  221. /* PWM address mapping */
  222. #define DQ_PWM_OFFSET_DPM_BASE 0x0
  223. #define DQ_PWM_OFFSET_DPM_END 0x27
  224. #define DQ_PWM_OFFSET_XCM16_BASE 0x40
  225. #define DQ_PWM_OFFSET_XCM32_BASE 0x44
  226. #define DQ_PWM_OFFSET_UCM16_BASE 0x48
  227. #define DQ_PWM_OFFSET_UCM32_BASE 0x4C
  228. #define DQ_PWM_OFFSET_UCM16_4 0x50
  229. #define DQ_PWM_OFFSET_TCM16_BASE 0x58
  230. #define DQ_PWM_OFFSET_TCM32_BASE 0x5C
  231. #define DQ_PWM_OFFSET_XCM_FLAGS 0x68
  232. #define DQ_PWM_OFFSET_UCM_FLAGS 0x69
  233. #define DQ_PWM_OFFSET_TCM_FLAGS 0x6B
  234. #define DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD (DQ_PWM_OFFSET_XCM16_BASE + 2)
  235. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT (DQ_PWM_OFFSET_UCM32_BASE)
  236. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_16BIT (DQ_PWM_OFFSET_UCM16_4)
  237. #define DQ_PWM_OFFSET_UCM_RDMA_INT_TIMEOUT (DQ_PWM_OFFSET_UCM16_BASE + 2)
  238. #define DQ_PWM_OFFSET_UCM_RDMA_ARM_FLAGS (DQ_PWM_OFFSET_UCM_FLAGS)
  239. #define DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 1)
  240. #define DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 3)
  241. #define DQ_REGION_SHIFT (12)
  242. /* DPM */
  243. #define DQ_DPM_WQE_BUFF_SIZE (320)
  244. /* Conn type ranges */
  245. #define DQ_CONN_TYPE_RANGE_SHIFT (4)
  246. /*****************/
  247. /* QM CONSTANTS */
  248. /*****************/
  249. /* number of TX queues in the QM */
  250. #define MAX_QM_TX_QUEUES_K2 512
  251. #define MAX_QM_TX_QUEUES_BB 448
  252. #define MAX_QM_TX_QUEUES MAX_QM_TX_QUEUES_K2
  253. /* number of Other queues in the QM */
  254. #define MAX_QM_OTHER_QUEUES_BB 64
  255. #define MAX_QM_OTHER_QUEUES_K2 128
  256. #define MAX_QM_OTHER_QUEUES MAX_QM_OTHER_QUEUES_K2
  257. /* number of queues in a PF queue group */
  258. #define QM_PF_QUEUE_GROUP_SIZE 8
  259. /* the size of a single queue element in bytes */
  260. #define QM_PQ_ELEMENT_SIZE 4
  261. /* base number of Tx PQs in the CM PQ representation.
  262. * should be used when storing PQ IDs in CM PQ registers and context
  263. */
  264. #define CM_TX_PQ_BASE 0x200
  265. /* number of global Vport/QCN rate limiters */
  266. #define MAX_QM_GLOBAL_RLS 256
  267. /* QM registers data */
  268. #define QM_LINE_CRD_REG_WIDTH 16
  269. #define QM_LINE_CRD_REG_SIGN_BIT BIT((QM_LINE_CRD_REG_WIDTH - 1))
  270. #define QM_BYTE_CRD_REG_WIDTH 24
  271. #define QM_BYTE_CRD_REG_SIGN_BIT BIT((QM_BYTE_CRD_REG_WIDTH - 1))
  272. #define QM_WFQ_CRD_REG_WIDTH 32
  273. #define QM_WFQ_CRD_REG_SIGN_BIT BIT((QM_WFQ_CRD_REG_WIDTH - 1))
  274. #define QM_RL_CRD_REG_WIDTH 32
  275. #define QM_RL_CRD_REG_SIGN_BIT BIT((QM_RL_CRD_REG_WIDTH - 1))
  276. /*****************/
  277. /* CAU CONSTANTS */
  278. /*****************/
  279. #define CAU_FSM_ETH_RX 0
  280. #define CAU_FSM_ETH_TX 1
  281. /* Number of Protocol Indices per Status Block */
  282. #define PIS_PER_SB 12
  283. #define CAU_HC_STOPPED_STATE 3
  284. #define CAU_HC_DISABLE_STATE 4
  285. #define CAU_HC_ENABLE_STATE 0
  286. /*****************/
  287. /* IGU CONSTANTS */
  288. /*****************/
  289. #define MAX_SB_PER_PATH_K2 (368)
  290. #define MAX_SB_PER_PATH_BB (288)
  291. #define MAX_TOT_SB_PER_PATH \
  292. MAX_SB_PER_PATH_K2
  293. #define MAX_SB_PER_PF_MIMD 129
  294. #define MAX_SB_PER_PF_SIMD 64
  295. #define MAX_SB_PER_VF 64
  296. /* Memory addresses on the BAR for the IGU Sub Block */
  297. #define IGU_MEM_BASE 0x0000
  298. #define IGU_MEM_MSIX_BASE 0x0000
  299. #define IGU_MEM_MSIX_UPPER 0x0101
  300. #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
  301. #define IGU_MEM_PBA_MSIX_BASE 0x0200
  302. #define IGU_MEM_PBA_MSIX_UPPER 0x0202
  303. #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
  304. #define IGU_CMD_INT_ACK_BASE 0x0400
  305. #define IGU_CMD_INT_ACK_UPPER (IGU_CMD_INT_ACK_BASE + \
  306. MAX_TOT_SB_PER_PATH - \
  307. 1)
  308. #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x05ff
  309. #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05f0
  310. #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05f1
  311. #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05f2
  312. #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05f3
  313. #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05f4
  314. #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05f5
  315. #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05f6
  316. #define IGU_CMD_PROD_UPD_BASE 0x0600
  317. #define IGU_CMD_PROD_UPD_UPPER (IGU_CMD_PROD_UPD_BASE +\
  318. MAX_TOT_SB_PER_PATH - \
  319. 1)
  320. #define IGU_CMD_PROD_UPD_RESERVED_UPPER 0x07ff
  321. /*****************/
  322. /* PXP CONSTANTS */
  323. /*****************/
  324. /* Bars for Blocks */
  325. #define PXP_BAR_GRC 0
  326. #define PXP_BAR_TSDM 0
  327. #define PXP_BAR_USDM 0
  328. #define PXP_BAR_XSDM 0
  329. #define PXP_BAR_MSDM 0
  330. #define PXP_BAR_YSDM 0
  331. #define PXP_BAR_PSDM 0
  332. #define PXP_BAR_IGU 0
  333. #define PXP_BAR_DQ 1
  334. /* PTT and GTT */
  335. #define PXP_NUM_PF_WINDOWS 12
  336. #define PXP_PER_PF_ENTRY_SIZE 8
  337. #define PXP_NUM_GLOBAL_WINDOWS 243
  338. #define PXP_GLOBAL_ENTRY_SIZE 4
  339. #define PXP_ADMIN_WINDOW_ALLOWED_LENGTH 4
  340. #define PXP_PF_WINDOW_ADMIN_START 0
  341. #define PXP_PF_WINDOW_ADMIN_LENGTH 0x1000
  342. #define PXP_PF_WINDOW_ADMIN_END (PXP_PF_WINDOW_ADMIN_START + \
  343. PXP_PF_WINDOW_ADMIN_LENGTH - 1)
  344. #define PXP_PF_WINDOW_ADMIN_PER_PF_START 0
  345. #define PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH (PXP_NUM_PF_WINDOWS * \
  346. PXP_PER_PF_ENTRY_SIZE)
  347. #define PXP_PF_WINDOW_ADMIN_PER_PF_END (PXP_PF_WINDOW_ADMIN_PER_PF_START + \
  348. PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH - 1)
  349. #define PXP_PF_WINDOW_ADMIN_GLOBAL_START 0x200
  350. #define PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH (PXP_NUM_GLOBAL_WINDOWS * \
  351. PXP_GLOBAL_ENTRY_SIZE)
  352. #define PXP_PF_WINDOW_ADMIN_GLOBAL_END \
  353. (PXP_PF_WINDOW_ADMIN_GLOBAL_START + \
  354. PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH - 1)
  355. #define PXP_PF_GLOBAL_PRETEND_ADDR 0x1f0
  356. #define PXP_PF_ME_OPAQUE_MASK_ADDR 0xf4
  357. #define PXP_PF_ME_OPAQUE_ADDR 0x1f8
  358. #define PXP_PF_ME_CONCRETE_ADDR 0x1fc
  359. #define PXP_EXTERNAL_BAR_PF_WINDOW_START 0x1000
  360. #define PXP_EXTERNAL_BAR_PF_WINDOW_NUM PXP_NUM_PF_WINDOWS
  361. #define PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE 0x1000
  362. #define PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH \
  363. (PXP_EXTERNAL_BAR_PF_WINDOW_NUM * \
  364. PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE)
  365. #define PXP_EXTERNAL_BAR_PF_WINDOW_END \
  366. (PXP_EXTERNAL_BAR_PF_WINDOW_START + \
  367. PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH - 1)
  368. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START \
  369. (PXP_EXTERNAL_BAR_PF_WINDOW_END + 1)
  370. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM PXP_NUM_GLOBAL_WINDOWS
  371. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE 0x1000
  372. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH \
  373. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM * \
  374. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE)
  375. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_END \
  376. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START + \
  377. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH - 1)
  378. /* PF BAR */
  379. #define PXP_BAR0_START_GRC 0x0000
  380. #define PXP_BAR0_GRC_LENGTH 0x1C00000
  381. #define PXP_BAR0_END_GRC (PXP_BAR0_START_GRC + \
  382. PXP_BAR0_GRC_LENGTH - 1)
  383. #define PXP_BAR0_START_IGU 0x1C00000
  384. #define PXP_BAR0_IGU_LENGTH 0x10000
  385. #define PXP_BAR0_END_IGU (PXP_BAR0_START_IGU + \
  386. PXP_BAR0_IGU_LENGTH - 1)
  387. #define PXP_BAR0_START_TSDM 0x1C80000
  388. #define PXP_BAR0_SDM_LENGTH 0x40000
  389. #define PXP_BAR0_SDM_RESERVED_LENGTH 0x40000
  390. #define PXP_BAR0_END_TSDM (PXP_BAR0_START_TSDM + \
  391. PXP_BAR0_SDM_LENGTH - 1)
  392. #define PXP_BAR0_START_MSDM 0x1D00000
  393. #define PXP_BAR0_END_MSDM (PXP_BAR0_START_MSDM + \
  394. PXP_BAR0_SDM_LENGTH - 1)
  395. #define PXP_BAR0_START_USDM 0x1D80000
  396. #define PXP_BAR0_END_USDM (PXP_BAR0_START_USDM + \
  397. PXP_BAR0_SDM_LENGTH - 1)
  398. #define PXP_BAR0_START_XSDM 0x1E00000
  399. #define PXP_BAR0_END_XSDM (PXP_BAR0_START_XSDM + \
  400. PXP_BAR0_SDM_LENGTH - 1)
  401. #define PXP_BAR0_START_YSDM 0x1E80000
  402. #define PXP_BAR0_END_YSDM (PXP_BAR0_START_YSDM + \
  403. PXP_BAR0_SDM_LENGTH - 1)
  404. #define PXP_BAR0_START_PSDM 0x1F00000
  405. #define PXP_BAR0_END_PSDM (PXP_BAR0_START_PSDM + \
  406. PXP_BAR0_SDM_LENGTH - 1)
  407. #define PXP_BAR0_FIRST_INVALID_ADDRESS (PXP_BAR0_END_PSDM + 1)
  408. /* VF BAR */
  409. #define PXP_VF_BAR0 0
  410. #define PXP_VF_BAR0_START_GRC 0x3E00
  411. #define PXP_VF_BAR0_GRC_LENGTH 0x200
  412. #define PXP_VF_BAR0_END_GRC (PXP_VF_BAR0_START_GRC + \
  413. PXP_VF_BAR0_GRC_LENGTH - 1)
  414. #define PXP_VF_BAR0_START_IGU 0
  415. #define PXP_VF_BAR0_IGU_LENGTH 0x3000
  416. #define PXP_VF_BAR0_END_IGU (PXP_VF_BAR0_START_IGU + \
  417. PXP_VF_BAR0_IGU_LENGTH - 1)
  418. #define PXP_VF_BAR0_START_DQ 0x3000
  419. #define PXP_VF_BAR0_DQ_LENGTH 0x200
  420. #define PXP_VF_BAR0_DQ_OPAQUE_OFFSET 0
  421. #define PXP_VF_BAR0_ME_OPAQUE_ADDRESS (PXP_VF_BAR0_START_DQ + \
  422. PXP_VF_BAR0_DQ_OPAQUE_OFFSET)
  423. #define PXP_VF_BAR0_ME_CONCRETE_ADDRESS (PXP_VF_BAR0_ME_OPAQUE_ADDRESS \
  424. + 4)
  425. #define PXP_VF_BAR0_END_DQ (PXP_VF_BAR0_START_DQ + \
  426. PXP_VF_BAR0_DQ_LENGTH - 1)
  427. #define PXP_VF_BAR0_START_TSDM_ZONE_B 0x3200
  428. #define PXP_VF_BAR0_SDM_LENGTH_ZONE_B 0x200
  429. #define PXP_VF_BAR0_END_TSDM_ZONE_B (PXP_VF_BAR0_START_TSDM_ZONE_B \
  430. + \
  431. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  432. - 1)
  433. #define PXP_VF_BAR0_START_MSDM_ZONE_B 0x3400
  434. #define PXP_VF_BAR0_END_MSDM_ZONE_B (PXP_VF_BAR0_START_MSDM_ZONE_B \
  435. + \
  436. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  437. - 1)
  438. #define PXP_VF_BAR0_START_USDM_ZONE_B 0x3600
  439. #define PXP_VF_BAR0_END_USDM_ZONE_B (PXP_VF_BAR0_START_USDM_ZONE_B \
  440. + \
  441. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  442. - 1)
  443. #define PXP_VF_BAR0_START_XSDM_ZONE_B 0x3800
  444. #define PXP_VF_BAR0_END_XSDM_ZONE_B (PXP_VF_BAR0_START_XSDM_ZONE_B \
  445. + \
  446. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  447. - 1)
  448. #define PXP_VF_BAR0_START_YSDM_ZONE_B 0x3a00
  449. #define PXP_VF_BAR0_END_YSDM_ZONE_B (PXP_VF_BAR0_START_YSDM_ZONE_B \
  450. + \
  451. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  452. - 1)
  453. #define PXP_VF_BAR0_START_PSDM_ZONE_B 0x3c00
  454. #define PXP_VF_BAR0_END_PSDM_ZONE_B (PXP_VF_BAR0_START_PSDM_ZONE_B \
  455. + \
  456. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  457. - 1)
  458. #define PXP_VF_BAR0_START_SDM_ZONE_A 0x4000
  459. #define PXP_VF_BAR0_END_SDM_ZONE_A 0x10000
  460. #define PXP_VF_BAR0_GRC_WINDOW_LENGTH 32
  461. #define PXP_ILT_PAGE_SIZE_NUM_BITS_MIN 12
  462. #define PXP_ILT_BLOCK_FACTOR_MULTIPLIER 1024
  463. /* ILT Records */
  464. #define PXP_NUM_ILT_RECORDS_BB 7600
  465. #define PXP_NUM_ILT_RECORDS_K2 11000
  466. #define MAX_NUM_ILT_RECORDS MAX(PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2)
  467. #define PXP_QUEUES_ZONE_MAX_NUM 320
  468. /*****************/
  469. /* PRM CONSTANTS */
  470. /*****************/
  471. #define PRM_DMA_PAD_BYTES_NUM 2
  472. /******************/
  473. /* SDMs CONSTANTS */
  474. /******************/
  475. #define SDM_OP_GEN_TRIG_NONE 0
  476. #define SDM_OP_GEN_TRIG_WAKE_THREAD 1
  477. #define SDM_OP_GEN_TRIG_AGG_INT 2
  478. #define SDM_OP_GEN_TRIG_LOADER 4
  479. #define SDM_OP_GEN_TRIG_INDICATE_ERROR 6
  480. #define SDM_OP_GEN_TRIG_RELEASE_THREAD 7
  481. #define SDM_COMP_TYPE_NONE 0
  482. #define SDM_COMP_TYPE_WAKE_THREAD 1
  483. #define SDM_COMP_TYPE_AGG_INT 2
  484. #define SDM_COMP_TYPE_CM 3
  485. #define SDM_COMP_TYPE_LOADER 4
  486. #define SDM_COMP_TYPE_PXP 5
  487. #define SDM_COMP_TYPE_INDICATE_ERROR 6
  488. #define SDM_COMP_TYPE_RELEASE_THREAD 7
  489. #define SDM_COMP_TYPE_RAM 8
  490. /******************/
  491. /* PBF CONSTANTS */
  492. /******************/
  493. /* Number of PBF command queue lines. Each line is 32B. */
  494. #define PBF_MAX_CMD_LINES 3328
  495. /* Number of BTB blocks. Each block is 256B. */
  496. #define BTB_MAX_BLOCKS 1440
  497. /*****************/
  498. /* PRS CONSTANTS */
  499. /*****************/
  500. #define PRS_GFT_CAM_LINES_NO_MATCH 31
  501. /* Async data KCQ CQE */
  502. struct async_data {
  503. __le32 cid;
  504. __le16 itid;
  505. u8 error_code;
  506. u8 fw_debug_param;
  507. };
  508. struct coalescing_timeset {
  509. u8 value;
  510. #define COALESCING_TIMESET_TIMESET_MASK 0x7F
  511. #define COALESCING_TIMESET_TIMESET_SHIFT 0
  512. #define COALESCING_TIMESET_VALID_MASK 0x1
  513. #define COALESCING_TIMESET_VALID_SHIFT 7
  514. };
  515. struct common_queue_zone {
  516. __le16 ring_drv_data_consumer;
  517. __le16 reserved;
  518. };
  519. struct eth_rx_prod_data {
  520. __le16 bd_prod;
  521. __le16 cqe_prod;
  522. };
  523. struct regpair {
  524. __le32 lo;
  525. __le32 hi;
  526. };
  527. struct vf_pf_channel_eqe_data {
  528. struct regpair msg_addr;
  529. };
  530. struct iscsi_eqe_data {
  531. __le32 cid;
  532. __le16 conn_id;
  533. u8 error_code;
  534. u8 error_pdu_opcode_reserved;
  535. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_MASK 0x3F
  536. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_SHIFT 0
  537. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_MASK 0x1
  538. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_SHIFT 6
  539. #define ISCSI_EQE_DATA_RESERVED0_MASK 0x1
  540. #define ISCSI_EQE_DATA_RESERVED0_SHIFT 7
  541. };
  542. struct malicious_vf_eqe_data {
  543. u8 vf_id;
  544. u8 err_id;
  545. __le16 reserved[3];
  546. };
  547. struct initial_cleanup_eqe_data {
  548. u8 vf_id;
  549. u8 reserved[7];
  550. };
  551. /* Event Data Union */
  552. union event_ring_data {
  553. u8 bytes[8];
  554. struct vf_pf_channel_eqe_data vf_pf_channel;
  555. struct iscsi_eqe_data iscsi_info;
  556. struct malicious_vf_eqe_data malicious_vf;
  557. struct initial_cleanup_eqe_data vf_init_cleanup;
  558. struct regpair roce_handle;
  559. };
  560. /* Event Ring Entry */
  561. struct event_ring_entry {
  562. u8 protocol_id;
  563. u8 opcode;
  564. __le16 reserved0;
  565. __le16 echo;
  566. u8 fw_return_code;
  567. u8 flags;
  568. #define EVENT_RING_ENTRY_ASYNC_MASK 0x1
  569. #define EVENT_RING_ENTRY_ASYNC_SHIFT 0
  570. #define EVENT_RING_ENTRY_RESERVED1_MASK 0x7F
  571. #define EVENT_RING_ENTRY_RESERVED1_SHIFT 1
  572. union event_ring_data data;
  573. };
  574. /* Multi function mode */
  575. enum mf_mode {
  576. ERROR_MODE /* Unsupported mode */,
  577. MF_OVLAN,
  578. MF_NPAR,
  579. MAX_MF_MODE
  580. };
  581. /* Per-protocol connection types */
  582. enum protocol_type {
  583. PROTOCOLID_ISCSI,
  584. PROTOCOLID_RESERVED2,
  585. PROTOCOLID_ROCE,
  586. PROTOCOLID_CORE,
  587. PROTOCOLID_ETH,
  588. PROTOCOLID_RESERVED4,
  589. PROTOCOLID_RESERVED5,
  590. PROTOCOLID_PREROCE,
  591. PROTOCOLID_COMMON,
  592. PROTOCOLID_RESERVED6,
  593. MAX_PROTOCOL_TYPE
  594. };
  595. struct ustorm_eth_queue_zone {
  596. struct coalescing_timeset int_coalescing_timeset;
  597. u8 reserved[3];
  598. };
  599. struct ustorm_queue_zone {
  600. struct ustorm_eth_queue_zone eth;
  601. struct common_queue_zone common;
  602. };
  603. /* status block structure */
  604. struct cau_pi_entry {
  605. u32 prod;
  606. #define CAU_PI_ENTRY_PROD_VAL_MASK 0xFFFF
  607. #define CAU_PI_ENTRY_PROD_VAL_SHIFT 0
  608. #define CAU_PI_ENTRY_PI_TIMESET_MASK 0x7F
  609. #define CAU_PI_ENTRY_PI_TIMESET_SHIFT 16
  610. #define CAU_PI_ENTRY_FSM_SEL_MASK 0x1
  611. #define CAU_PI_ENTRY_FSM_SEL_SHIFT 23
  612. #define CAU_PI_ENTRY_RESERVED_MASK 0xFF
  613. #define CAU_PI_ENTRY_RESERVED_SHIFT 24
  614. };
  615. /* status block structure */
  616. struct cau_sb_entry {
  617. u32 data;
  618. #define CAU_SB_ENTRY_SB_PROD_MASK 0xFFFFFF
  619. #define CAU_SB_ENTRY_SB_PROD_SHIFT 0
  620. #define CAU_SB_ENTRY_STATE0_MASK 0xF
  621. #define CAU_SB_ENTRY_STATE0_SHIFT 24
  622. #define CAU_SB_ENTRY_STATE1_MASK 0xF
  623. #define CAU_SB_ENTRY_STATE1_SHIFT 28
  624. u32 params;
  625. #define CAU_SB_ENTRY_SB_TIMESET0_MASK 0x7F
  626. #define CAU_SB_ENTRY_SB_TIMESET0_SHIFT 0
  627. #define CAU_SB_ENTRY_SB_TIMESET1_MASK 0x7F
  628. #define CAU_SB_ENTRY_SB_TIMESET1_SHIFT 7
  629. #define CAU_SB_ENTRY_TIMER_RES0_MASK 0x3
  630. #define CAU_SB_ENTRY_TIMER_RES0_SHIFT 14
  631. #define CAU_SB_ENTRY_TIMER_RES1_MASK 0x3
  632. #define CAU_SB_ENTRY_TIMER_RES1_SHIFT 16
  633. #define CAU_SB_ENTRY_VF_NUMBER_MASK 0xFF
  634. #define CAU_SB_ENTRY_VF_NUMBER_SHIFT 18
  635. #define CAU_SB_ENTRY_VF_VALID_MASK 0x1
  636. #define CAU_SB_ENTRY_VF_VALID_SHIFT 26
  637. #define CAU_SB_ENTRY_PF_NUMBER_MASK 0xF
  638. #define CAU_SB_ENTRY_PF_NUMBER_SHIFT 27
  639. #define CAU_SB_ENTRY_TPH_MASK 0x1
  640. #define CAU_SB_ENTRY_TPH_SHIFT 31
  641. };
  642. /* core doorbell data */
  643. struct core_db_data {
  644. u8 params;
  645. #define CORE_DB_DATA_DEST_MASK 0x3
  646. #define CORE_DB_DATA_DEST_SHIFT 0
  647. #define CORE_DB_DATA_AGG_CMD_MASK 0x3
  648. #define CORE_DB_DATA_AGG_CMD_SHIFT 2
  649. #define CORE_DB_DATA_BYPASS_EN_MASK 0x1
  650. #define CORE_DB_DATA_BYPASS_EN_SHIFT 4
  651. #define CORE_DB_DATA_RESERVED_MASK 0x1
  652. #define CORE_DB_DATA_RESERVED_SHIFT 5
  653. #define CORE_DB_DATA_AGG_VAL_SEL_MASK 0x3
  654. #define CORE_DB_DATA_AGG_VAL_SEL_SHIFT 6
  655. u8 agg_flags;
  656. __le16 spq_prod;
  657. };
  658. /* Enum of doorbell aggregative command selection */
  659. enum db_agg_cmd_sel {
  660. DB_AGG_CMD_NOP,
  661. DB_AGG_CMD_SET,
  662. DB_AGG_CMD_ADD,
  663. DB_AGG_CMD_MAX,
  664. MAX_DB_AGG_CMD_SEL
  665. };
  666. /* Enum of doorbell destination */
  667. enum db_dest {
  668. DB_DEST_XCM,
  669. DB_DEST_UCM,
  670. DB_DEST_TCM,
  671. DB_NUM_DESTINATIONS,
  672. MAX_DB_DEST
  673. };
  674. /* Enum of doorbell DPM types */
  675. enum db_dpm_type {
  676. DPM_LEGACY,
  677. DPM_ROCE,
  678. DPM_L2_INLINE,
  679. DPM_L2_BD,
  680. MAX_DB_DPM_TYPE
  681. };
  682. /* Structure for doorbell data, in L2 DPM mode, for 1st db in a DPM burst */
  683. struct db_l2_dpm_data {
  684. __le16 icid;
  685. __le16 bd_prod;
  686. __le32 params;
  687. #define DB_L2_DPM_DATA_SIZE_MASK 0x3F
  688. #define DB_L2_DPM_DATA_SIZE_SHIFT 0
  689. #define DB_L2_DPM_DATA_DPM_TYPE_MASK 0x3
  690. #define DB_L2_DPM_DATA_DPM_TYPE_SHIFT 6
  691. #define DB_L2_DPM_DATA_NUM_BDS_MASK 0xFF
  692. #define DB_L2_DPM_DATA_NUM_BDS_SHIFT 8
  693. #define DB_L2_DPM_DATA_PKT_SIZE_MASK 0x7FF
  694. #define DB_L2_DPM_DATA_PKT_SIZE_SHIFT 16
  695. #define DB_L2_DPM_DATA_RESERVED0_MASK 0x1
  696. #define DB_L2_DPM_DATA_RESERVED0_SHIFT 27
  697. #define DB_L2_DPM_DATA_SGE_NUM_MASK 0x7
  698. #define DB_L2_DPM_DATA_SGE_NUM_SHIFT 28
  699. #define DB_L2_DPM_DATA_RESERVED1_MASK 0x1
  700. #define DB_L2_DPM_DATA_RESERVED1_SHIFT 31
  701. };
  702. /* Structure for SGE in a DPM doorbell of type DPM_L2_BD */
  703. struct db_l2_dpm_sge {
  704. struct regpair addr;
  705. __le16 nbytes;
  706. __le16 bitfields;
  707. #define DB_L2_DPM_SGE_TPH_ST_INDEX_MASK 0x1FF
  708. #define DB_L2_DPM_SGE_TPH_ST_INDEX_SHIFT 0
  709. #define DB_L2_DPM_SGE_RESERVED0_MASK 0x3
  710. #define DB_L2_DPM_SGE_RESERVED0_SHIFT 9
  711. #define DB_L2_DPM_SGE_ST_VALID_MASK 0x1
  712. #define DB_L2_DPM_SGE_ST_VALID_SHIFT 11
  713. #define DB_L2_DPM_SGE_RESERVED1_MASK 0xF
  714. #define DB_L2_DPM_SGE_RESERVED1_SHIFT 12
  715. __le32 reserved2;
  716. };
  717. /* Structure for doorbell address, in legacy mode */
  718. struct db_legacy_addr {
  719. __le32 addr;
  720. #define DB_LEGACY_ADDR_RESERVED0_MASK 0x3
  721. #define DB_LEGACY_ADDR_RESERVED0_SHIFT 0
  722. #define DB_LEGACY_ADDR_DEMS_MASK 0x7
  723. #define DB_LEGACY_ADDR_DEMS_SHIFT 2
  724. #define DB_LEGACY_ADDR_ICID_MASK 0x7FFFFFF
  725. #define DB_LEGACY_ADDR_ICID_SHIFT 5
  726. };
  727. /* Structure for doorbell address, in PWM mode */
  728. struct db_pwm_addr {
  729. __le32 addr;
  730. #define DB_PWM_ADDR_RESERVED0_MASK 0x7
  731. #define DB_PWM_ADDR_RESERVED0_SHIFT 0
  732. #define DB_PWM_ADDR_OFFSET_MASK 0x7F
  733. #define DB_PWM_ADDR_OFFSET_SHIFT 3
  734. #define DB_PWM_ADDR_WID_MASK 0x3
  735. #define DB_PWM_ADDR_WID_SHIFT 10
  736. #define DB_PWM_ADDR_DPI_MASK 0xFFFF
  737. #define DB_PWM_ADDR_DPI_SHIFT 12
  738. #define DB_PWM_ADDR_RESERVED1_MASK 0xF
  739. #define DB_PWM_ADDR_RESERVED1_SHIFT 28
  740. };
  741. /* Parameters to RoCE firmware, passed in EDPM doorbell */
  742. struct db_roce_dpm_params {
  743. __le32 params;
  744. #define DB_ROCE_DPM_PARAMS_SIZE_MASK 0x3F
  745. #define DB_ROCE_DPM_PARAMS_SIZE_SHIFT 0
  746. #define DB_ROCE_DPM_PARAMS_DPM_TYPE_MASK 0x3
  747. #define DB_ROCE_DPM_PARAMS_DPM_TYPE_SHIFT 6
  748. #define DB_ROCE_DPM_PARAMS_OPCODE_MASK 0xFF
  749. #define DB_ROCE_DPM_PARAMS_OPCODE_SHIFT 8
  750. #define DB_ROCE_DPM_PARAMS_WQE_SIZE_MASK 0x7FF
  751. #define DB_ROCE_DPM_PARAMS_WQE_SIZE_SHIFT 16
  752. #define DB_ROCE_DPM_PARAMS_RESERVED0_MASK 0x1
  753. #define DB_ROCE_DPM_PARAMS_RESERVED0_SHIFT 27
  754. #define DB_ROCE_DPM_PARAMS_COMPLETION_FLG_MASK 0x1
  755. #define DB_ROCE_DPM_PARAMS_COMPLETION_FLG_SHIFT 28
  756. #define DB_ROCE_DPM_PARAMS_S_FLG_MASK 0x1
  757. #define DB_ROCE_DPM_PARAMS_S_FLG_SHIFT 29
  758. #define DB_ROCE_DPM_PARAMS_RESERVED1_MASK 0x3
  759. #define DB_ROCE_DPM_PARAMS_RESERVED1_SHIFT 30
  760. };
  761. /* Structure for doorbell data, in ROCE DPM mode, for 1st db in a DPM burst */
  762. struct db_roce_dpm_data {
  763. __le16 icid;
  764. __le16 prod_val;
  765. struct db_roce_dpm_params params;
  766. };
  767. /* Igu interrupt command */
  768. enum igu_int_cmd {
  769. IGU_INT_ENABLE = 0,
  770. IGU_INT_DISABLE = 1,
  771. IGU_INT_NOP = 2,
  772. IGU_INT_NOP2 = 3,
  773. MAX_IGU_INT_CMD
  774. };
  775. /* IGU producer or consumer update command */
  776. struct igu_prod_cons_update {
  777. u32 sb_id_and_flags;
  778. #define IGU_PROD_CONS_UPDATE_SB_INDEX_MASK 0xFFFFFF
  779. #define IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT 0
  780. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_MASK 0x1
  781. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT 24
  782. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_MASK 0x3
  783. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT 25
  784. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_MASK 0x1
  785. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT 27
  786. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_MASK 0x1
  787. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_SHIFT 28
  788. #define IGU_PROD_CONS_UPDATE_RESERVED0_MASK 0x3
  789. #define IGU_PROD_CONS_UPDATE_RESERVED0_SHIFT 29
  790. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_MASK 0x1
  791. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_SHIFT 31
  792. u32 reserved1;
  793. };
  794. /* Igu segments access for default status block only */
  795. enum igu_seg_access {
  796. IGU_SEG_ACCESS_REG = 0,
  797. IGU_SEG_ACCESS_ATTN = 1,
  798. MAX_IGU_SEG_ACCESS
  799. };
  800. struct parsing_and_err_flags {
  801. __le16 flags;
  802. #define PARSING_AND_ERR_FLAGS_L3TYPE_MASK 0x3
  803. #define PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT 0
  804. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK 0x3
  805. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT 2
  806. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_MASK 0x1
  807. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_SHIFT 4
  808. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_MASK 0x1
  809. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_SHIFT 5
  810. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK 0x1
  811. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT 6
  812. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_MASK 0x1
  813. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_SHIFT 7
  814. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_MASK 0x1
  815. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_SHIFT 8
  816. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK 0x1
  817. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT 9
  818. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK 0x1
  819. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT 10
  820. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK 0x1
  821. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT 11
  822. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_MASK 0x1
  823. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_SHIFT 12
  824. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_MASK 0x1
  825. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_SHIFT 13
  826. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK 0x1
  827. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT 14
  828. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK 0x1
  829. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT 15
  830. };
  831. struct pb_context {
  832. __le32 crc[4];
  833. };
  834. struct pxp_concrete_fid {
  835. __le16 fid;
  836. #define PXP_CONCRETE_FID_PFID_MASK 0xF
  837. #define PXP_CONCRETE_FID_PFID_SHIFT 0
  838. #define PXP_CONCRETE_FID_PORT_MASK 0x3
  839. #define PXP_CONCRETE_FID_PORT_SHIFT 4
  840. #define PXP_CONCRETE_FID_PATH_MASK 0x1
  841. #define PXP_CONCRETE_FID_PATH_SHIFT 6
  842. #define PXP_CONCRETE_FID_VFVALID_MASK 0x1
  843. #define PXP_CONCRETE_FID_VFVALID_SHIFT 7
  844. #define PXP_CONCRETE_FID_VFID_MASK 0xFF
  845. #define PXP_CONCRETE_FID_VFID_SHIFT 8
  846. };
  847. struct pxp_pretend_concrete_fid {
  848. __le16 fid;
  849. #define PXP_PRETEND_CONCRETE_FID_PFID_MASK 0xF
  850. #define PXP_PRETEND_CONCRETE_FID_PFID_SHIFT 0
  851. #define PXP_PRETEND_CONCRETE_FID_RESERVED_MASK 0x7
  852. #define PXP_PRETEND_CONCRETE_FID_RESERVED_SHIFT 4
  853. #define PXP_PRETEND_CONCRETE_FID_VFVALID_MASK 0x1
  854. #define PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT 7
  855. #define PXP_PRETEND_CONCRETE_FID_VFID_MASK 0xFF
  856. #define PXP_PRETEND_CONCRETE_FID_VFID_SHIFT 8
  857. };
  858. union pxp_pretend_fid {
  859. struct pxp_pretend_concrete_fid concrete_fid;
  860. __le16 opaque_fid;
  861. };
  862. /* Pxp Pretend Command Register. */
  863. struct pxp_pretend_cmd {
  864. union pxp_pretend_fid fid;
  865. __le16 control;
  866. #define PXP_PRETEND_CMD_PATH_MASK 0x1
  867. #define PXP_PRETEND_CMD_PATH_SHIFT 0
  868. #define PXP_PRETEND_CMD_USE_PORT_MASK 0x1
  869. #define PXP_PRETEND_CMD_USE_PORT_SHIFT 1
  870. #define PXP_PRETEND_CMD_PORT_MASK 0x3
  871. #define PXP_PRETEND_CMD_PORT_SHIFT 2
  872. #define PXP_PRETEND_CMD_RESERVED0_MASK 0xF
  873. #define PXP_PRETEND_CMD_RESERVED0_SHIFT 4
  874. #define PXP_PRETEND_CMD_RESERVED1_MASK 0xF
  875. #define PXP_PRETEND_CMD_RESERVED1_SHIFT 8
  876. #define PXP_PRETEND_CMD_PRETEND_PATH_MASK 0x1
  877. #define PXP_PRETEND_CMD_PRETEND_PATH_SHIFT 12
  878. #define PXP_PRETEND_CMD_PRETEND_PORT_MASK 0x1
  879. #define PXP_PRETEND_CMD_PRETEND_PORT_SHIFT 13
  880. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_MASK 0x1
  881. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_SHIFT 14
  882. #define PXP_PRETEND_CMD_IS_CONCRETE_MASK 0x1
  883. #define PXP_PRETEND_CMD_IS_CONCRETE_SHIFT 15
  884. };
  885. /* PTT Record in PXP Admin Window. */
  886. struct pxp_ptt_entry {
  887. __le32 offset;
  888. #define PXP_PTT_ENTRY_OFFSET_MASK 0x7FFFFF
  889. #define PXP_PTT_ENTRY_OFFSET_SHIFT 0
  890. #define PXP_PTT_ENTRY_RESERVED0_MASK 0x1FF
  891. #define PXP_PTT_ENTRY_RESERVED0_SHIFT 23
  892. struct pxp_pretend_cmd pretend;
  893. };
  894. /* VF Zone A Permission Register. */
  895. struct pxp_vf_zone_a_permission {
  896. __le32 control;
  897. #define PXP_VF_ZONE_A_PERMISSION_VFID_MASK 0xFF
  898. #define PXP_VF_ZONE_A_PERMISSION_VFID_SHIFT 0
  899. #define PXP_VF_ZONE_A_PERMISSION_VALID_MASK 0x1
  900. #define PXP_VF_ZONE_A_PERMISSION_VALID_SHIFT 8
  901. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_MASK 0x7F
  902. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_SHIFT 9
  903. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_MASK 0xFFFF
  904. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_SHIFT 16
  905. };
  906. /* RSS hash type */
  907. struct rdif_task_context {
  908. __le32 initial_ref_tag;
  909. __le16 app_tag_value;
  910. __le16 app_tag_mask;
  911. u8 flags0;
  912. #define RDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
  913. #define RDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
  914. #define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
  915. #define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
  916. #define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
  917. #define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
  918. #define RDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
  919. #define RDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
  920. #define RDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
  921. #define RDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
  922. #define RDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  923. #define RDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  924. #define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
  925. #define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 7
  926. u8 partial_dif_data[7];
  927. __le16 partial_crc_value;
  928. __le16 partial_checksum_value;
  929. __le32 offset_in_io;
  930. __le16 flags1;
  931. #define RDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
  932. #define RDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
  933. #define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
  934. #define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
  935. #define RDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
  936. #define RDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
  937. #define RDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
  938. #define RDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
  939. #define RDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
  940. #define RDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
  941. #define RDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
  942. #define RDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
  943. #define RDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
  944. #define RDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
  945. #define RDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
  946. #define RDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
  947. #define RDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
  948. #define RDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
  949. #define RDIF_TASK_CONTEXT_RESERVED0_MASK 0x1
  950. #define RDIF_TASK_CONTEXT_RESERVED0_SHIFT 12
  951. #define RDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
  952. #define RDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
  953. #define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
  954. #define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 14
  955. #define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
  956. #define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 15
  957. __le16 state;
  958. #define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_MASK 0xF
  959. #define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_SHIFT 0
  960. #define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_MASK 0xF
  961. #define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_SHIFT 4
  962. #define RDIF_TASK_CONTEXT_ERRORINIO_MASK 0x1
  963. #define RDIF_TASK_CONTEXT_ERRORINIO_SHIFT 8
  964. #define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
  965. #define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
  966. #define RDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
  967. #define RDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 10
  968. #define RDIF_TASK_CONTEXT_RESERVED1_MASK 0x3
  969. #define RDIF_TASK_CONTEXT_RESERVED1_SHIFT 14
  970. __le32 reserved2;
  971. };
  972. /* RSS hash type */
  973. enum rss_hash_type {
  974. RSS_HASH_TYPE_DEFAULT = 0,
  975. RSS_HASH_TYPE_IPV4 = 1,
  976. RSS_HASH_TYPE_TCP_IPV4 = 2,
  977. RSS_HASH_TYPE_IPV6 = 3,
  978. RSS_HASH_TYPE_TCP_IPV6 = 4,
  979. RSS_HASH_TYPE_UDP_IPV4 = 5,
  980. RSS_HASH_TYPE_UDP_IPV6 = 6,
  981. MAX_RSS_HASH_TYPE
  982. };
  983. /* status block structure */
  984. struct status_block {
  985. __le16 pi_array[PIS_PER_SB];
  986. __le32 sb_num;
  987. #define STATUS_BLOCK_SB_NUM_MASK 0x1FF
  988. #define STATUS_BLOCK_SB_NUM_SHIFT 0
  989. #define STATUS_BLOCK_ZERO_PAD_MASK 0x7F
  990. #define STATUS_BLOCK_ZERO_PAD_SHIFT 9
  991. #define STATUS_BLOCK_ZERO_PAD2_MASK 0xFFFF
  992. #define STATUS_BLOCK_ZERO_PAD2_SHIFT 16
  993. __le32 prod_index;
  994. #define STATUS_BLOCK_PROD_INDEX_MASK 0xFFFFFF
  995. #define STATUS_BLOCK_PROD_INDEX_SHIFT 0
  996. #define STATUS_BLOCK_ZERO_PAD3_MASK 0xFF
  997. #define STATUS_BLOCK_ZERO_PAD3_SHIFT 24
  998. };
  999. struct tdif_task_context {
  1000. __le32 initial_ref_tag;
  1001. __le16 app_tag_value;
  1002. __le16 app_tag_mask;
  1003. __le16 partial_crc_valueB;
  1004. __le16 partial_checksum_valueB;
  1005. __le16 stateB;
  1006. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_MASK 0xF
  1007. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_SHIFT 0
  1008. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_MASK 0xF
  1009. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_SHIFT 4
  1010. #define TDIF_TASK_CONTEXT_ERRORINIOB_MASK 0x1
  1011. #define TDIF_TASK_CONTEXT_ERRORINIOB_SHIFT 8
  1012. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
  1013. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
  1014. #define TDIF_TASK_CONTEXT_RESERVED0_MASK 0x3F
  1015. #define TDIF_TASK_CONTEXT_RESERVED0_SHIFT 10
  1016. u8 reserved1;
  1017. u8 flags0;
  1018. #define TDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
  1019. #define TDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
  1020. #define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
  1021. #define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
  1022. #define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
  1023. #define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
  1024. #define TDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
  1025. #define TDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
  1026. #define TDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
  1027. #define TDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
  1028. #define TDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  1029. #define TDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  1030. #define TDIF_TASK_CONTEXT_RESERVED2_MASK 0x1
  1031. #define TDIF_TASK_CONTEXT_RESERVED2_SHIFT 7
  1032. __le32 flags1;
  1033. #define TDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
  1034. #define TDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
  1035. #define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
  1036. #define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
  1037. #define TDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
  1038. #define TDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
  1039. #define TDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
  1040. #define TDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
  1041. #define TDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
  1042. #define TDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
  1043. #define TDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
  1044. #define TDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
  1045. #define TDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
  1046. #define TDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
  1047. #define TDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
  1048. #define TDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
  1049. #define TDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
  1050. #define TDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
  1051. #define TDIF_TASK_CONTEXT_RESERVED3_MASK 0x1
  1052. #define TDIF_TASK_CONTEXT_RESERVED3_SHIFT 12
  1053. #define TDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
  1054. #define TDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
  1055. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_MASK 0xF
  1056. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_SHIFT 14
  1057. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_MASK 0xF
  1058. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_SHIFT 18
  1059. #define TDIF_TASK_CONTEXT_ERRORINIOA_MASK 0x1
  1060. #define TDIF_TASK_CONTEXT_ERRORINIOA_SHIFT 22
  1061. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_MASK 0x1
  1062. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_SHIFT 23
  1063. #define TDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
  1064. #define TDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 24
  1065. #define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
  1066. #define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 28
  1067. #define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
  1068. #define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 29
  1069. #define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
  1070. #define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 30
  1071. #define TDIF_TASK_CONTEXT_RESERVED4_MASK 0x1
  1072. #define TDIF_TASK_CONTEXT_RESERVED4_SHIFT 31
  1073. __le32 offset_in_iob;
  1074. __le16 partial_crc_value_a;
  1075. __le16 partial_checksum_valuea_;
  1076. __le32 offset_in_ioa;
  1077. u8 partial_dif_data_a[8];
  1078. u8 partial_dif_data_b[8];
  1079. };
  1080. struct timers_context {
  1081. __le32 logical_client_0;
  1082. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_MASK 0xFFFFFFF
  1083. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_SHIFT 0
  1084. #define TIMERS_CONTEXT_VALIDLC0_MASK 0x1
  1085. #define TIMERS_CONTEXT_VALIDLC0_SHIFT 28
  1086. #define TIMERS_CONTEXT_ACTIVELC0_MASK 0x1
  1087. #define TIMERS_CONTEXT_ACTIVELC0_SHIFT 29
  1088. #define TIMERS_CONTEXT_RESERVED0_MASK 0x3
  1089. #define TIMERS_CONTEXT_RESERVED0_SHIFT 30
  1090. __le32 logical_client_1;
  1091. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_MASK 0xFFFFFFF
  1092. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_SHIFT 0
  1093. #define TIMERS_CONTEXT_VALIDLC1_MASK 0x1
  1094. #define TIMERS_CONTEXT_VALIDLC1_SHIFT 28
  1095. #define TIMERS_CONTEXT_ACTIVELC1_MASK 0x1
  1096. #define TIMERS_CONTEXT_ACTIVELC1_SHIFT 29
  1097. #define TIMERS_CONTEXT_RESERVED1_MASK 0x3
  1098. #define TIMERS_CONTEXT_RESERVED1_SHIFT 30
  1099. __le32 logical_client_2;
  1100. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_MASK 0xFFFFFFF
  1101. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_SHIFT 0
  1102. #define TIMERS_CONTEXT_VALIDLC2_MASK 0x1
  1103. #define TIMERS_CONTEXT_VALIDLC2_SHIFT 28
  1104. #define TIMERS_CONTEXT_ACTIVELC2_MASK 0x1
  1105. #define TIMERS_CONTEXT_ACTIVELC2_SHIFT 29
  1106. #define TIMERS_CONTEXT_RESERVED2_MASK 0x3
  1107. #define TIMERS_CONTEXT_RESERVED2_SHIFT 30
  1108. __le32 host_expiration_fields;
  1109. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_MASK 0xFFFFFFF
  1110. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_SHIFT 0
  1111. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_MASK 0x1
  1112. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_SHIFT 28
  1113. #define TIMERS_CONTEXT_RESERVED3_MASK 0x7
  1114. #define TIMERS_CONTEXT_RESERVED3_SHIFT 29
  1115. };
  1116. #endif /* __COMMON_HSI__ */
  1117. #endif