sh_mmcif.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * include/linux/mmc/sh_mmcif.h
  3. *
  4. * platform data for eMMC driver
  5. *
  6. * Copyright (C) 2010 Renesas Solutions Corp.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. *
  12. */
  13. #ifndef LINUX_MMC_SH_MMCIF_H
  14. #define LINUX_MMC_SH_MMCIF_H
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. /*
  18. * MMCIF : CE_CLK_CTRL [19:16]
  19. * 1000 : Peripheral clock / 512
  20. * 0111 : Peripheral clock / 256
  21. * 0110 : Peripheral clock / 128
  22. * 0101 : Peripheral clock / 64
  23. * 0100 : Peripheral clock / 32
  24. * 0011 : Peripheral clock / 16
  25. * 0010 : Peripheral clock / 8
  26. * 0001 : Peripheral clock / 4
  27. * 0000 : Peripheral clock / 2
  28. * 1111 : Peripheral clock (sup_pclk set '1')
  29. */
  30. struct sh_mmcif_plat_data {
  31. int (*get_cd)(struct platform_device *pdef);
  32. unsigned int slave_id_tx; /* embedded slave_id_[tr]x */
  33. unsigned int slave_id_rx;
  34. bool use_cd_gpio : 1;
  35. bool ccs_unsupported : 1;
  36. bool clk_ctrl2_present : 1;
  37. unsigned int cd_gpio;
  38. u8 sup_pclk; /* 1 :SH7757, 0: SH7724/SH7372 */
  39. unsigned long caps;
  40. u32 ocr;
  41. };
  42. #define MMCIF_CE_CMD_SET 0x00000000
  43. #define MMCIF_CE_ARG 0x00000008
  44. #define MMCIF_CE_ARG_CMD12 0x0000000C
  45. #define MMCIF_CE_CMD_CTRL 0x00000010
  46. #define MMCIF_CE_BLOCK_SET 0x00000014
  47. #define MMCIF_CE_CLK_CTRL 0x00000018
  48. #define MMCIF_CE_BUF_ACC 0x0000001C
  49. #define MMCIF_CE_RESP3 0x00000020
  50. #define MMCIF_CE_RESP2 0x00000024
  51. #define MMCIF_CE_RESP1 0x00000028
  52. #define MMCIF_CE_RESP0 0x0000002C
  53. #define MMCIF_CE_RESP_CMD12 0x00000030
  54. #define MMCIF_CE_DATA 0x00000034
  55. #define MMCIF_CE_INT 0x00000040
  56. #define MMCIF_CE_INT_MASK 0x00000044
  57. #define MMCIF_CE_HOST_STS1 0x00000048
  58. #define MMCIF_CE_HOST_STS2 0x0000004C
  59. #define MMCIF_CE_CLK_CTRL2 0x00000070
  60. #define MMCIF_CE_VERSION 0x0000007C
  61. /* CE_BUF_ACC */
  62. #define BUF_ACC_DMAWEN (1 << 25)
  63. #define BUF_ACC_DMAREN (1 << 24)
  64. #define BUF_ACC_BUSW_32 (0 << 17)
  65. #define BUF_ACC_BUSW_16 (1 << 17)
  66. #define BUF_ACC_ATYP (1 << 16)
  67. /* CE_CLK_CTRL */
  68. #define CLK_ENABLE (1 << 24) /* 1: output mmc clock */
  69. #define CLK_CLEAR (0xf << 16)
  70. #define CLK_SUP_PCLK (0xf << 16)
  71. #define CLKDIV_4 (1 << 16) /* mmc clock frequency.
  72. * n: bus clock/(2^(n+1)) */
  73. #define CLKDIV_256 (7 << 16) /* mmc clock frequency. (see above) */
  74. #define SRSPTO_256 (2 << 12) /* resp timeout */
  75. #define SRBSYTO_29 (0xf << 8) /* resp busy timeout */
  76. #define SRWDTO_29 (0xf << 4) /* read/write timeout */
  77. #define SCCSTO_29 (0xf << 0) /* ccs timeout */
  78. /* CE_VERSION */
  79. #define SOFT_RST_ON (1 << 31)
  80. #define SOFT_RST_OFF 0
  81. static inline u32 sh_mmcif_readl(void __iomem *addr, int reg)
  82. {
  83. return __raw_readl(addr + reg);
  84. }
  85. static inline void sh_mmcif_writel(void __iomem *addr, int reg, u32 val)
  86. {
  87. __raw_writel(val, addr + reg);
  88. }
  89. #define SH_MMCIF_BBS 512 /* boot block size */
  90. static inline void sh_mmcif_boot_cmd_send(void __iomem *base,
  91. unsigned long cmd, unsigned long arg)
  92. {
  93. sh_mmcif_writel(base, MMCIF_CE_INT, 0);
  94. sh_mmcif_writel(base, MMCIF_CE_ARG, arg);
  95. sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd);
  96. }
  97. static inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask)
  98. {
  99. unsigned long tmp;
  100. int cnt;
  101. for (cnt = 0; cnt < 1000000; cnt++) {
  102. tmp = sh_mmcif_readl(base, MMCIF_CE_INT);
  103. if (tmp & mask) {
  104. sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask);
  105. return 0;
  106. }
  107. }
  108. return -1;
  109. }
  110. static inline int sh_mmcif_boot_cmd(void __iomem *base,
  111. unsigned long cmd, unsigned long arg)
  112. {
  113. sh_mmcif_boot_cmd_send(base, cmd, arg);
  114. return sh_mmcif_boot_cmd_poll(base, 0x00010000);
  115. }
  116. static inline int sh_mmcif_boot_do_read_single(void __iomem *base,
  117. unsigned int block_nr,
  118. unsigned long *buf)
  119. {
  120. int k;
  121. /* CMD13 - Status */
  122. sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000);
  123. if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900)
  124. return -1;
  125. /* CMD17 - Read */
  126. sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS);
  127. if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0)
  128. return -1;
  129. for (k = 0; k < (SH_MMCIF_BBS / 4); k++)
  130. buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA);
  131. return 0;
  132. }
  133. static inline int sh_mmcif_boot_do_read(void __iomem *base,
  134. unsigned long first_block,
  135. unsigned long nr_blocks,
  136. void *buf)
  137. {
  138. unsigned long k;
  139. int ret = 0;
  140. /* In data transfer mode: Set clock to Bus clock/4 (about 20Mhz) */
  141. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
  142. CLK_ENABLE | CLKDIV_4 | SRSPTO_256 |
  143. SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
  144. /* CMD9 - Get CSD */
  145. sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000);
  146. /* CMD7 - Select the card */
  147. sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000);
  148. /* CMD16 - Set the block size */
  149. sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS);
  150. for (k = 0; !ret && k < nr_blocks; k++)
  151. ret = sh_mmcif_boot_do_read_single(base, first_block + k,
  152. buf + (k * SH_MMCIF_BBS));
  153. return ret;
  154. }
  155. static inline void sh_mmcif_boot_init(void __iomem *base)
  156. {
  157. /* reset */
  158. sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_ON);
  159. sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_OFF);
  160. /* byte swap */
  161. sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
  162. /* Set block size in MMCIF hardware */
  163. sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS);
  164. /* Enable the clock, set it to Bus clock/256 (about 325Khz). */
  165. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
  166. CLK_ENABLE | CLKDIV_256 | SRSPTO_256 |
  167. SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
  168. /* CMD0 */
  169. sh_mmcif_boot_cmd(base, 0x00000040, 0);
  170. /* CMD1 - Get OCR */
  171. do {
  172. sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */
  173. } while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000)
  174. != 0x80000000);
  175. /* CMD2 - Get CID */
  176. sh_mmcif_boot_cmd(base, 0x02806040, 0);
  177. /* CMD3 - Set card relative address */
  178. sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000);
  179. }
  180. #endif /* LINUX_MMC_SH_MMCIF_H */