mlx5_ifc.h 179 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_IFC_H
  33. #define MLX5_IFC_H
  34. enum {
  35. MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0,
  36. MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1,
  37. MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2,
  38. MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3,
  39. MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13,
  40. MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14,
  41. MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c,
  42. MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d,
  43. MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4,
  44. MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5,
  45. MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7,
  46. MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc,
  47. MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10,
  48. MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11,
  49. MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12,
  50. MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
  51. MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9,
  52. MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15,
  53. MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
  54. MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
  55. MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b,
  56. MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
  57. MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa,
  58. MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb
  59. };
  60. enum {
  61. MLX5_MODIFY_TIR_BITMASK_LRO = 0x0,
  62. MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1,
  63. MLX5_MODIFY_TIR_BITMASK_HASH = 0x2,
  64. MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3
  65. };
  66. enum {
  67. MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0,
  68. MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3,
  69. };
  70. enum {
  71. MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
  72. MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
  73. MLX5_CMD_OP_INIT_HCA = 0x102,
  74. MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
  75. MLX5_CMD_OP_ENABLE_HCA = 0x104,
  76. MLX5_CMD_OP_DISABLE_HCA = 0x105,
  77. MLX5_CMD_OP_QUERY_PAGES = 0x107,
  78. MLX5_CMD_OP_MANAGE_PAGES = 0x108,
  79. MLX5_CMD_OP_SET_HCA_CAP = 0x109,
  80. MLX5_CMD_OP_QUERY_ISSI = 0x10a,
  81. MLX5_CMD_OP_SET_ISSI = 0x10b,
  82. MLX5_CMD_OP_CREATE_MKEY = 0x200,
  83. MLX5_CMD_OP_QUERY_MKEY = 0x201,
  84. MLX5_CMD_OP_DESTROY_MKEY = 0x202,
  85. MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
  86. MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
  87. MLX5_CMD_OP_CREATE_EQ = 0x301,
  88. MLX5_CMD_OP_DESTROY_EQ = 0x302,
  89. MLX5_CMD_OP_QUERY_EQ = 0x303,
  90. MLX5_CMD_OP_GEN_EQE = 0x304,
  91. MLX5_CMD_OP_CREATE_CQ = 0x400,
  92. MLX5_CMD_OP_DESTROY_CQ = 0x401,
  93. MLX5_CMD_OP_QUERY_CQ = 0x402,
  94. MLX5_CMD_OP_MODIFY_CQ = 0x403,
  95. MLX5_CMD_OP_CREATE_QP = 0x500,
  96. MLX5_CMD_OP_DESTROY_QP = 0x501,
  97. MLX5_CMD_OP_RST2INIT_QP = 0x502,
  98. MLX5_CMD_OP_INIT2RTR_QP = 0x503,
  99. MLX5_CMD_OP_RTR2RTS_QP = 0x504,
  100. MLX5_CMD_OP_RTS2RTS_QP = 0x505,
  101. MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
  102. MLX5_CMD_OP_2ERR_QP = 0x507,
  103. MLX5_CMD_OP_2RST_QP = 0x50a,
  104. MLX5_CMD_OP_QUERY_QP = 0x50b,
  105. MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
  106. MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
  107. MLX5_CMD_OP_CREATE_PSV = 0x600,
  108. MLX5_CMD_OP_DESTROY_PSV = 0x601,
  109. MLX5_CMD_OP_CREATE_SRQ = 0x700,
  110. MLX5_CMD_OP_DESTROY_SRQ = 0x701,
  111. MLX5_CMD_OP_QUERY_SRQ = 0x702,
  112. MLX5_CMD_OP_ARM_RQ = 0x703,
  113. MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
  114. MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
  115. MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
  116. MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
  117. MLX5_CMD_OP_CREATE_DCT = 0x710,
  118. MLX5_CMD_OP_DESTROY_DCT = 0x711,
  119. MLX5_CMD_OP_DRAIN_DCT = 0x712,
  120. MLX5_CMD_OP_QUERY_DCT = 0x713,
  121. MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
  122. MLX5_CMD_OP_CREATE_XRQ = 0x717,
  123. MLX5_CMD_OP_DESTROY_XRQ = 0x718,
  124. MLX5_CMD_OP_QUERY_XRQ = 0x719,
  125. MLX5_CMD_OP_ARM_XRQ = 0x71a,
  126. MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
  127. MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
  128. MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
  129. MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
  130. MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
  131. MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
  132. MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
  133. MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
  134. MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
  135. MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
  136. MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
  137. MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
  138. MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
  139. MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
  140. MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
  141. MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
  142. MLX5_CMD_OP_SET_RATE_LIMIT = 0x780,
  143. MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781,
  144. MLX5_CMD_OP_ALLOC_PD = 0x800,
  145. MLX5_CMD_OP_DEALLOC_PD = 0x801,
  146. MLX5_CMD_OP_ALLOC_UAR = 0x802,
  147. MLX5_CMD_OP_DEALLOC_UAR = 0x803,
  148. MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
  149. MLX5_CMD_OP_ACCESS_REG = 0x805,
  150. MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
  151. MLX5_CMD_OP_DETACH_FROM_MCG = 0x807,
  152. MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
  153. MLX5_CMD_OP_MAD_IFC = 0x50d,
  154. MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
  155. MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
  156. MLX5_CMD_OP_NOP = 0x80d,
  157. MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
  158. MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
  159. MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
  160. MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
  161. MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
  162. MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
  163. MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
  164. MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
  165. MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
  166. MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
  167. MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
  168. MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
  169. MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
  170. MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
  171. MLX5_CMD_OP_SET_WOL_ROL = 0x830,
  172. MLX5_CMD_OP_QUERY_WOL_ROL = 0x831,
  173. MLX5_CMD_OP_CREATE_LAG = 0x840,
  174. MLX5_CMD_OP_MODIFY_LAG = 0x841,
  175. MLX5_CMD_OP_QUERY_LAG = 0x842,
  176. MLX5_CMD_OP_DESTROY_LAG = 0x843,
  177. MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844,
  178. MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845,
  179. MLX5_CMD_OP_CREATE_TIR = 0x900,
  180. MLX5_CMD_OP_MODIFY_TIR = 0x901,
  181. MLX5_CMD_OP_DESTROY_TIR = 0x902,
  182. MLX5_CMD_OP_QUERY_TIR = 0x903,
  183. MLX5_CMD_OP_CREATE_SQ = 0x904,
  184. MLX5_CMD_OP_MODIFY_SQ = 0x905,
  185. MLX5_CMD_OP_DESTROY_SQ = 0x906,
  186. MLX5_CMD_OP_QUERY_SQ = 0x907,
  187. MLX5_CMD_OP_CREATE_RQ = 0x908,
  188. MLX5_CMD_OP_MODIFY_RQ = 0x909,
  189. MLX5_CMD_OP_DESTROY_RQ = 0x90a,
  190. MLX5_CMD_OP_QUERY_RQ = 0x90b,
  191. MLX5_CMD_OP_CREATE_RMP = 0x90c,
  192. MLX5_CMD_OP_MODIFY_RMP = 0x90d,
  193. MLX5_CMD_OP_DESTROY_RMP = 0x90e,
  194. MLX5_CMD_OP_QUERY_RMP = 0x90f,
  195. MLX5_CMD_OP_CREATE_TIS = 0x912,
  196. MLX5_CMD_OP_MODIFY_TIS = 0x913,
  197. MLX5_CMD_OP_DESTROY_TIS = 0x914,
  198. MLX5_CMD_OP_QUERY_TIS = 0x915,
  199. MLX5_CMD_OP_CREATE_RQT = 0x916,
  200. MLX5_CMD_OP_MODIFY_RQT = 0x917,
  201. MLX5_CMD_OP_DESTROY_RQT = 0x918,
  202. MLX5_CMD_OP_QUERY_RQT = 0x919,
  203. MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f,
  204. MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
  205. MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
  206. MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
  207. MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
  208. MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
  209. MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
  210. MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
  211. MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
  212. MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938,
  213. MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
  214. MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a,
  215. MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
  216. MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c,
  217. MLX5_CMD_OP_ALLOC_ENCAP_HEADER = 0x93d,
  218. MLX5_CMD_OP_DEALLOC_ENCAP_HEADER = 0x93e,
  219. MLX5_CMD_OP_MAX
  220. };
  221. struct mlx5_ifc_flow_table_fields_supported_bits {
  222. u8 outer_dmac[0x1];
  223. u8 outer_smac[0x1];
  224. u8 outer_ether_type[0x1];
  225. u8 reserved_at_3[0x1];
  226. u8 outer_first_prio[0x1];
  227. u8 outer_first_cfi[0x1];
  228. u8 outer_first_vid[0x1];
  229. u8 reserved_at_7[0x1];
  230. u8 outer_second_prio[0x1];
  231. u8 outer_second_cfi[0x1];
  232. u8 outer_second_vid[0x1];
  233. u8 reserved_at_b[0x1];
  234. u8 outer_sip[0x1];
  235. u8 outer_dip[0x1];
  236. u8 outer_frag[0x1];
  237. u8 outer_ip_protocol[0x1];
  238. u8 outer_ip_ecn[0x1];
  239. u8 outer_ip_dscp[0x1];
  240. u8 outer_udp_sport[0x1];
  241. u8 outer_udp_dport[0x1];
  242. u8 outer_tcp_sport[0x1];
  243. u8 outer_tcp_dport[0x1];
  244. u8 outer_tcp_flags[0x1];
  245. u8 outer_gre_protocol[0x1];
  246. u8 outer_gre_key[0x1];
  247. u8 outer_vxlan_vni[0x1];
  248. u8 reserved_at_1a[0x5];
  249. u8 source_eswitch_port[0x1];
  250. u8 inner_dmac[0x1];
  251. u8 inner_smac[0x1];
  252. u8 inner_ether_type[0x1];
  253. u8 reserved_at_23[0x1];
  254. u8 inner_first_prio[0x1];
  255. u8 inner_first_cfi[0x1];
  256. u8 inner_first_vid[0x1];
  257. u8 reserved_at_27[0x1];
  258. u8 inner_second_prio[0x1];
  259. u8 inner_second_cfi[0x1];
  260. u8 inner_second_vid[0x1];
  261. u8 reserved_at_2b[0x1];
  262. u8 inner_sip[0x1];
  263. u8 inner_dip[0x1];
  264. u8 inner_frag[0x1];
  265. u8 inner_ip_protocol[0x1];
  266. u8 inner_ip_ecn[0x1];
  267. u8 inner_ip_dscp[0x1];
  268. u8 inner_udp_sport[0x1];
  269. u8 inner_udp_dport[0x1];
  270. u8 inner_tcp_sport[0x1];
  271. u8 inner_tcp_dport[0x1];
  272. u8 inner_tcp_flags[0x1];
  273. u8 reserved_at_37[0x9];
  274. u8 reserved_at_40[0x40];
  275. };
  276. struct mlx5_ifc_flow_table_prop_layout_bits {
  277. u8 ft_support[0x1];
  278. u8 reserved_at_1[0x1];
  279. u8 flow_counter[0x1];
  280. u8 flow_modify_en[0x1];
  281. u8 modify_root[0x1];
  282. u8 identified_miss_table_mode[0x1];
  283. u8 flow_table_modify[0x1];
  284. u8 encap[0x1];
  285. u8 decap[0x1];
  286. u8 reserved_at_9[0x17];
  287. u8 reserved_at_20[0x2];
  288. u8 log_max_ft_size[0x6];
  289. u8 reserved_at_28[0x10];
  290. u8 max_ft_level[0x8];
  291. u8 reserved_at_40[0x20];
  292. u8 reserved_at_60[0x18];
  293. u8 log_max_ft_num[0x8];
  294. u8 reserved_at_80[0x18];
  295. u8 log_max_destination[0x8];
  296. u8 reserved_at_a0[0x18];
  297. u8 log_max_flow[0x8];
  298. u8 reserved_at_c0[0x40];
  299. struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
  300. struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
  301. };
  302. struct mlx5_ifc_odp_per_transport_service_cap_bits {
  303. u8 send[0x1];
  304. u8 receive[0x1];
  305. u8 write[0x1];
  306. u8 read[0x1];
  307. u8 reserved_at_4[0x1];
  308. u8 srq_receive[0x1];
  309. u8 reserved_at_6[0x1a];
  310. };
  311. struct mlx5_ifc_ipv4_layout_bits {
  312. u8 reserved_at_0[0x60];
  313. u8 ipv4[0x20];
  314. };
  315. struct mlx5_ifc_ipv6_layout_bits {
  316. u8 ipv6[16][0x8];
  317. };
  318. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
  319. struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
  320. struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
  321. u8 reserved_at_0[0x80];
  322. };
  323. struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
  324. u8 smac_47_16[0x20];
  325. u8 smac_15_0[0x10];
  326. u8 ethertype[0x10];
  327. u8 dmac_47_16[0x20];
  328. u8 dmac_15_0[0x10];
  329. u8 first_prio[0x3];
  330. u8 first_cfi[0x1];
  331. u8 first_vid[0xc];
  332. u8 ip_protocol[0x8];
  333. u8 ip_dscp[0x6];
  334. u8 ip_ecn[0x2];
  335. u8 vlan_tag[0x1];
  336. u8 reserved_at_91[0x1];
  337. u8 frag[0x1];
  338. u8 reserved_at_93[0x4];
  339. u8 tcp_flags[0x9];
  340. u8 tcp_sport[0x10];
  341. u8 tcp_dport[0x10];
  342. u8 reserved_at_c0[0x20];
  343. u8 udp_sport[0x10];
  344. u8 udp_dport[0x10];
  345. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
  346. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
  347. };
  348. struct mlx5_ifc_fte_match_set_misc_bits {
  349. u8 reserved_at_0[0x8];
  350. u8 source_sqn[0x18];
  351. u8 reserved_at_20[0x10];
  352. u8 source_port[0x10];
  353. u8 outer_second_prio[0x3];
  354. u8 outer_second_cfi[0x1];
  355. u8 outer_second_vid[0xc];
  356. u8 inner_second_prio[0x3];
  357. u8 inner_second_cfi[0x1];
  358. u8 inner_second_vid[0xc];
  359. u8 outer_second_vlan_tag[0x1];
  360. u8 inner_second_vlan_tag[0x1];
  361. u8 reserved_at_62[0xe];
  362. u8 gre_protocol[0x10];
  363. u8 gre_key_h[0x18];
  364. u8 gre_key_l[0x8];
  365. u8 vxlan_vni[0x18];
  366. u8 reserved_at_b8[0x8];
  367. u8 reserved_at_c0[0x20];
  368. u8 reserved_at_e0[0xc];
  369. u8 outer_ipv6_flow_label[0x14];
  370. u8 reserved_at_100[0xc];
  371. u8 inner_ipv6_flow_label[0x14];
  372. u8 reserved_at_120[0xe0];
  373. };
  374. struct mlx5_ifc_cmd_pas_bits {
  375. u8 pa_h[0x20];
  376. u8 pa_l[0x14];
  377. u8 reserved_at_34[0xc];
  378. };
  379. struct mlx5_ifc_uint64_bits {
  380. u8 hi[0x20];
  381. u8 lo[0x20];
  382. };
  383. enum {
  384. MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
  385. MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
  386. MLX5_ADS_STAT_RATE_10GBPS = 0x8,
  387. MLX5_ADS_STAT_RATE_30GBPS = 0x9,
  388. MLX5_ADS_STAT_RATE_5GBPS = 0xa,
  389. MLX5_ADS_STAT_RATE_20GBPS = 0xb,
  390. MLX5_ADS_STAT_RATE_40GBPS = 0xc,
  391. MLX5_ADS_STAT_RATE_60GBPS = 0xd,
  392. MLX5_ADS_STAT_RATE_80GBPS = 0xe,
  393. MLX5_ADS_STAT_RATE_120GBPS = 0xf,
  394. };
  395. struct mlx5_ifc_ads_bits {
  396. u8 fl[0x1];
  397. u8 free_ar[0x1];
  398. u8 reserved_at_2[0xe];
  399. u8 pkey_index[0x10];
  400. u8 reserved_at_20[0x8];
  401. u8 grh[0x1];
  402. u8 mlid[0x7];
  403. u8 rlid[0x10];
  404. u8 ack_timeout[0x5];
  405. u8 reserved_at_45[0x3];
  406. u8 src_addr_index[0x8];
  407. u8 reserved_at_50[0x4];
  408. u8 stat_rate[0x4];
  409. u8 hop_limit[0x8];
  410. u8 reserved_at_60[0x4];
  411. u8 tclass[0x8];
  412. u8 flow_label[0x14];
  413. u8 rgid_rip[16][0x8];
  414. u8 reserved_at_100[0x4];
  415. u8 f_dscp[0x1];
  416. u8 f_ecn[0x1];
  417. u8 reserved_at_106[0x1];
  418. u8 f_eth_prio[0x1];
  419. u8 ecn[0x2];
  420. u8 dscp[0x6];
  421. u8 udp_sport[0x10];
  422. u8 dei_cfi[0x1];
  423. u8 eth_prio[0x3];
  424. u8 sl[0x4];
  425. u8 port[0x8];
  426. u8 rmac_47_32[0x10];
  427. u8 rmac_31_0[0x20];
  428. };
  429. struct mlx5_ifc_flow_table_nic_cap_bits {
  430. u8 nic_rx_multi_path_tirs[0x1];
  431. u8 nic_rx_multi_path_tirs_fts[0x1];
  432. u8 allow_sniffer_and_nic_rx_shared_tir[0x1];
  433. u8 reserved_at_3[0x1fd];
  434. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
  435. u8 reserved_at_400[0x200];
  436. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
  437. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
  438. u8 reserved_at_a00[0x200];
  439. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
  440. u8 reserved_at_e00[0x7200];
  441. };
  442. struct mlx5_ifc_flow_table_eswitch_cap_bits {
  443. u8 reserved_at_0[0x200];
  444. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
  445. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
  446. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
  447. u8 reserved_at_800[0x7800];
  448. };
  449. struct mlx5_ifc_e_switch_cap_bits {
  450. u8 vport_svlan_strip[0x1];
  451. u8 vport_cvlan_strip[0x1];
  452. u8 vport_svlan_insert[0x1];
  453. u8 vport_cvlan_insert_if_not_exist[0x1];
  454. u8 vport_cvlan_insert_overwrite[0x1];
  455. u8 reserved_at_5[0x19];
  456. u8 nic_vport_node_guid_modify[0x1];
  457. u8 nic_vport_port_guid_modify[0x1];
  458. u8 vxlan_encap_decap[0x1];
  459. u8 nvgre_encap_decap[0x1];
  460. u8 reserved_at_22[0x9];
  461. u8 log_max_encap_headers[0x5];
  462. u8 reserved_2b[0x6];
  463. u8 max_encap_header_size[0xa];
  464. u8 reserved_40[0x7c0];
  465. };
  466. struct mlx5_ifc_qos_cap_bits {
  467. u8 packet_pacing[0x1];
  468. u8 reserved_0[0x1f];
  469. u8 reserved_1[0x20];
  470. u8 packet_pacing_max_rate[0x20];
  471. u8 packet_pacing_min_rate[0x20];
  472. u8 reserved_2[0x10];
  473. u8 packet_pacing_rate_table_size[0x10];
  474. u8 reserved_3[0x760];
  475. };
  476. struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
  477. u8 csum_cap[0x1];
  478. u8 vlan_cap[0x1];
  479. u8 lro_cap[0x1];
  480. u8 lro_psh_flag[0x1];
  481. u8 lro_time_stamp[0x1];
  482. u8 reserved_at_5[0x3];
  483. u8 self_lb_en_modifiable[0x1];
  484. u8 reserved_at_9[0x2];
  485. u8 max_lso_cap[0x5];
  486. u8 reserved_at_10[0x2];
  487. u8 wqe_inline_mode[0x2];
  488. u8 rss_ind_tbl_cap[0x4];
  489. u8 reg_umr_sq[0x1];
  490. u8 scatter_fcs[0x1];
  491. u8 reserved_at_1a[0x1];
  492. u8 tunnel_lso_const_out_ip_id[0x1];
  493. u8 reserved_at_1c[0x2];
  494. u8 tunnel_statless_gre[0x1];
  495. u8 tunnel_stateless_vxlan[0x1];
  496. u8 reserved_at_20[0x20];
  497. u8 reserved_at_40[0x10];
  498. u8 lro_min_mss_size[0x10];
  499. u8 reserved_at_60[0x120];
  500. u8 lro_timer_supported_periods[4][0x20];
  501. u8 reserved_at_200[0x600];
  502. };
  503. struct mlx5_ifc_roce_cap_bits {
  504. u8 roce_apm[0x1];
  505. u8 reserved_at_1[0x1f];
  506. u8 reserved_at_20[0x60];
  507. u8 reserved_at_80[0xc];
  508. u8 l3_type[0x4];
  509. u8 reserved_at_90[0x8];
  510. u8 roce_version[0x8];
  511. u8 reserved_at_a0[0x10];
  512. u8 r_roce_dest_udp_port[0x10];
  513. u8 r_roce_max_src_udp_port[0x10];
  514. u8 r_roce_min_src_udp_port[0x10];
  515. u8 reserved_at_e0[0x10];
  516. u8 roce_address_table_size[0x10];
  517. u8 reserved_at_100[0x700];
  518. };
  519. enum {
  520. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0,
  521. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
  522. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
  523. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
  524. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
  525. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
  526. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
  527. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
  528. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
  529. };
  530. enum {
  531. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
  532. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
  533. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
  534. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
  535. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
  536. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
  537. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
  538. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
  539. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
  540. };
  541. struct mlx5_ifc_atomic_caps_bits {
  542. u8 reserved_at_0[0x40];
  543. u8 atomic_req_8B_endianess_mode[0x2];
  544. u8 reserved_at_42[0x4];
  545. u8 supported_atomic_req_8B_endianess_mode_1[0x1];
  546. u8 reserved_at_47[0x19];
  547. u8 reserved_at_60[0x20];
  548. u8 reserved_at_80[0x10];
  549. u8 atomic_operations[0x10];
  550. u8 reserved_at_a0[0x10];
  551. u8 atomic_size_qp[0x10];
  552. u8 reserved_at_c0[0x10];
  553. u8 atomic_size_dc[0x10];
  554. u8 reserved_at_e0[0x720];
  555. };
  556. struct mlx5_ifc_odp_cap_bits {
  557. u8 reserved_at_0[0x40];
  558. u8 sig[0x1];
  559. u8 reserved_at_41[0x1f];
  560. u8 reserved_at_60[0x20];
  561. struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
  562. struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
  563. struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
  564. u8 reserved_at_e0[0x720];
  565. };
  566. struct mlx5_ifc_calc_op {
  567. u8 reserved_at_0[0x10];
  568. u8 reserved_at_10[0x9];
  569. u8 op_swap_endianness[0x1];
  570. u8 op_min[0x1];
  571. u8 op_xor[0x1];
  572. u8 op_or[0x1];
  573. u8 op_and[0x1];
  574. u8 op_max[0x1];
  575. u8 op_add[0x1];
  576. };
  577. struct mlx5_ifc_vector_calc_cap_bits {
  578. u8 calc_matrix[0x1];
  579. u8 reserved_at_1[0x1f];
  580. u8 reserved_at_20[0x8];
  581. u8 max_vec_count[0x8];
  582. u8 reserved_at_30[0xd];
  583. u8 max_chunk_size[0x3];
  584. struct mlx5_ifc_calc_op calc0;
  585. struct mlx5_ifc_calc_op calc1;
  586. struct mlx5_ifc_calc_op calc2;
  587. struct mlx5_ifc_calc_op calc3;
  588. u8 reserved_at_e0[0x720];
  589. };
  590. enum {
  591. MLX5_WQ_TYPE_LINKED_LIST = 0x0,
  592. MLX5_WQ_TYPE_CYCLIC = 0x1,
  593. MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
  594. };
  595. enum {
  596. MLX5_WQ_END_PAD_MODE_NONE = 0x0,
  597. MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
  598. };
  599. enum {
  600. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
  601. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
  602. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
  603. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
  604. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
  605. };
  606. enum {
  607. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
  608. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
  609. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
  610. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
  611. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
  612. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
  613. };
  614. enum {
  615. MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
  616. MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
  617. };
  618. enum {
  619. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
  620. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
  621. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
  622. };
  623. enum {
  624. MLX5_CAP_PORT_TYPE_IB = 0x0,
  625. MLX5_CAP_PORT_TYPE_ETH = 0x1,
  626. };
  627. struct mlx5_ifc_cmd_hca_cap_bits {
  628. u8 reserved_at_0[0x80];
  629. u8 log_max_srq_sz[0x8];
  630. u8 log_max_qp_sz[0x8];
  631. u8 reserved_at_90[0xb];
  632. u8 log_max_qp[0x5];
  633. u8 reserved_at_a0[0xb];
  634. u8 log_max_srq[0x5];
  635. u8 reserved_at_b0[0x10];
  636. u8 reserved_at_c0[0x8];
  637. u8 log_max_cq_sz[0x8];
  638. u8 reserved_at_d0[0xb];
  639. u8 log_max_cq[0x5];
  640. u8 log_max_eq_sz[0x8];
  641. u8 reserved_at_e8[0x2];
  642. u8 log_max_mkey[0x6];
  643. u8 reserved_at_f0[0xc];
  644. u8 log_max_eq[0x4];
  645. u8 max_indirection[0x8];
  646. u8 reserved_at_108[0x1];
  647. u8 log_max_mrw_sz[0x7];
  648. u8 reserved_at_110[0x2];
  649. u8 log_max_bsf_list_size[0x6];
  650. u8 reserved_at_118[0x2];
  651. u8 log_max_klm_list_size[0x6];
  652. u8 reserved_at_120[0xa];
  653. u8 log_max_ra_req_dc[0x6];
  654. u8 reserved_at_130[0xa];
  655. u8 log_max_ra_res_dc[0x6];
  656. u8 reserved_at_140[0xa];
  657. u8 log_max_ra_req_qp[0x6];
  658. u8 reserved_at_150[0xa];
  659. u8 log_max_ra_res_qp[0x6];
  660. u8 pad_cap[0x1];
  661. u8 cc_query_allowed[0x1];
  662. u8 cc_modify_allowed[0x1];
  663. u8 reserved_at_163[0xd];
  664. u8 gid_table_size[0x10];
  665. u8 out_of_seq_cnt[0x1];
  666. u8 vport_counters[0x1];
  667. u8 retransmission_q_counters[0x1];
  668. u8 reserved_at_183[0x1];
  669. u8 modify_rq_counter_set_id[0x1];
  670. u8 reserved_at_185[0x1];
  671. u8 max_qp_cnt[0xa];
  672. u8 pkey_table_size[0x10];
  673. u8 vport_group_manager[0x1];
  674. u8 vhca_group_manager[0x1];
  675. u8 ib_virt[0x1];
  676. u8 eth_virt[0x1];
  677. u8 reserved_at_1a4[0x1];
  678. u8 ets[0x1];
  679. u8 nic_flow_table[0x1];
  680. u8 eswitch_flow_table[0x1];
  681. u8 early_vf_enable[0x1];
  682. u8 reserved_at_1a9[0x2];
  683. u8 local_ca_ack_delay[0x5];
  684. u8 reserved_at_1af[0x2];
  685. u8 ports_check[0x1];
  686. u8 reserved_at_1b2[0x1];
  687. u8 disable_link_up[0x1];
  688. u8 beacon_led[0x1];
  689. u8 port_type[0x2];
  690. u8 num_ports[0x8];
  691. u8 reserved_at_1c0[0x3];
  692. u8 log_max_msg[0x5];
  693. u8 reserved_at_1c8[0x4];
  694. u8 max_tc[0x4];
  695. u8 reserved_at_1d0[0x1];
  696. u8 dcbx[0x1];
  697. u8 reserved_at_1d2[0x4];
  698. u8 rol_s[0x1];
  699. u8 rol_g[0x1];
  700. u8 reserved_at_1d8[0x1];
  701. u8 wol_s[0x1];
  702. u8 wol_g[0x1];
  703. u8 wol_a[0x1];
  704. u8 wol_b[0x1];
  705. u8 wol_m[0x1];
  706. u8 wol_u[0x1];
  707. u8 wol_p[0x1];
  708. u8 stat_rate_support[0x10];
  709. u8 reserved_at_1f0[0xc];
  710. u8 cqe_version[0x4];
  711. u8 compact_address_vector[0x1];
  712. u8 striding_rq[0x1];
  713. u8 reserved_at_201[0x2];
  714. u8 ipoib_basic_offloads[0x1];
  715. u8 reserved_at_205[0xa];
  716. u8 drain_sigerr[0x1];
  717. u8 cmdif_checksum[0x2];
  718. u8 sigerr_cqe[0x1];
  719. u8 reserved_at_213[0x1];
  720. u8 wq_signature[0x1];
  721. u8 sctr_data_cqe[0x1];
  722. u8 reserved_at_216[0x1];
  723. u8 sho[0x1];
  724. u8 tph[0x1];
  725. u8 rf[0x1];
  726. u8 dct[0x1];
  727. u8 qos[0x1];
  728. u8 eth_net_offloads[0x1];
  729. u8 roce[0x1];
  730. u8 atomic[0x1];
  731. u8 reserved_at_21f[0x1];
  732. u8 cq_oi[0x1];
  733. u8 cq_resize[0x1];
  734. u8 cq_moderation[0x1];
  735. u8 reserved_at_223[0x3];
  736. u8 cq_eq_remap[0x1];
  737. u8 pg[0x1];
  738. u8 block_lb_mc[0x1];
  739. u8 reserved_at_229[0x1];
  740. u8 scqe_break_moderation[0x1];
  741. u8 cq_period_start_from_cqe[0x1];
  742. u8 cd[0x1];
  743. u8 reserved_at_22d[0x1];
  744. u8 apm[0x1];
  745. u8 vector_calc[0x1];
  746. u8 umr_ptr_rlky[0x1];
  747. u8 imaicl[0x1];
  748. u8 reserved_at_232[0x4];
  749. u8 qkv[0x1];
  750. u8 pkv[0x1];
  751. u8 set_deth_sqpn[0x1];
  752. u8 reserved_at_239[0x3];
  753. u8 xrc[0x1];
  754. u8 ud[0x1];
  755. u8 uc[0x1];
  756. u8 rc[0x1];
  757. u8 reserved_at_240[0xa];
  758. u8 uar_sz[0x6];
  759. u8 reserved_at_250[0x8];
  760. u8 log_pg_sz[0x8];
  761. u8 bf[0x1];
  762. u8 reserved_at_261[0x1];
  763. u8 pad_tx_eth_packet[0x1];
  764. u8 reserved_at_263[0x8];
  765. u8 log_bf_reg_size[0x5];
  766. u8 reserved_at_270[0xb];
  767. u8 lag_master[0x1];
  768. u8 num_lag_ports[0x4];
  769. u8 reserved_at_280[0x10];
  770. u8 max_wqe_sz_sq[0x10];
  771. u8 reserved_at_2a0[0x10];
  772. u8 max_wqe_sz_rq[0x10];
  773. u8 reserved_at_2c0[0x10];
  774. u8 max_wqe_sz_sq_dc[0x10];
  775. u8 reserved_at_2e0[0x7];
  776. u8 max_qp_mcg[0x19];
  777. u8 reserved_at_300[0x18];
  778. u8 log_max_mcg[0x8];
  779. u8 reserved_at_320[0x3];
  780. u8 log_max_transport_domain[0x5];
  781. u8 reserved_at_328[0x3];
  782. u8 log_max_pd[0x5];
  783. u8 reserved_at_330[0xb];
  784. u8 log_max_xrcd[0x5];
  785. u8 reserved_at_340[0x8];
  786. u8 log_max_flow_counter_bulk[0x8];
  787. u8 max_flow_counter[0x10];
  788. u8 reserved_at_360[0x3];
  789. u8 log_max_rq[0x5];
  790. u8 reserved_at_368[0x3];
  791. u8 log_max_sq[0x5];
  792. u8 reserved_at_370[0x3];
  793. u8 log_max_tir[0x5];
  794. u8 reserved_at_378[0x3];
  795. u8 log_max_tis[0x5];
  796. u8 basic_cyclic_rcv_wqe[0x1];
  797. u8 reserved_at_381[0x2];
  798. u8 log_max_rmp[0x5];
  799. u8 reserved_at_388[0x3];
  800. u8 log_max_rqt[0x5];
  801. u8 reserved_at_390[0x3];
  802. u8 log_max_rqt_size[0x5];
  803. u8 reserved_at_398[0x3];
  804. u8 log_max_tis_per_sq[0x5];
  805. u8 reserved_at_3a0[0x3];
  806. u8 log_max_stride_sz_rq[0x5];
  807. u8 reserved_at_3a8[0x3];
  808. u8 log_min_stride_sz_rq[0x5];
  809. u8 reserved_at_3b0[0x3];
  810. u8 log_max_stride_sz_sq[0x5];
  811. u8 reserved_at_3b8[0x3];
  812. u8 log_min_stride_sz_sq[0x5];
  813. u8 reserved_at_3c0[0x1b];
  814. u8 log_max_wq_sz[0x5];
  815. u8 nic_vport_change_event[0x1];
  816. u8 reserved_at_3e1[0xa];
  817. u8 log_max_vlan_list[0x5];
  818. u8 reserved_at_3f0[0x3];
  819. u8 log_max_current_mc_list[0x5];
  820. u8 reserved_at_3f8[0x3];
  821. u8 log_max_current_uc_list[0x5];
  822. u8 reserved_at_400[0x80];
  823. u8 reserved_at_480[0x3];
  824. u8 log_max_l2_table[0x5];
  825. u8 reserved_at_488[0x8];
  826. u8 log_uar_page_sz[0x10];
  827. u8 reserved_at_4a0[0x20];
  828. u8 device_frequency_mhz[0x20];
  829. u8 device_frequency_khz[0x20];
  830. u8 reserved_at_500[0x80];
  831. u8 reserved_at_580[0x3f];
  832. u8 cqe_compression[0x1];
  833. u8 cqe_compression_timeout[0x10];
  834. u8 cqe_compression_max_num[0x10];
  835. u8 reserved_at_5e0[0x10];
  836. u8 tag_matching[0x1];
  837. u8 rndv_offload_rc[0x1];
  838. u8 rndv_offload_dc[0x1];
  839. u8 log_tag_matching_list_sz[0x5];
  840. u8 reserved_at_5e8[0x3];
  841. u8 log_max_xrq[0x5];
  842. u8 reserved_at_5f0[0x200];
  843. };
  844. enum mlx5_flow_destination_type {
  845. MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0,
  846. MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1,
  847. MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2,
  848. MLX5_FLOW_DESTINATION_TYPE_COUNTER = 0x100,
  849. };
  850. struct mlx5_ifc_dest_format_struct_bits {
  851. u8 destination_type[0x8];
  852. u8 destination_id[0x18];
  853. u8 reserved_at_20[0x20];
  854. };
  855. struct mlx5_ifc_flow_counter_list_bits {
  856. u8 clear[0x1];
  857. u8 num_of_counters[0xf];
  858. u8 flow_counter_id[0x10];
  859. u8 reserved_at_20[0x20];
  860. };
  861. union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
  862. struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
  863. struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
  864. u8 reserved_at_0[0x40];
  865. };
  866. struct mlx5_ifc_fte_match_param_bits {
  867. struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
  868. struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
  869. struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
  870. u8 reserved_at_600[0xa00];
  871. };
  872. enum {
  873. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
  874. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
  875. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
  876. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
  877. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
  878. };
  879. struct mlx5_ifc_rx_hash_field_select_bits {
  880. u8 l3_prot_type[0x1];
  881. u8 l4_prot_type[0x1];
  882. u8 selected_fields[0x1e];
  883. };
  884. enum {
  885. MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0,
  886. MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1,
  887. };
  888. enum {
  889. MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0,
  890. MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1,
  891. };
  892. struct mlx5_ifc_wq_bits {
  893. u8 wq_type[0x4];
  894. u8 wq_signature[0x1];
  895. u8 end_padding_mode[0x2];
  896. u8 cd_slave[0x1];
  897. u8 reserved_at_8[0x18];
  898. u8 hds_skip_first_sge[0x1];
  899. u8 log2_hds_buf_size[0x3];
  900. u8 reserved_at_24[0x7];
  901. u8 page_offset[0x5];
  902. u8 lwm[0x10];
  903. u8 reserved_at_40[0x8];
  904. u8 pd[0x18];
  905. u8 reserved_at_60[0x8];
  906. u8 uar_page[0x18];
  907. u8 dbr_addr[0x40];
  908. u8 hw_counter[0x20];
  909. u8 sw_counter[0x20];
  910. u8 reserved_at_100[0xc];
  911. u8 log_wq_stride[0x4];
  912. u8 reserved_at_110[0x3];
  913. u8 log_wq_pg_sz[0x5];
  914. u8 reserved_at_118[0x3];
  915. u8 log_wq_sz[0x5];
  916. u8 reserved_at_120[0x15];
  917. u8 log_wqe_num_of_strides[0x3];
  918. u8 two_byte_shift_en[0x1];
  919. u8 reserved_at_139[0x4];
  920. u8 log_wqe_stride_size[0x3];
  921. u8 reserved_at_140[0x4c0];
  922. struct mlx5_ifc_cmd_pas_bits pas[0];
  923. };
  924. struct mlx5_ifc_rq_num_bits {
  925. u8 reserved_at_0[0x8];
  926. u8 rq_num[0x18];
  927. };
  928. struct mlx5_ifc_mac_address_layout_bits {
  929. u8 reserved_at_0[0x10];
  930. u8 mac_addr_47_32[0x10];
  931. u8 mac_addr_31_0[0x20];
  932. };
  933. struct mlx5_ifc_vlan_layout_bits {
  934. u8 reserved_at_0[0x14];
  935. u8 vlan[0x0c];
  936. u8 reserved_at_20[0x20];
  937. };
  938. struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
  939. u8 reserved_at_0[0xa0];
  940. u8 min_time_between_cnps[0x20];
  941. u8 reserved_at_c0[0x12];
  942. u8 cnp_dscp[0x6];
  943. u8 reserved_at_d8[0x5];
  944. u8 cnp_802p_prio[0x3];
  945. u8 reserved_at_e0[0x720];
  946. };
  947. struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
  948. u8 reserved_at_0[0x60];
  949. u8 reserved_at_60[0x4];
  950. u8 clamp_tgt_rate[0x1];
  951. u8 reserved_at_65[0x3];
  952. u8 clamp_tgt_rate_after_time_inc[0x1];
  953. u8 reserved_at_69[0x17];
  954. u8 reserved_at_80[0x20];
  955. u8 rpg_time_reset[0x20];
  956. u8 rpg_byte_reset[0x20];
  957. u8 rpg_threshold[0x20];
  958. u8 rpg_max_rate[0x20];
  959. u8 rpg_ai_rate[0x20];
  960. u8 rpg_hai_rate[0x20];
  961. u8 rpg_gd[0x20];
  962. u8 rpg_min_dec_fac[0x20];
  963. u8 rpg_min_rate[0x20];
  964. u8 reserved_at_1c0[0xe0];
  965. u8 rate_to_set_on_first_cnp[0x20];
  966. u8 dce_tcp_g[0x20];
  967. u8 dce_tcp_rtt[0x20];
  968. u8 rate_reduce_monitor_period[0x20];
  969. u8 reserved_at_320[0x20];
  970. u8 initial_alpha_value[0x20];
  971. u8 reserved_at_360[0x4a0];
  972. };
  973. struct mlx5_ifc_cong_control_802_1qau_rp_bits {
  974. u8 reserved_at_0[0x80];
  975. u8 rppp_max_rps[0x20];
  976. u8 rpg_time_reset[0x20];
  977. u8 rpg_byte_reset[0x20];
  978. u8 rpg_threshold[0x20];
  979. u8 rpg_max_rate[0x20];
  980. u8 rpg_ai_rate[0x20];
  981. u8 rpg_hai_rate[0x20];
  982. u8 rpg_gd[0x20];
  983. u8 rpg_min_dec_fac[0x20];
  984. u8 rpg_min_rate[0x20];
  985. u8 reserved_at_1c0[0x640];
  986. };
  987. enum {
  988. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
  989. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
  990. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
  991. };
  992. struct mlx5_ifc_resize_field_select_bits {
  993. u8 resize_field_select[0x20];
  994. };
  995. enum {
  996. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
  997. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
  998. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
  999. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
  1000. };
  1001. struct mlx5_ifc_modify_field_select_bits {
  1002. u8 modify_field_select[0x20];
  1003. };
  1004. struct mlx5_ifc_field_select_r_roce_np_bits {
  1005. u8 field_select_r_roce_np[0x20];
  1006. };
  1007. struct mlx5_ifc_field_select_r_roce_rp_bits {
  1008. u8 field_select_r_roce_rp[0x20];
  1009. };
  1010. enum {
  1011. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
  1012. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
  1013. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
  1014. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
  1015. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
  1016. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
  1017. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
  1018. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
  1019. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
  1020. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
  1021. };
  1022. struct mlx5_ifc_field_select_802_1qau_rp_bits {
  1023. u8 field_select_8021qaurp[0x20];
  1024. };
  1025. struct mlx5_ifc_phys_layer_cntrs_bits {
  1026. u8 time_since_last_clear_high[0x20];
  1027. u8 time_since_last_clear_low[0x20];
  1028. u8 symbol_errors_high[0x20];
  1029. u8 symbol_errors_low[0x20];
  1030. u8 sync_headers_errors_high[0x20];
  1031. u8 sync_headers_errors_low[0x20];
  1032. u8 edpl_bip_errors_lane0_high[0x20];
  1033. u8 edpl_bip_errors_lane0_low[0x20];
  1034. u8 edpl_bip_errors_lane1_high[0x20];
  1035. u8 edpl_bip_errors_lane1_low[0x20];
  1036. u8 edpl_bip_errors_lane2_high[0x20];
  1037. u8 edpl_bip_errors_lane2_low[0x20];
  1038. u8 edpl_bip_errors_lane3_high[0x20];
  1039. u8 edpl_bip_errors_lane3_low[0x20];
  1040. u8 fc_fec_corrected_blocks_lane0_high[0x20];
  1041. u8 fc_fec_corrected_blocks_lane0_low[0x20];
  1042. u8 fc_fec_corrected_blocks_lane1_high[0x20];
  1043. u8 fc_fec_corrected_blocks_lane1_low[0x20];
  1044. u8 fc_fec_corrected_blocks_lane2_high[0x20];
  1045. u8 fc_fec_corrected_blocks_lane2_low[0x20];
  1046. u8 fc_fec_corrected_blocks_lane3_high[0x20];
  1047. u8 fc_fec_corrected_blocks_lane3_low[0x20];
  1048. u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
  1049. u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
  1050. u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
  1051. u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
  1052. u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
  1053. u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
  1054. u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
  1055. u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
  1056. u8 rs_fec_corrected_blocks_high[0x20];
  1057. u8 rs_fec_corrected_blocks_low[0x20];
  1058. u8 rs_fec_uncorrectable_blocks_high[0x20];
  1059. u8 rs_fec_uncorrectable_blocks_low[0x20];
  1060. u8 rs_fec_no_errors_blocks_high[0x20];
  1061. u8 rs_fec_no_errors_blocks_low[0x20];
  1062. u8 rs_fec_single_error_blocks_high[0x20];
  1063. u8 rs_fec_single_error_blocks_low[0x20];
  1064. u8 rs_fec_corrected_symbols_total_high[0x20];
  1065. u8 rs_fec_corrected_symbols_total_low[0x20];
  1066. u8 rs_fec_corrected_symbols_lane0_high[0x20];
  1067. u8 rs_fec_corrected_symbols_lane0_low[0x20];
  1068. u8 rs_fec_corrected_symbols_lane1_high[0x20];
  1069. u8 rs_fec_corrected_symbols_lane1_low[0x20];
  1070. u8 rs_fec_corrected_symbols_lane2_high[0x20];
  1071. u8 rs_fec_corrected_symbols_lane2_low[0x20];
  1072. u8 rs_fec_corrected_symbols_lane3_high[0x20];
  1073. u8 rs_fec_corrected_symbols_lane3_low[0x20];
  1074. u8 link_down_events[0x20];
  1075. u8 successful_recovery_events[0x20];
  1076. u8 reserved_at_640[0x180];
  1077. };
  1078. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
  1079. u8 symbol_error_counter[0x10];
  1080. u8 link_error_recovery_counter[0x8];
  1081. u8 link_downed_counter[0x8];
  1082. u8 port_rcv_errors[0x10];
  1083. u8 port_rcv_remote_physical_errors[0x10];
  1084. u8 port_rcv_switch_relay_errors[0x10];
  1085. u8 port_xmit_discards[0x10];
  1086. u8 port_xmit_constraint_errors[0x8];
  1087. u8 port_rcv_constraint_errors[0x8];
  1088. u8 reserved_at_70[0x8];
  1089. u8 link_overrun_errors[0x8];
  1090. u8 reserved_at_80[0x10];
  1091. u8 vl_15_dropped[0x10];
  1092. u8 reserved_at_a0[0xa0];
  1093. };
  1094. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
  1095. u8 transmit_queue_high[0x20];
  1096. u8 transmit_queue_low[0x20];
  1097. u8 reserved_at_40[0x780];
  1098. };
  1099. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
  1100. u8 rx_octets_high[0x20];
  1101. u8 rx_octets_low[0x20];
  1102. u8 reserved_at_40[0xc0];
  1103. u8 rx_frames_high[0x20];
  1104. u8 rx_frames_low[0x20];
  1105. u8 tx_octets_high[0x20];
  1106. u8 tx_octets_low[0x20];
  1107. u8 reserved_at_180[0xc0];
  1108. u8 tx_frames_high[0x20];
  1109. u8 tx_frames_low[0x20];
  1110. u8 rx_pause_high[0x20];
  1111. u8 rx_pause_low[0x20];
  1112. u8 rx_pause_duration_high[0x20];
  1113. u8 rx_pause_duration_low[0x20];
  1114. u8 tx_pause_high[0x20];
  1115. u8 tx_pause_low[0x20];
  1116. u8 tx_pause_duration_high[0x20];
  1117. u8 tx_pause_duration_low[0x20];
  1118. u8 rx_pause_transition_high[0x20];
  1119. u8 rx_pause_transition_low[0x20];
  1120. u8 reserved_at_3c0[0x400];
  1121. };
  1122. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
  1123. u8 port_transmit_wait_high[0x20];
  1124. u8 port_transmit_wait_low[0x20];
  1125. u8 reserved_at_40[0x780];
  1126. };
  1127. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
  1128. u8 dot3stats_alignment_errors_high[0x20];
  1129. u8 dot3stats_alignment_errors_low[0x20];
  1130. u8 dot3stats_fcs_errors_high[0x20];
  1131. u8 dot3stats_fcs_errors_low[0x20];
  1132. u8 dot3stats_single_collision_frames_high[0x20];
  1133. u8 dot3stats_single_collision_frames_low[0x20];
  1134. u8 dot3stats_multiple_collision_frames_high[0x20];
  1135. u8 dot3stats_multiple_collision_frames_low[0x20];
  1136. u8 dot3stats_sqe_test_errors_high[0x20];
  1137. u8 dot3stats_sqe_test_errors_low[0x20];
  1138. u8 dot3stats_deferred_transmissions_high[0x20];
  1139. u8 dot3stats_deferred_transmissions_low[0x20];
  1140. u8 dot3stats_late_collisions_high[0x20];
  1141. u8 dot3stats_late_collisions_low[0x20];
  1142. u8 dot3stats_excessive_collisions_high[0x20];
  1143. u8 dot3stats_excessive_collisions_low[0x20];
  1144. u8 dot3stats_internal_mac_transmit_errors_high[0x20];
  1145. u8 dot3stats_internal_mac_transmit_errors_low[0x20];
  1146. u8 dot3stats_carrier_sense_errors_high[0x20];
  1147. u8 dot3stats_carrier_sense_errors_low[0x20];
  1148. u8 dot3stats_frame_too_longs_high[0x20];
  1149. u8 dot3stats_frame_too_longs_low[0x20];
  1150. u8 dot3stats_internal_mac_receive_errors_high[0x20];
  1151. u8 dot3stats_internal_mac_receive_errors_low[0x20];
  1152. u8 dot3stats_symbol_errors_high[0x20];
  1153. u8 dot3stats_symbol_errors_low[0x20];
  1154. u8 dot3control_in_unknown_opcodes_high[0x20];
  1155. u8 dot3control_in_unknown_opcodes_low[0x20];
  1156. u8 dot3in_pause_frames_high[0x20];
  1157. u8 dot3in_pause_frames_low[0x20];
  1158. u8 dot3out_pause_frames_high[0x20];
  1159. u8 dot3out_pause_frames_low[0x20];
  1160. u8 reserved_at_400[0x3c0];
  1161. };
  1162. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
  1163. u8 ether_stats_drop_events_high[0x20];
  1164. u8 ether_stats_drop_events_low[0x20];
  1165. u8 ether_stats_octets_high[0x20];
  1166. u8 ether_stats_octets_low[0x20];
  1167. u8 ether_stats_pkts_high[0x20];
  1168. u8 ether_stats_pkts_low[0x20];
  1169. u8 ether_stats_broadcast_pkts_high[0x20];
  1170. u8 ether_stats_broadcast_pkts_low[0x20];
  1171. u8 ether_stats_multicast_pkts_high[0x20];
  1172. u8 ether_stats_multicast_pkts_low[0x20];
  1173. u8 ether_stats_crc_align_errors_high[0x20];
  1174. u8 ether_stats_crc_align_errors_low[0x20];
  1175. u8 ether_stats_undersize_pkts_high[0x20];
  1176. u8 ether_stats_undersize_pkts_low[0x20];
  1177. u8 ether_stats_oversize_pkts_high[0x20];
  1178. u8 ether_stats_oversize_pkts_low[0x20];
  1179. u8 ether_stats_fragments_high[0x20];
  1180. u8 ether_stats_fragments_low[0x20];
  1181. u8 ether_stats_jabbers_high[0x20];
  1182. u8 ether_stats_jabbers_low[0x20];
  1183. u8 ether_stats_collisions_high[0x20];
  1184. u8 ether_stats_collisions_low[0x20];
  1185. u8 ether_stats_pkts64octets_high[0x20];
  1186. u8 ether_stats_pkts64octets_low[0x20];
  1187. u8 ether_stats_pkts65to127octets_high[0x20];
  1188. u8 ether_stats_pkts65to127octets_low[0x20];
  1189. u8 ether_stats_pkts128to255octets_high[0x20];
  1190. u8 ether_stats_pkts128to255octets_low[0x20];
  1191. u8 ether_stats_pkts256to511octets_high[0x20];
  1192. u8 ether_stats_pkts256to511octets_low[0x20];
  1193. u8 ether_stats_pkts512to1023octets_high[0x20];
  1194. u8 ether_stats_pkts512to1023octets_low[0x20];
  1195. u8 ether_stats_pkts1024to1518octets_high[0x20];
  1196. u8 ether_stats_pkts1024to1518octets_low[0x20];
  1197. u8 ether_stats_pkts1519to2047octets_high[0x20];
  1198. u8 ether_stats_pkts1519to2047octets_low[0x20];
  1199. u8 ether_stats_pkts2048to4095octets_high[0x20];
  1200. u8 ether_stats_pkts2048to4095octets_low[0x20];
  1201. u8 ether_stats_pkts4096to8191octets_high[0x20];
  1202. u8 ether_stats_pkts4096to8191octets_low[0x20];
  1203. u8 ether_stats_pkts8192to10239octets_high[0x20];
  1204. u8 ether_stats_pkts8192to10239octets_low[0x20];
  1205. u8 reserved_at_540[0x280];
  1206. };
  1207. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
  1208. u8 if_in_octets_high[0x20];
  1209. u8 if_in_octets_low[0x20];
  1210. u8 if_in_ucast_pkts_high[0x20];
  1211. u8 if_in_ucast_pkts_low[0x20];
  1212. u8 if_in_discards_high[0x20];
  1213. u8 if_in_discards_low[0x20];
  1214. u8 if_in_errors_high[0x20];
  1215. u8 if_in_errors_low[0x20];
  1216. u8 if_in_unknown_protos_high[0x20];
  1217. u8 if_in_unknown_protos_low[0x20];
  1218. u8 if_out_octets_high[0x20];
  1219. u8 if_out_octets_low[0x20];
  1220. u8 if_out_ucast_pkts_high[0x20];
  1221. u8 if_out_ucast_pkts_low[0x20];
  1222. u8 if_out_discards_high[0x20];
  1223. u8 if_out_discards_low[0x20];
  1224. u8 if_out_errors_high[0x20];
  1225. u8 if_out_errors_low[0x20];
  1226. u8 if_in_multicast_pkts_high[0x20];
  1227. u8 if_in_multicast_pkts_low[0x20];
  1228. u8 if_in_broadcast_pkts_high[0x20];
  1229. u8 if_in_broadcast_pkts_low[0x20];
  1230. u8 if_out_multicast_pkts_high[0x20];
  1231. u8 if_out_multicast_pkts_low[0x20];
  1232. u8 if_out_broadcast_pkts_high[0x20];
  1233. u8 if_out_broadcast_pkts_low[0x20];
  1234. u8 reserved_at_340[0x480];
  1235. };
  1236. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
  1237. u8 a_frames_transmitted_ok_high[0x20];
  1238. u8 a_frames_transmitted_ok_low[0x20];
  1239. u8 a_frames_received_ok_high[0x20];
  1240. u8 a_frames_received_ok_low[0x20];
  1241. u8 a_frame_check_sequence_errors_high[0x20];
  1242. u8 a_frame_check_sequence_errors_low[0x20];
  1243. u8 a_alignment_errors_high[0x20];
  1244. u8 a_alignment_errors_low[0x20];
  1245. u8 a_octets_transmitted_ok_high[0x20];
  1246. u8 a_octets_transmitted_ok_low[0x20];
  1247. u8 a_octets_received_ok_high[0x20];
  1248. u8 a_octets_received_ok_low[0x20];
  1249. u8 a_multicast_frames_xmitted_ok_high[0x20];
  1250. u8 a_multicast_frames_xmitted_ok_low[0x20];
  1251. u8 a_broadcast_frames_xmitted_ok_high[0x20];
  1252. u8 a_broadcast_frames_xmitted_ok_low[0x20];
  1253. u8 a_multicast_frames_received_ok_high[0x20];
  1254. u8 a_multicast_frames_received_ok_low[0x20];
  1255. u8 a_broadcast_frames_received_ok_high[0x20];
  1256. u8 a_broadcast_frames_received_ok_low[0x20];
  1257. u8 a_in_range_length_errors_high[0x20];
  1258. u8 a_in_range_length_errors_low[0x20];
  1259. u8 a_out_of_range_length_field_high[0x20];
  1260. u8 a_out_of_range_length_field_low[0x20];
  1261. u8 a_frame_too_long_errors_high[0x20];
  1262. u8 a_frame_too_long_errors_low[0x20];
  1263. u8 a_symbol_error_during_carrier_high[0x20];
  1264. u8 a_symbol_error_during_carrier_low[0x20];
  1265. u8 a_mac_control_frames_transmitted_high[0x20];
  1266. u8 a_mac_control_frames_transmitted_low[0x20];
  1267. u8 a_mac_control_frames_received_high[0x20];
  1268. u8 a_mac_control_frames_received_low[0x20];
  1269. u8 a_unsupported_opcodes_received_high[0x20];
  1270. u8 a_unsupported_opcodes_received_low[0x20];
  1271. u8 a_pause_mac_ctrl_frames_received_high[0x20];
  1272. u8 a_pause_mac_ctrl_frames_received_low[0x20];
  1273. u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
  1274. u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
  1275. u8 reserved_at_4c0[0x300];
  1276. };
  1277. struct mlx5_ifc_cmd_inter_comp_event_bits {
  1278. u8 command_completion_vector[0x20];
  1279. u8 reserved_at_20[0xc0];
  1280. };
  1281. struct mlx5_ifc_stall_vl_event_bits {
  1282. u8 reserved_at_0[0x18];
  1283. u8 port_num[0x1];
  1284. u8 reserved_at_19[0x3];
  1285. u8 vl[0x4];
  1286. u8 reserved_at_20[0xa0];
  1287. };
  1288. struct mlx5_ifc_db_bf_congestion_event_bits {
  1289. u8 event_subtype[0x8];
  1290. u8 reserved_at_8[0x8];
  1291. u8 congestion_level[0x8];
  1292. u8 reserved_at_18[0x8];
  1293. u8 reserved_at_20[0xa0];
  1294. };
  1295. struct mlx5_ifc_gpio_event_bits {
  1296. u8 reserved_at_0[0x60];
  1297. u8 gpio_event_hi[0x20];
  1298. u8 gpio_event_lo[0x20];
  1299. u8 reserved_at_a0[0x40];
  1300. };
  1301. struct mlx5_ifc_port_state_change_event_bits {
  1302. u8 reserved_at_0[0x40];
  1303. u8 port_num[0x4];
  1304. u8 reserved_at_44[0x1c];
  1305. u8 reserved_at_60[0x80];
  1306. };
  1307. struct mlx5_ifc_dropped_packet_logged_bits {
  1308. u8 reserved_at_0[0xe0];
  1309. };
  1310. enum {
  1311. MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
  1312. MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
  1313. };
  1314. struct mlx5_ifc_cq_error_bits {
  1315. u8 reserved_at_0[0x8];
  1316. u8 cqn[0x18];
  1317. u8 reserved_at_20[0x20];
  1318. u8 reserved_at_40[0x18];
  1319. u8 syndrome[0x8];
  1320. u8 reserved_at_60[0x80];
  1321. };
  1322. struct mlx5_ifc_rdma_page_fault_event_bits {
  1323. u8 bytes_committed[0x20];
  1324. u8 r_key[0x20];
  1325. u8 reserved_at_40[0x10];
  1326. u8 packet_len[0x10];
  1327. u8 rdma_op_len[0x20];
  1328. u8 rdma_va[0x40];
  1329. u8 reserved_at_c0[0x5];
  1330. u8 rdma[0x1];
  1331. u8 write[0x1];
  1332. u8 requestor[0x1];
  1333. u8 qp_number[0x18];
  1334. };
  1335. struct mlx5_ifc_wqe_associated_page_fault_event_bits {
  1336. u8 bytes_committed[0x20];
  1337. u8 reserved_at_20[0x10];
  1338. u8 wqe_index[0x10];
  1339. u8 reserved_at_40[0x10];
  1340. u8 len[0x10];
  1341. u8 reserved_at_60[0x60];
  1342. u8 reserved_at_c0[0x5];
  1343. u8 rdma[0x1];
  1344. u8 write_read[0x1];
  1345. u8 requestor[0x1];
  1346. u8 qpn[0x18];
  1347. };
  1348. struct mlx5_ifc_qp_events_bits {
  1349. u8 reserved_at_0[0xa0];
  1350. u8 type[0x8];
  1351. u8 reserved_at_a8[0x18];
  1352. u8 reserved_at_c0[0x8];
  1353. u8 qpn_rqn_sqn[0x18];
  1354. };
  1355. struct mlx5_ifc_dct_events_bits {
  1356. u8 reserved_at_0[0xc0];
  1357. u8 reserved_at_c0[0x8];
  1358. u8 dct_number[0x18];
  1359. };
  1360. struct mlx5_ifc_comp_event_bits {
  1361. u8 reserved_at_0[0xc0];
  1362. u8 reserved_at_c0[0x8];
  1363. u8 cq_number[0x18];
  1364. };
  1365. enum {
  1366. MLX5_QPC_STATE_RST = 0x0,
  1367. MLX5_QPC_STATE_INIT = 0x1,
  1368. MLX5_QPC_STATE_RTR = 0x2,
  1369. MLX5_QPC_STATE_RTS = 0x3,
  1370. MLX5_QPC_STATE_SQER = 0x4,
  1371. MLX5_QPC_STATE_ERR = 0x6,
  1372. MLX5_QPC_STATE_SQD = 0x7,
  1373. MLX5_QPC_STATE_SUSPENDED = 0x9,
  1374. };
  1375. enum {
  1376. MLX5_QPC_ST_RC = 0x0,
  1377. MLX5_QPC_ST_UC = 0x1,
  1378. MLX5_QPC_ST_UD = 0x2,
  1379. MLX5_QPC_ST_XRC = 0x3,
  1380. MLX5_QPC_ST_DCI = 0x5,
  1381. MLX5_QPC_ST_QP0 = 0x7,
  1382. MLX5_QPC_ST_QP1 = 0x8,
  1383. MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
  1384. MLX5_QPC_ST_REG_UMR = 0xc,
  1385. };
  1386. enum {
  1387. MLX5_QPC_PM_STATE_ARMED = 0x0,
  1388. MLX5_QPC_PM_STATE_REARM = 0x1,
  1389. MLX5_QPC_PM_STATE_RESERVED = 0x2,
  1390. MLX5_QPC_PM_STATE_MIGRATED = 0x3,
  1391. };
  1392. enum {
  1393. MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
  1394. MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
  1395. };
  1396. enum {
  1397. MLX5_QPC_MTU_256_BYTES = 0x1,
  1398. MLX5_QPC_MTU_512_BYTES = 0x2,
  1399. MLX5_QPC_MTU_1K_BYTES = 0x3,
  1400. MLX5_QPC_MTU_2K_BYTES = 0x4,
  1401. MLX5_QPC_MTU_4K_BYTES = 0x5,
  1402. MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
  1403. };
  1404. enum {
  1405. MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
  1406. MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
  1407. MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
  1408. MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
  1409. MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
  1410. MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
  1411. MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
  1412. MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
  1413. };
  1414. enum {
  1415. MLX5_QPC_CS_REQ_DISABLE = 0x0,
  1416. MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
  1417. MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
  1418. };
  1419. enum {
  1420. MLX5_QPC_CS_RES_DISABLE = 0x0,
  1421. MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
  1422. MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
  1423. };
  1424. struct mlx5_ifc_qpc_bits {
  1425. u8 state[0x4];
  1426. u8 lag_tx_port_affinity[0x4];
  1427. u8 st[0x8];
  1428. u8 reserved_at_10[0x3];
  1429. u8 pm_state[0x2];
  1430. u8 reserved_at_15[0x7];
  1431. u8 end_padding_mode[0x2];
  1432. u8 reserved_at_1e[0x2];
  1433. u8 wq_signature[0x1];
  1434. u8 block_lb_mc[0x1];
  1435. u8 atomic_like_write_en[0x1];
  1436. u8 latency_sensitive[0x1];
  1437. u8 reserved_at_24[0x1];
  1438. u8 drain_sigerr[0x1];
  1439. u8 reserved_at_26[0x2];
  1440. u8 pd[0x18];
  1441. u8 mtu[0x3];
  1442. u8 log_msg_max[0x5];
  1443. u8 reserved_at_48[0x1];
  1444. u8 log_rq_size[0x4];
  1445. u8 log_rq_stride[0x3];
  1446. u8 no_sq[0x1];
  1447. u8 log_sq_size[0x4];
  1448. u8 reserved_at_55[0x6];
  1449. u8 rlky[0x1];
  1450. u8 ulp_stateless_offload_mode[0x4];
  1451. u8 counter_set_id[0x8];
  1452. u8 uar_page[0x18];
  1453. u8 reserved_at_80[0x8];
  1454. u8 user_index[0x18];
  1455. u8 reserved_at_a0[0x3];
  1456. u8 log_page_size[0x5];
  1457. u8 remote_qpn[0x18];
  1458. struct mlx5_ifc_ads_bits primary_address_path;
  1459. struct mlx5_ifc_ads_bits secondary_address_path;
  1460. u8 log_ack_req_freq[0x4];
  1461. u8 reserved_at_384[0x4];
  1462. u8 log_sra_max[0x3];
  1463. u8 reserved_at_38b[0x2];
  1464. u8 retry_count[0x3];
  1465. u8 rnr_retry[0x3];
  1466. u8 reserved_at_393[0x1];
  1467. u8 fre[0x1];
  1468. u8 cur_rnr_retry[0x3];
  1469. u8 cur_retry_count[0x3];
  1470. u8 reserved_at_39b[0x5];
  1471. u8 reserved_at_3a0[0x20];
  1472. u8 reserved_at_3c0[0x8];
  1473. u8 next_send_psn[0x18];
  1474. u8 reserved_at_3e0[0x8];
  1475. u8 cqn_snd[0x18];
  1476. u8 reserved_at_400[0x8];
  1477. u8 deth_sqpn[0x18];
  1478. u8 reserved_at_420[0x20];
  1479. u8 reserved_at_440[0x8];
  1480. u8 last_acked_psn[0x18];
  1481. u8 reserved_at_460[0x8];
  1482. u8 ssn[0x18];
  1483. u8 reserved_at_480[0x8];
  1484. u8 log_rra_max[0x3];
  1485. u8 reserved_at_48b[0x1];
  1486. u8 atomic_mode[0x4];
  1487. u8 rre[0x1];
  1488. u8 rwe[0x1];
  1489. u8 rae[0x1];
  1490. u8 reserved_at_493[0x1];
  1491. u8 page_offset[0x6];
  1492. u8 reserved_at_49a[0x3];
  1493. u8 cd_slave_receive[0x1];
  1494. u8 cd_slave_send[0x1];
  1495. u8 cd_master[0x1];
  1496. u8 reserved_at_4a0[0x3];
  1497. u8 min_rnr_nak[0x5];
  1498. u8 next_rcv_psn[0x18];
  1499. u8 reserved_at_4c0[0x8];
  1500. u8 xrcd[0x18];
  1501. u8 reserved_at_4e0[0x8];
  1502. u8 cqn_rcv[0x18];
  1503. u8 dbr_addr[0x40];
  1504. u8 q_key[0x20];
  1505. u8 reserved_at_560[0x5];
  1506. u8 rq_type[0x3];
  1507. u8 srqn_rmpn_xrqn[0x18];
  1508. u8 reserved_at_580[0x8];
  1509. u8 rmsn[0x18];
  1510. u8 hw_sq_wqebb_counter[0x10];
  1511. u8 sw_sq_wqebb_counter[0x10];
  1512. u8 hw_rq_counter[0x20];
  1513. u8 sw_rq_counter[0x20];
  1514. u8 reserved_at_600[0x20];
  1515. u8 reserved_at_620[0xf];
  1516. u8 cgs[0x1];
  1517. u8 cs_req[0x8];
  1518. u8 cs_res[0x8];
  1519. u8 dc_access_key[0x40];
  1520. u8 reserved_at_680[0xc0];
  1521. };
  1522. struct mlx5_ifc_roce_addr_layout_bits {
  1523. u8 source_l3_address[16][0x8];
  1524. u8 reserved_at_80[0x3];
  1525. u8 vlan_valid[0x1];
  1526. u8 vlan_id[0xc];
  1527. u8 source_mac_47_32[0x10];
  1528. u8 source_mac_31_0[0x20];
  1529. u8 reserved_at_c0[0x14];
  1530. u8 roce_l3_type[0x4];
  1531. u8 roce_version[0x8];
  1532. u8 reserved_at_e0[0x20];
  1533. };
  1534. union mlx5_ifc_hca_cap_union_bits {
  1535. struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
  1536. struct mlx5_ifc_odp_cap_bits odp_cap;
  1537. struct mlx5_ifc_atomic_caps_bits atomic_caps;
  1538. struct mlx5_ifc_roce_cap_bits roce_cap;
  1539. struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
  1540. struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
  1541. struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
  1542. struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
  1543. struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
  1544. struct mlx5_ifc_qos_cap_bits qos_cap;
  1545. u8 reserved_at_0[0x8000];
  1546. };
  1547. enum {
  1548. MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
  1549. MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
  1550. MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
  1551. MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8,
  1552. MLX5_FLOW_CONTEXT_ACTION_ENCAP = 0x10,
  1553. MLX5_FLOW_CONTEXT_ACTION_DECAP = 0x20,
  1554. };
  1555. struct mlx5_ifc_flow_context_bits {
  1556. u8 reserved_at_0[0x20];
  1557. u8 group_id[0x20];
  1558. u8 reserved_at_40[0x8];
  1559. u8 flow_tag[0x18];
  1560. u8 reserved_at_60[0x10];
  1561. u8 action[0x10];
  1562. u8 reserved_at_80[0x8];
  1563. u8 destination_list_size[0x18];
  1564. u8 reserved_at_a0[0x8];
  1565. u8 flow_counter_list_size[0x18];
  1566. u8 encap_id[0x20];
  1567. u8 reserved_at_e0[0x120];
  1568. struct mlx5_ifc_fte_match_param_bits match_value;
  1569. u8 reserved_at_1200[0x600];
  1570. union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
  1571. };
  1572. enum {
  1573. MLX5_XRC_SRQC_STATE_GOOD = 0x0,
  1574. MLX5_XRC_SRQC_STATE_ERROR = 0x1,
  1575. };
  1576. struct mlx5_ifc_xrc_srqc_bits {
  1577. u8 state[0x4];
  1578. u8 log_xrc_srq_size[0x4];
  1579. u8 reserved_at_8[0x18];
  1580. u8 wq_signature[0x1];
  1581. u8 cont_srq[0x1];
  1582. u8 reserved_at_22[0x1];
  1583. u8 rlky[0x1];
  1584. u8 basic_cyclic_rcv_wqe[0x1];
  1585. u8 log_rq_stride[0x3];
  1586. u8 xrcd[0x18];
  1587. u8 page_offset[0x6];
  1588. u8 reserved_at_46[0x2];
  1589. u8 cqn[0x18];
  1590. u8 reserved_at_60[0x20];
  1591. u8 user_index_equal_xrc_srqn[0x1];
  1592. u8 reserved_at_81[0x1];
  1593. u8 log_page_size[0x6];
  1594. u8 user_index[0x18];
  1595. u8 reserved_at_a0[0x20];
  1596. u8 reserved_at_c0[0x8];
  1597. u8 pd[0x18];
  1598. u8 lwm[0x10];
  1599. u8 wqe_cnt[0x10];
  1600. u8 reserved_at_100[0x40];
  1601. u8 db_record_addr_h[0x20];
  1602. u8 db_record_addr_l[0x1e];
  1603. u8 reserved_at_17e[0x2];
  1604. u8 reserved_at_180[0x80];
  1605. };
  1606. struct mlx5_ifc_traffic_counter_bits {
  1607. u8 packets[0x40];
  1608. u8 octets[0x40];
  1609. };
  1610. struct mlx5_ifc_tisc_bits {
  1611. u8 strict_lag_tx_port_affinity[0x1];
  1612. u8 reserved_at_1[0x3];
  1613. u8 lag_tx_port_affinity[0x04];
  1614. u8 reserved_at_8[0x4];
  1615. u8 prio[0x4];
  1616. u8 reserved_at_10[0x10];
  1617. u8 reserved_at_20[0x100];
  1618. u8 reserved_at_120[0x8];
  1619. u8 transport_domain[0x18];
  1620. u8 reserved_at_140[0x3c0];
  1621. };
  1622. enum {
  1623. MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
  1624. MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
  1625. };
  1626. enum {
  1627. MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
  1628. MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
  1629. };
  1630. enum {
  1631. MLX5_RX_HASH_FN_NONE = 0x0,
  1632. MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
  1633. MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
  1634. };
  1635. enum {
  1636. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_ = 0x1,
  1637. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_ = 0x2,
  1638. };
  1639. struct mlx5_ifc_tirc_bits {
  1640. u8 reserved_at_0[0x20];
  1641. u8 disp_type[0x4];
  1642. u8 reserved_at_24[0x1c];
  1643. u8 reserved_at_40[0x40];
  1644. u8 reserved_at_80[0x4];
  1645. u8 lro_timeout_period_usecs[0x10];
  1646. u8 lro_enable_mask[0x4];
  1647. u8 lro_max_ip_payload_size[0x8];
  1648. u8 reserved_at_a0[0x40];
  1649. u8 reserved_at_e0[0x8];
  1650. u8 inline_rqn[0x18];
  1651. u8 rx_hash_symmetric[0x1];
  1652. u8 reserved_at_101[0x1];
  1653. u8 tunneled_offload_en[0x1];
  1654. u8 reserved_at_103[0x5];
  1655. u8 indirect_table[0x18];
  1656. u8 rx_hash_fn[0x4];
  1657. u8 reserved_at_124[0x2];
  1658. u8 self_lb_block[0x2];
  1659. u8 transport_domain[0x18];
  1660. u8 rx_hash_toeplitz_key[10][0x20];
  1661. struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
  1662. struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
  1663. u8 reserved_at_2c0[0x4c0];
  1664. };
  1665. enum {
  1666. MLX5_SRQC_STATE_GOOD = 0x0,
  1667. MLX5_SRQC_STATE_ERROR = 0x1,
  1668. };
  1669. struct mlx5_ifc_srqc_bits {
  1670. u8 state[0x4];
  1671. u8 log_srq_size[0x4];
  1672. u8 reserved_at_8[0x18];
  1673. u8 wq_signature[0x1];
  1674. u8 cont_srq[0x1];
  1675. u8 reserved_at_22[0x1];
  1676. u8 rlky[0x1];
  1677. u8 reserved_at_24[0x1];
  1678. u8 log_rq_stride[0x3];
  1679. u8 xrcd[0x18];
  1680. u8 page_offset[0x6];
  1681. u8 reserved_at_46[0x2];
  1682. u8 cqn[0x18];
  1683. u8 reserved_at_60[0x20];
  1684. u8 reserved_at_80[0x2];
  1685. u8 log_page_size[0x6];
  1686. u8 reserved_at_88[0x18];
  1687. u8 reserved_at_a0[0x20];
  1688. u8 reserved_at_c0[0x8];
  1689. u8 pd[0x18];
  1690. u8 lwm[0x10];
  1691. u8 wqe_cnt[0x10];
  1692. u8 reserved_at_100[0x40];
  1693. u8 dbr_addr[0x40];
  1694. u8 reserved_at_180[0x80];
  1695. };
  1696. enum {
  1697. MLX5_SQC_STATE_RST = 0x0,
  1698. MLX5_SQC_STATE_RDY = 0x1,
  1699. MLX5_SQC_STATE_ERR = 0x3,
  1700. };
  1701. struct mlx5_ifc_sqc_bits {
  1702. u8 rlky[0x1];
  1703. u8 cd_master[0x1];
  1704. u8 fre[0x1];
  1705. u8 flush_in_error_en[0x1];
  1706. u8 reserved_at_4[0x1];
  1707. u8 min_wqe_inline_mode[0x3];
  1708. u8 state[0x4];
  1709. u8 reg_umr[0x1];
  1710. u8 reserved_at_d[0x13];
  1711. u8 reserved_at_20[0x8];
  1712. u8 user_index[0x18];
  1713. u8 reserved_at_40[0x8];
  1714. u8 cqn[0x18];
  1715. u8 reserved_at_60[0x90];
  1716. u8 packet_pacing_rate_limit_index[0x10];
  1717. u8 tis_lst_sz[0x10];
  1718. u8 reserved_at_110[0x10];
  1719. u8 reserved_at_120[0x40];
  1720. u8 reserved_at_160[0x8];
  1721. u8 tis_num_0[0x18];
  1722. struct mlx5_ifc_wq_bits wq;
  1723. };
  1724. struct mlx5_ifc_rqtc_bits {
  1725. u8 reserved_at_0[0xa0];
  1726. u8 reserved_at_a0[0x10];
  1727. u8 rqt_max_size[0x10];
  1728. u8 reserved_at_c0[0x10];
  1729. u8 rqt_actual_size[0x10];
  1730. u8 reserved_at_e0[0x6a0];
  1731. struct mlx5_ifc_rq_num_bits rq_num[0];
  1732. };
  1733. enum {
  1734. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  1735. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
  1736. };
  1737. enum {
  1738. MLX5_RQC_STATE_RST = 0x0,
  1739. MLX5_RQC_STATE_RDY = 0x1,
  1740. MLX5_RQC_STATE_ERR = 0x3,
  1741. };
  1742. struct mlx5_ifc_rqc_bits {
  1743. u8 rlky[0x1];
  1744. u8 reserved_at_1[0x1];
  1745. u8 scatter_fcs[0x1];
  1746. u8 vsd[0x1];
  1747. u8 mem_rq_type[0x4];
  1748. u8 state[0x4];
  1749. u8 reserved_at_c[0x1];
  1750. u8 flush_in_error_en[0x1];
  1751. u8 reserved_at_e[0x12];
  1752. u8 reserved_at_20[0x8];
  1753. u8 user_index[0x18];
  1754. u8 reserved_at_40[0x8];
  1755. u8 cqn[0x18];
  1756. u8 counter_set_id[0x8];
  1757. u8 reserved_at_68[0x18];
  1758. u8 reserved_at_80[0x8];
  1759. u8 rmpn[0x18];
  1760. u8 reserved_at_a0[0xe0];
  1761. struct mlx5_ifc_wq_bits wq;
  1762. };
  1763. enum {
  1764. MLX5_RMPC_STATE_RDY = 0x1,
  1765. MLX5_RMPC_STATE_ERR = 0x3,
  1766. };
  1767. struct mlx5_ifc_rmpc_bits {
  1768. u8 reserved_at_0[0x8];
  1769. u8 state[0x4];
  1770. u8 reserved_at_c[0x14];
  1771. u8 basic_cyclic_rcv_wqe[0x1];
  1772. u8 reserved_at_21[0x1f];
  1773. u8 reserved_at_40[0x140];
  1774. struct mlx5_ifc_wq_bits wq;
  1775. };
  1776. struct mlx5_ifc_nic_vport_context_bits {
  1777. u8 reserved_at_0[0x5];
  1778. u8 min_wqe_inline_mode[0x3];
  1779. u8 reserved_at_8[0x17];
  1780. u8 roce_en[0x1];
  1781. u8 arm_change_event[0x1];
  1782. u8 reserved_at_21[0x1a];
  1783. u8 event_on_mtu[0x1];
  1784. u8 event_on_promisc_change[0x1];
  1785. u8 event_on_vlan_change[0x1];
  1786. u8 event_on_mc_address_change[0x1];
  1787. u8 event_on_uc_address_change[0x1];
  1788. u8 reserved_at_40[0xf0];
  1789. u8 mtu[0x10];
  1790. u8 system_image_guid[0x40];
  1791. u8 port_guid[0x40];
  1792. u8 node_guid[0x40];
  1793. u8 reserved_at_200[0x140];
  1794. u8 qkey_violation_counter[0x10];
  1795. u8 reserved_at_350[0x430];
  1796. u8 promisc_uc[0x1];
  1797. u8 promisc_mc[0x1];
  1798. u8 promisc_all[0x1];
  1799. u8 reserved_at_783[0x2];
  1800. u8 allowed_list_type[0x3];
  1801. u8 reserved_at_788[0xc];
  1802. u8 allowed_list_size[0xc];
  1803. struct mlx5_ifc_mac_address_layout_bits permanent_address;
  1804. u8 reserved_at_7e0[0x20];
  1805. u8 current_uc_mac_address[0][0x40];
  1806. };
  1807. enum {
  1808. MLX5_MKC_ACCESS_MODE_PA = 0x0,
  1809. MLX5_MKC_ACCESS_MODE_MTT = 0x1,
  1810. MLX5_MKC_ACCESS_MODE_KLMS = 0x2,
  1811. };
  1812. struct mlx5_ifc_mkc_bits {
  1813. u8 reserved_at_0[0x1];
  1814. u8 free[0x1];
  1815. u8 reserved_at_2[0xd];
  1816. u8 small_fence_on_rdma_read_response[0x1];
  1817. u8 umr_en[0x1];
  1818. u8 a[0x1];
  1819. u8 rw[0x1];
  1820. u8 rr[0x1];
  1821. u8 lw[0x1];
  1822. u8 lr[0x1];
  1823. u8 access_mode[0x2];
  1824. u8 reserved_at_18[0x8];
  1825. u8 qpn[0x18];
  1826. u8 mkey_7_0[0x8];
  1827. u8 reserved_at_40[0x20];
  1828. u8 length64[0x1];
  1829. u8 bsf_en[0x1];
  1830. u8 sync_umr[0x1];
  1831. u8 reserved_at_63[0x2];
  1832. u8 expected_sigerr_count[0x1];
  1833. u8 reserved_at_66[0x1];
  1834. u8 en_rinval[0x1];
  1835. u8 pd[0x18];
  1836. u8 start_addr[0x40];
  1837. u8 len[0x40];
  1838. u8 bsf_octword_size[0x20];
  1839. u8 reserved_at_120[0x80];
  1840. u8 translations_octword_size[0x20];
  1841. u8 reserved_at_1c0[0x1b];
  1842. u8 log_page_size[0x5];
  1843. u8 reserved_at_1e0[0x20];
  1844. };
  1845. struct mlx5_ifc_pkey_bits {
  1846. u8 reserved_at_0[0x10];
  1847. u8 pkey[0x10];
  1848. };
  1849. struct mlx5_ifc_array128_auto_bits {
  1850. u8 array128_auto[16][0x8];
  1851. };
  1852. struct mlx5_ifc_hca_vport_context_bits {
  1853. u8 field_select[0x20];
  1854. u8 reserved_at_20[0xe0];
  1855. u8 sm_virt_aware[0x1];
  1856. u8 has_smi[0x1];
  1857. u8 has_raw[0x1];
  1858. u8 grh_required[0x1];
  1859. u8 reserved_at_104[0xc];
  1860. u8 port_physical_state[0x4];
  1861. u8 vport_state_policy[0x4];
  1862. u8 port_state[0x4];
  1863. u8 vport_state[0x4];
  1864. u8 reserved_at_120[0x20];
  1865. u8 system_image_guid[0x40];
  1866. u8 port_guid[0x40];
  1867. u8 node_guid[0x40];
  1868. u8 cap_mask1[0x20];
  1869. u8 cap_mask1_field_select[0x20];
  1870. u8 cap_mask2[0x20];
  1871. u8 cap_mask2_field_select[0x20];
  1872. u8 reserved_at_280[0x80];
  1873. u8 lid[0x10];
  1874. u8 reserved_at_310[0x4];
  1875. u8 init_type_reply[0x4];
  1876. u8 lmc[0x3];
  1877. u8 subnet_timeout[0x5];
  1878. u8 sm_lid[0x10];
  1879. u8 sm_sl[0x4];
  1880. u8 reserved_at_334[0xc];
  1881. u8 qkey_violation_counter[0x10];
  1882. u8 pkey_violation_counter[0x10];
  1883. u8 reserved_at_360[0xca0];
  1884. };
  1885. struct mlx5_ifc_esw_vport_context_bits {
  1886. u8 reserved_at_0[0x3];
  1887. u8 vport_svlan_strip[0x1];
  1888. u8 vport_cvlan_strip[0x1];
  1889. u8 vport_svlan_insert[0x1];
  1890. u8 vport_cvlan_insert[0x2];
  1891. u8 reserved_at_8[0x18];
  1892. u8 reserved_at_20[0x20];
  1893. u8 svlan_cfi[0x1];
  1894. u8 svlan_pcp[0x3];
  1895. u8 svlan_id[0xc];
  1896. u8 cvlan_cfi[0x1];
  1897. u8 cvlan_pcp[0x3];
  1898. u8 cvlan_id[0xc];
  1899. u8 reserved_at_60[0x7a0];
  1900. };
  1901. enum {
  1902. MLX5_EQC_STATUS_OK = 0x0,
  1903. MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
  1904. };
  1905. enum {
  1906. MLX5_EQC_ST_ARMED = 0x9,
  1907. MLX5_EQC_ST_FIRED = 0xa,
  1908. };
  1909. struct mlx5_ifc_eqc_bits {
  1910. u8 status[0x4];
  1911. u8 reserved_at_4[0x9];
  1912. u8 ec[0x1];
  1913. u8 oi[0x1];
  1914. u8 reserved_at_f[0x5];
  1915. u8 st[0x4];
  1916. u8 reserved_at_18[0x8];
  1917. u8 reserved_at_20[0x20];
  1918. u8 reserved_at_40[0x14];
  1919. u8 page_offset[0x6];
  1920. u8 reserved_at_5a[0x6];
  1921. u8 reserved_at_60[0x3];
  1922. u8 log_eq_size[0x5];
  1923. u8 uar_page[0x18];
  1924. u8 reserved_at_80[0x20];
  1925. u8 reserved_at_a0[0x18];
  1926. u8 intr[0x8];
  1927. u8 reserved_at_c0[0x3];
  1928. u8 log_page_size[0x5];
  1929. u8 reserved_at_c8[0x18];
  1930. u8 reserved_at_e0[0x60];
  1931. u8 reserved_at_140[0x8];
  1932. u8 consumer_counter[0x18];
  1933. u8 reserved_at_160[0x8];
  1934. u8 producer_counter[0x18];
  1935. u8 reserved_at_180[0x80];
  1936. };
  1937. enum {
  1938. MLX5_DCTC_STATE_ACTIVE = 0x0,
  1939. MLX5_DCTC_STATE_DRAINING = 0x1,
  1940. MLX5_DCTC_STATE_DRAINED = 0x2,
  1941. };
  1942. enum {
  1943. MLX5_DCTC_CS_RES_DISABLE = 0x0,
  1944. MLX5_DCTC_CS_RES_NA = 0x1,
  1945. MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
  1946. };
  1947. enum {
  1948. MLX5_DCTC_MTU_256_BYTES = 0x1,
  1949. MLX5_DCTC_MTU_512_BYTES = 0x2,
  1950. MLX5_DCTC_MTU_1K_BYTES = 0x3,
  1951. MLX5_DCTC_MTU_2K_BYTES = 0x4,
  1952. MLX5_DCTC_MTU_4K_BYTES = 0x5,
  1953. };
  1954. struct mlx5_ifc_dctc_bits {
  1955. u8 reserved_at_0[0x4];
  1956. u8 state[0x4];
  1957. u8 reserved_at_8[0x18];
  1958. u8 reserved_at_20[0x8];
  1959. u8 user_index[0x18];
  1960. u8 reserved_at_40[0x8];
  1961. u8 cqn[0x18];
  1962. u8 counter_set_id[0x8];
  1963. u8 atomic_mode[0x4];
  1964. u8 rre[0x1];
  1965. u8 rwe[0x1];
  1966. u8 rae[0x1];
  1967. u8 atomic_like_write_en[0x1];
  1968. u8 latency_sensitive[0x1];
  1969. u8 rlky[0x1];
  1970. u8 free_ar[0x1];
  1971. u8 reserved_at_73[0xd];
  1972. u8 reserved_at_80[0x8];
  1973. u8 cs_res[0x8];
  1974. u8 reserved_at_90[0x3];
  1975. u8 min_rnr_nak[0x5];
  1976. u8 reserved_at_98[0x8];
  1977. u8 reserved_at_a0[0x8];
  1978. u8 srqn_xrqn[0x18];
  1979. u8 reserved_at_c0[0x8];
  1980. u8 pd[0x18];
  1981. u8 tclass[0x8];
  1982. u8 reserved_at_e8[0x4];
  1983. u8 flow_label[0x14];
  1984. u8 dc_access_key[0x40];
  1985. u8 reserved_at_140[0x5];
  1986. u8 mtu[0x3];
  1987. u8 port[0x8];
  1988. u8 pkey_index[0x10];
  1989. u8 reserved_at_160[0x8];
  1990. u8 my_addr_index[0x8];
  1991. u8 reserved_at_170[0x8];
  1992. u8 hop_limit[0x8];
  1993. u8 dc_access_key_violation_count[0x20];
  1994. u8 reserved_at_1a0[0x14];
  1995. u8 dei_cfi[0x1];
  1996. u8 eth_prio[0x3];
  1997. u8 ecn[0x2];
  1998. u8 dscp[0x6];
  1999. u8 reserved_at_1c0[0x40];
  2000. };
  2001. enum {
  2002. MLX5_CQC_STATUS_OK = 0x0,
  2003. MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
  2004. MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
  2005. };
  2006. enum {
  2007. MLX5_CQC_CQE_SZ_64_BYTES = 0x0,
  2008. MLX5_CQC_CQE_SZ_128_BYTES = 0x1,
  2009. };
  2010. enum {
  2011. MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6,
  2012. MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9,
  2013. MLX5_CQC_ST_FIRED = 0xa,
  2014. };
  2015. enum {
  2016. MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
  2017. MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
  2018. MLX5_CQ_PERIOD_NUM_MODES
  2019. };
  2020. struct mlx5_ifc_cqc_bits {
  2021. u8 status[0x4];
  2022. u8 reserved_at_4[0x4];
  2023. u8 cqe_sz[0x3];
  2024. u8 cc[0x1];
  2025. u8 reserved_at_c[0x1];
  2026. u8 scqe_break_moderation_en[0x1];
  2027. u8 oi[0x1];
  2028. u8 cq_period_mode[0x2];
  2029. u8 cqe_comp_en[0x1];
  2030. u8 mini_cqe_res_format[0x2];
  2031. u8 st[0x4];
  2032. u8 reserved_at_18[0x8];
  2033. u8 reserved_at_20[0x20];
  2034. u8 reserved_at_40[0x14];
  2035. u8 page_offset[0x6];
  2036. u8 reserved_at_5a[0x6];
  2037. u8 reserved_at_60[0x3];
  2038. u8 log_cq_size[0x5];
  2039. u8 uar_page[0x18];
  2040. u8 reserved_at_80[0x4];
  2041. u8 cq_period[0xc];
  2042. u8 cq_max_count[0x10];
  2043. u8 reserved_at_a0[0x18];
  2044. u8 c_eqn[0x8];
  2045. u8 reserved_at_c0[0x3];
  2046. u8 log_page_size[0x5];
  2047. u8 reserved_at_c8[0x18];
  2048. u8 reserved_at_e0[0x20];
  2049. u8 reserved_at_100[0x8];
  2050. u8 last_notified_index[0x18];
  2051. u8 reserved_at_120[0x8];
  2052. u8 last_solicit_index[0x18];
  2053. u8 reserved_at_140[0x8];
  2054. u8 consumer_counter[0x18];
  2055. u8 reserved_at_160[0x8];
  2056. u8 producer_counter[0x18];
  2057. u8 reserved_at_180[0x40];
  2058. u8 dbr_addr[0x40];
  2059. };
  2060. union mlx5_ifc_cong_control_roce_ecn_auto_bits {
  2061. struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
  2062. struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
  2063. struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
  2064. u8 reserved_at_0[0x800];
  2065. };
  2066. struct mlx5_ifc_query_adapter_param_block_bits {
  2067. u8 reserved_at_0[0xc0];
  2068. u8 reserved_at_c0[0x8];
  2069. u8 ieee_vendor_id[0x18];
  2070. u8 reserved_at_e0[0x10];
  2071. u8 vsd_vendor_id[0x10];
  2072. u8 vsd[208][0x8];
  2073. u8 vsd_contd_psid[16][0x8];
  2074. };
  2075. enum {
  2076. MLX5_XRQC_STATE_GOOD = 0x0,
  2077. MLX5_XRQC_STATE_ERROR = 0x1,
  2078. };
  2079. enum {
  2080. MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
  2081. MLX5_XRQC_TOPOLOGY_TAG_MATCHING = 0x1,
  2082. };
  2083. enum {
  2084. MLX5_XRQC_OFFLOAD_RNDV = 0x1,
  2085. };
  2086. struct mlx5_ifc_tag_matching_topology_context_bits {
  2087. u8 log_matching_list_sz[0x4];
  2088. u8 reserved_at_4[0xc];
  2089. u8 append_next_index[0x10];
  2090. u8 sw_phase_cnt[0x10];
  2091. u8 hw_phase_cnt[0x10];
  2092. u8 reserved_at_40[0x40];
  2093. };
  2094. struct mlx5_ifc_xrqc_bits {
  2095. u8 state[0x4];
  2096. u8 rlkey[0x1];
  2097. u8 reserved_at_5[0xf];
  2098. u8 topology[0x4];
  2099. u8 reserved_at_18[0x4];
  2100. u8 offload[0x4];
  2101. u8 reserved_at_20[0x8];
  2102. u8 user_index[0x18];
  2103. u8 reserved_at_40[0x8];
  2104. u8 cqn[0x18];
  2105. u8 reserved_at_60[0xa0];
  2106. struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
  2107. u8 reserved_at_180[0x200];
  2108. struct mlx5_ifc_wq_bits wq;
  2109. };
  2110. union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
  2111. struct mlx5_ifc_modify_field_select_bits modify_field_select;
  2112. struct mlx5_ifc_resize_field_select_bits resize_field_select;
  2113. u8 reserved_at_0[0x20];
  2114. };
  2115. union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
  2116. struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
  2117. struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
  2118. struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
  2119. u8 reserved_at_0[0x20];
  2120. };
  2121. union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
  2122. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
  2123. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
  2124. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
  2125. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
  2126. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
  2127. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
  2128. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
  2129. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
  2130. struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
  2131. u8 reserved_at_0[0x7c0];
  2132. };
  2133. union mlx5_ifc_event_auto_bits {
  2134. struct mlx5_ifc_comp_event_bits comp_event;
  2135. struct mlx5_ifc_dct_events_bits dct_events;
  2136. struct mlx5_ifc_qp_events_bits qp_events;
  2137. struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
  2138. struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
  2139. struct mlx5_ifc_cq_error_bits cq_error;
  2140. struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
  2141. struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
  2142. struct mlx5_ifc_gpio_event_bits gpio_event;
  2143. struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
  2144. struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
  2145. struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
  2146. u8 reserved_at_0[0xe0];
  2147. };
  2148. struct mlx5_ifc_health_buffer_bits {
  2149. u8 reserved_at_0[0x100];
  2150. u8 assert_existptr[0x20];
  2151. u8 assert_callra[0x20];
  2152. u8 reserved_at_140[0x40];
  2153. u8 fw_version[0x20];
  2154. u8 hw_id[0x20];
  2155. u8 reserved_at_1c0[0x20];
  2156. u8 irisc_index[0x8];
  2157. u8 synd[0x8];
  2158. u8 ext_synd[0x10];
  2159. };
  2160. struct mlx5_ifc_register_loopback_control_bits {
  2161. u8 no_lb[0x1];
  2162. u8 reserved_at_1[0x7];
  2163. u8 port[0x8];
  2164. u8 reserved_at_10[0x10];
  2165. u8 reserved_at_20[0x60];
  2166. };
  2167. struct mlx5_ifc_teardown_hca_out_bits {
  2168. u8 status[0x8];
  2169. u8 reserved_at_8[0x18];
  2170. u8 syndrome[0x20];
  2171. u8 reserved_at_40[0x40];
  2172. };
  2173. enum {
  2174. MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
  2175. MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE = 0x1,
  2176. };
  2177. struct mlx5_ifc_teardown_hca_in_bits {
  2178. u8 opcode[0x10];
  2179. u8 reserved_at_10[0x10];
  2180. u8 reserved_at_20[0x10];
  2181. u8 op_mod[0x10];
  2182. u8 reserved_at_40[0x10];
  2183. u8 profile[0x10];
  2184. u8 reserved_at_60[0x20];
  2185. };
  2186. struct mlx5_ifc_sqerr2rts_qp_out_bits {
  2187. u8 status[0x8];
  2188. u8 reserved_at_8[0x18];
  2189. u8 syndrome[0x20];
  2190. u8 reserved_at_40[0x40];
  2191. };
  2192. struct mlx5_ifc_sqerr2rts_qp_in_bits {
  2193. u8 opcode[0x10];
  2194. u8 reserved_at_10[0x10];
  2195. u8 reserved_at_20[0x10];
  2196. u8 op_mod[0x10];
  2197. u8 reserved_at_40[0x8];
  2198. u8 qpn[0x18];
  2199. u8 reserved_at_60[0x20];
  2200. u8 opt_param_mask[0x20];
  2201. u8 reserved_at_a0[0x20];
  2202. struct mlx5_ifc_qpc_bits qpc;
  2203. u8 reserved_at_800[0x80];
  2204. };
  2205. struct mlx5_ifc_sqd2rts_qp_out_bits {
  2206. u8 status[0x8];
  2207. u8 reserved_at_8[0x18];
  2208. u8 syndrome[0x20];
  2209. u8 reserved_at_40[0x40];
  2210. };
  2211. struct mlx5_ifc_sqd2rts_qp_in_bits {
  2212. u8 opcode[0x10];
  2213. u8 reserved_at_10[0x10];
  2214. u8 reserved_at_20[0x10];
  2215. u8 op_mod[0x10];
  2216. u8 reserved_at_40[0x8];
  2217. u8 qpn[0x18];
  2218. u8 reserved_at_60[0x20];
  2219. u8 opt_param_mask[0x20];
  2220. u8 reserved_at_a0[0x20];
  2221. struct mlx5_ifc_qpc_bits qpc;
  2222. u8 reserved_at_800[0x80];
  2223. };
  2224. struct mlx5_ifc_set_roce_address_out_bits {
  2225. u8 status[0x8];
  2226. u8 reserved_at_8[0x18];
  2227. u8 syndrome[0x20];
  2228. u8 reserved_at_40[0x40];
  2229. };
  2230. struct mlx5_ifc_set_roce_address_in_bits {
  2231. u8 opcode[0x10];
  2232. u8 reserved_at_10[0x10];
  2233. u8 reserved_at_20[0x10];
  2234. u8 op_mod[0x10];
  2235. u8 roce_address_index[0x10];
  2236. u8 reserved_at_50[0x10];
  2237. u8 reserved_at_60[0x20];
  2238. struct mlx5_ifc_roce_addr_layout_bits roce_address;
  2239. };
  2240. struct mlx5_ifc_set_mad_demux_out_bits {
  2241. u8 status[0x8];
  2242. u8 reserved_at_8[0x18];
  2243. u8 syndrome[0x20];
  2244. u8 reserved_at_40[0x40];
  2245. };
  2246. enum {
  2247. MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
  2248. MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
  2249. };
  2250. struct mlx5_ifc_set_mad_demux_in_bits {
  2251. u8 opcode[0x10];
  2252. u8 reserved_at_10[0x10];
  2253. u8 reserved_at_20[0x10];
  2254. u8 op_mod[0x10];
  2255. u8 reserved_at_40[0x20];
  2256. u8 reserved_at_60[0x6];
  2257. u8 demux_mode[0x2];
  2258. u8 reserved_at_68[0x18];
  2259. };
  2260. struct mlx5_ifc_set_l2_table_entry_out_bits {
  2261. u8 status[0x8];
  2262. u8 reserved_at_8[0x18];
  2263. u8 syndrome[0x20];
  2264. u8 reserved_at_40[0x40];
  2265. };
  2266. struct mlx5_ifc_set_l2_table_entry_in_bits {
  2267. u8 opcode[0x10];
  2268. u8 reserved_at_10[0x10];
  2269. u8 reserved_at_20[0x10];
  2270. u8 op_mod[0x10];
  2271. u8 reserved_at_40[0x60];
  2272. u8 reserved_at_a0[0x8];
  2273. u8 table_index[0x18];
  2274. u8 reserved_at_c0[0x20];
  2275. u8 reserved_at_e0[0x13];
  2276. u8 vlan_valid[0x1];
  2277. u8 vlan[0xc];
  2278. struct mlx5_ifc_mac_address_layout_bits mac_address;
  2279. u8 reserved_at_140[0xc0];
  2280. };
  2281. struct mlx5_ifc_set_issi_out_bits {
  2282. u8 status[0x8];
  2283. u8 reserved_at_8[0x18];
  2284. u8 syndrome[0x20];
  2285. u8 reserved_at_40[0x40];
  2286. };
  2287. struct mlx5_ifc_set_issi_in_bits {
  2288. u8 opcode[0x10];
  2289. u8 reserved_at_10[0x10];
  2290. u8 reserved_at_20[0x10];
  2291. u8 op_mod[0x10];
  2292. u8 reserved_at_40[0x10];
  2293. u8 current_issi[0x10];
  2294. u8 reserved_at_60[0x20];
  2295. };
  2296. struct mlx5_ifc_set_hca_cap_out_bits {
  2297. u8 status[0x8];
  2298. u8 reserved_at_8[0x18];
  2299. u8 syndrome[0x20];
  2300. u8 reserved_at_40[0x40];
  2301. };
  2302. struct mlx5_ifc_set_hca_cap_in_bits {
  2303. u8 opcode[0x10];
  2304. u8 reserved_at_10[0x10];
  2305. u8 reserved_at_20[0x10];
  2306. u8 op_mod[0x10];
  2307. u8 reserved_at_40[0x40];
  2308. union mlx5_ifc_hca_cap_union_bits capability;
  2309. };
  2310. enum {
  2311. MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0,
  2312. MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1,
  2313. MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2,
  2314. MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3
  2315. };
  2316. struct mlx5_ifc_set_fte_out_bits {
  2317. u8 status[0x8];
  2318. u8 reserved_at_8[0x18];
  2319. u8 syndrome[0x20];
  2320. u8 reserved_at_40[0x40];
  2321. };
  2322. struct mlx5_ifc_set_fte_in_bits {
  2323. u8 opcode[0x10];
  2324. u8 reserved_at_10[0x10];
  2325. u8 reserved_at_20[0x10];
  2326. u8 op_mod[0x10];
  2327. u8 other_vport[0x1];
  2328. u8 reserved_at_41[0xf];
  2329. u8 vport_number[0x10];
  2330. u8 reserved_at_60[0x20];
  2331. u8 table_type[0x8];
  2332. u8 reserved_at_88[0x18];
  2333. u8 reserved_at_a0[0x8];
  2334. u8 table_id[0x18];
  2335. u8 reserved_at_c0[0x18];
  2336. u8 modify_enable_mask[0x8];
  2337. u8 reserved_at_e0[0x20];
  2338. u8 flow_index[0x20];
  2339. u8 reserved_at_120[0xe0];
  2340. struct mlx5_ifc_flow_context_bits flow_context;
  2341. };
  2342. struct mlx5_ifc_rts2rts_qp_out_bits {
  2343. u8 status[0x8];
  2344. u8 reserved_at_8[0x18];
  2345. u8 syndrome[0x20];
  2346. u8 reserved_at_40[0x40];
  2347. };
  2348. struct mlx5_ifc_rts2rts_qp_in_bits {
  2349. u8 opcode[0x10];
  2350. u8 reserved_at_10[0x10];
  2351. u8 reserved_at_20[0x10];
  2352. u8 op_mod[0x10];
  2353. u8 reserved_at_40[0x8];
  2354. u8 qpn[0x18];
  2355. u8 reserved_at_60[0x20];
  2356. u8 opt_param_mask[0x20];
  2357. u8 reserved_at_a0[0x20];
  2358. struct mlx5_ifc_qpc_bits qpc;
  2359. u8 reserved_at_800[0x80];
  2360. };
  2361. struct mlx5_ifc_rtr2rts_qp_out_bits {
  2362. u8 status[0x8];
  2363. u8 reserved_at_8[0x18];
  2364. u8 syndrome[0x20];
  2365. u8 reserved_at_40[0x40];
  2366. };
  2367. struct mlx5_ifc_rtr2rts_qp_in_bits {
  2368. u8 opcode[0x10];
  2369. u8 reserved_at_10[0x10];
  2370. u8 reserved_at_20[0x10];
  2371. u8 op_mod[0x10];
  2372. u8 reserved_at_40[0x8];
  2373. u8 qpn[0x18];
  2374. u8 reserved_at_60[0x20];
  2375. u8 opt_param_mask[0x20];
  2376. u8 reserved_at_a0[0x20];
  2377. struct mlx5_ifc_qpc_bits qpc;
  2378. u8 reserved_at_800[0x80];
  2379. };
  2380. struct mlx5_ifc_rst2init_qp_out_bits {
  2381. u8 status[0x8];
  2382. u8 reserved_at_8[0x18];
  2383. u8 syndrome[0x20];
  2384. u8 reserved_at_40[0x40];
  2385. };
  2386. struct mlx5_ifc_rst2init_qp_in_bits {
  2387. u8 opcode[0x10];
  2388. u8 reserved_at_10[0x10];
  2389. u8 reserved_at_20[0x10];
  2390. u8 op_mod[0x10];
  2391. u8 reserved_at_40[0x8];
  2392. u8 qpn[0x18];
  2393. u8 reserved_at_60[0x20];
  2394. u8 opt_param_mask[0x20];
  2395. u8 reserved_at_a0[0x20];
  2396. struct mlx5_ifc_qpc_bits qpc;
  2397. u8 reserved_at_800[0x80];
  2398. };
  2399. struct mlx5_ifc_query_xrq_out_bits {
  2400. u8 status[0x8];
  2401. u8 reserved_at_8[0x18];
  2402. u8 syndrome[0x20];
  2403. u8 reserved_at_40[0x40];
  2404. struct mlx5_ifc_xrqc_bits xrq_context;
  2405. };
  2406. struct mlx5_ifc_query_xrq_in_bits {
  2407. u8 opcode[0x10];
  2408. u8 reserved_at_10[0x10];
  2409. u8 reserved_at_20[0x10];
  2410. u8 op_mod[0x10];
  2411. u8 reserved_at_40[0x8];
  2412. u8 xrqn[0x18];
  2413. u8 reserved_at_60[0x20];
  2414. };
  2415. struct mlx5_ifc_query_xrc_srq_out_bits {
  2416. u8 status[0x8];
  2417. u8 reserved_at_8[0x18];
  2418. u8 syndrome[0x20];
  2419. u8 reserved_at_40[0x40];
  2420. struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
  2421. u8 reserved_at_280[0x600];
  2422. u8 pas[0][0x40];
  2423. };
  2424. struct mlx5_ifc_query_xrc_srq_in_bits {
  2425. u8 opcode[0x10];
  2426. u8 reserved_at_10[0x10];
  2427. u8 reserved_at_20[0x10];
  2428. u8 op_mod[0x10];
  2429. u8 reserved_at_40[0x8];
  2430. u8 xrc_srqn[0x18];
  2431. u8 reserved_at_60[0x20];
  2432. };
  2433. enum {
  2434. MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
  2435. MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
  2436. };
  2437. struct mlx5_ifc_query_vport_state_out_bits {
  2438. u8 status[0x8];
  2439. u8 reserved_at_8[0x18];
  2440. u8 syndrome[0x20];
  2441. u8 reserved_at_40[0x20];
  2442. u8 reserved_at_60[0x18];
  2443. u8 admin_state[0x4];
  2444. u8 state[0x4];
  2445. };
  2446. enum {
  2447. MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT = 0x0,
  2448. MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT = 0x1,
  2449. };
  2450. struct mlx5_ifc_query_vport_state_in_bits {
  2451. u8 opcode[0x10];
  2452. u8 reserved_at_10[0x10];
  2453. u8 reserved_at_20[0x10];
  2454. u8 op_mod[0x10];
  2455. u8 other_vport[0x1];
  2456. u8 reserved_at_41[0xf];
  2457. u8 vport_number[0x10];
  2458. u8 reserved_at_60[0x20];
  2459. };
  2460. struct mlx5_ifc_query_vport_counter_out_bits {
  2461. u8 status[0x8];
  2462. u8 reserved_at_8[0x18];
  2463. u8 syndrome[0x20];
  2464. u8 reserved_at_40[0x40];
  2465. struct mlx5_ifc_traffic_counter_bits received_errors;
  2466. struct mlx5_ifc_traffic_counter_bits transmit_errors;
  2467. struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
  2468. struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
  2469. struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
  2470. struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
  2471. struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
  2472. struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
  2473. struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
  2474. struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
  2475. struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
  2476. struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
  2477. u8 reserved_at_680[0xa00];
  2478. };
  2479. enum {
  2480. MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
  2481. };
  2482. struct mlx5_ifc_query_vport_counter_in_bits {
  2483. u8 opcode[0x10];
  2484. u8 reserved_at_10[0x10];
  2485. u8 reserved_at_20[0x10];
  2486. u8 op_mod[0x10];
  2487. u8 other_vport[0x1];
  2488. u8 reserved_at_41[0xb];
  2489. u8 port_num[0x4];
  2490. u8 vport_number[0x10];
  2491. u8 reserved_at_60[0x60];
  2492. u8 clear[0x1];
  2493. u8 reserved_at_c1[0x1f];
  2494. u8 reserved_at_e0[0x20];
  2495. };
  2496. struct mlx5_ifc_query_tis_out_bits {
  2497. u8 status[0x8];
  2498. u8 reserved_at_8[0x18];
  2499. u8 syndrome[0x20];
  2500. u8 reserved_at_40[0x40];
  2501. struct mlx5_ifc_tisc_bits tis_context;
  2502. };
  2503. struct mlx5_ifc_query_tis_in_bits {
  2504. u8 opcode[0x10];
  2505. u8 reserved_at_10[0x10];
  2506. u8 reserved_at_20[0x10];
  2507. u8 op_mod[0x10];
  2508. u8 reserved_at_40[0x8];
  2509. u8 tisn[0x18];
  2510. u8 reserved_at_60[0x20];
  2511. };
  2512. struct mlx5_ifc_query_tir_out_bits {
  2513. u8 status[0x8];
  2514. u8 reserved_at_8[0x18];
  2515. u8 syndrome[0x20];
  2516. u8 reserved_at_40[0xc0];
  2517. struct mlx5_ifc_tirc_bits tir_context;
  2518. };
  2519. struct mlx5_ifc_query_tir_in_bits {
  2520. u8 opcode[0x10];
  2521. u8 reserved_at_10[0x10];
  2522. u8 reserved_at_20[0x10];
  2523. u8 op_mod[0x10];
  2524. u8 reserved_at_40[0x8];
  2525. u8 tirn[0x18];
  2526. u8 reserved_at_60[0x20];
  2527. };
  2528. struct mlx5_ifc_query_srq_out_bits {
  2529. u8 status[0x8];
  2530. u8 reserved_at_8[0x18];
  2531. u8 syndrome[0x20];
  2532. u8 reserved_at_40[0x40];
  2533. struct mlx5_ifc_srqc_bits srq_context_entry;
  2534. u8 reserved_at_280[0x600];
  2535. u8 pas[0][0x40];
  2536. };
  2537. struct mlx5_ifc_query_srq_in_bits {
  2538. u8 opcode[0x10];
  2539. u8 reserved_at_10[0x10];
  2540. u8 reserved_at_20[0x10];
  2541. u8 op_mod[0x10];
  2542. u8 reserved_at_40[0x8];
  2543. u8 srqn[0x18];
  2544. u8 reserved_at_60[0x20];
  2545. };
  2546. struct mlx5_ifc_query_sq_out_bits {
  2547. u8 status[0x8];
  2548. u8 reserved_at_8[0x18];
  2549. u8 syndrome[0x20];
  2550. u8 reserved_at_40[0xc0];
  2551. struct mlx5_ifc_sqc_bits sq_context;
  2552. };
  2553. struct mlx5_ifc_query_sq_in_bits {
  2554. u8 opcode[0x10];
  2555. u8 reserved_at_10[0x10];
  2556. u8 reserved_at_20[0x10];
  2557. u8 op_mod[0x10];
  2558. u8 reserved_at_40[0x8];
  2559. u8 sqn[0x18];
  2560. u8 reserved_at_60[0x20];
  2561. };
  2562. struct mlx5_ifc_query_special_contexts_out_bits {
  2563. u8 status[0x8];
  2564. u8 reserved_at_8[0x18];
  2565. u8 syndrome[0x20];
  2566. u8 dump_fill_mkey[0x20];
  2567. u8 resd_lkey[0x20];
  2568. };
  2569. struct mlx5_ifc_query_special_contexts_in_bits {
  2570. u8 opcode[0x10];
  2571. u8 reserved_at_10[0x10];
  2572. u8 reserved_at_20[0x10];
  2573. u8 op_mod[0x10];
  2574. u8 reserved_at_40[0x40];
  2575. };
  2576. struct mlx5_ifc_query_rqt_out_bits {
  2577. u8 status[0x8];
  2578. u8 reserved_at_8[0x18];
  2579. u8 syndrome[0x20];
  2580. u8 reserved_at_40[0xc0];
  2581. struct mlx5_ifc_rqtc_bits rqt_context;
  2582. };
  2583. struct mlx5_ifc_query_rqt_in_bits {
  2584. u8 opcode[0x10];
  2585. u8 reserved_at_10[0x10];
  2586. u8 reserved_at_20[0x10];
  2587. u8 op_mod[0x10];
  2588. u8 reserved_at_40[0x8];
  2589. u8 rqtn[0x18];
  2590. u8 reserved_at_60[0x20];
  2591. };
  2592. struct mlx5_ifc_query_rq_out_bits {
  2593. u8 status[0x8];
  2594. u8 reserved_at_8[0x18];
  2595. u8 syndrome[0x20];
  2596. u8 reserved_at_40[0xc0];
  2597. struct mlx5_ifc_rqc_bits rq_context;
  2598. };
  2599. struct mlx5_ifc_query_rq_in_bits {
  2600. u8 opcode[0x10];
  2601. u8 reserved_at_10[0x10];
  2602. u8 reserved_at_20[0x10];
  2603. u8 op_mod[0x10];
  2604. u8 reserved_at_40[0x8];
  2605. u8 rqn[0x18];
  2606. u8 reserved_at_60[0x20];
  2607. };
  2608. struct mlx5_ifc_query_roce_address_out_bits {
  2609. u8 status[0x8];
  2610. u8 reserved_at_8[0x18];
  2611. u8 syndrome[0x20];
  2612. u8 reserved_at_40[0x40];
  2613. struct mlx5_ifc_roce_addr_layout_bits roce_address;
  2614. };
  2615. struct mlx5_ifc_query_roce_address_in_bits {
  2616. u8 opcode[0x10];
  2617. u8 reserved_at_10[0x10];
  2618. u8 reserved_at_20[0x10];
  2619. u8 op_mod[0x10];
  2620. u8 roce_address_index[0x10];
  2621. u8 reserved_at_50[0x10];
  2622. u8 reserved_at_60[0x20];
  2623. };
  2624. struct mlx5_ifc_query_rmp_out_bits {
  2625. u8 status[0x8];
  2626. u8 reserved_at_8[0x18];
  2627. u8 syndrome[0x20];
  2628. u8 reserved_at_40[0xc0];
  2629. struct mlx5_ifc_rmpc_bits rmp_context;
  2630. };
  2631. struct mlx5_ifc_query_rmp_in_bits {
  2632. u8 opcode[0x10];
  2633. u8 reserved_at_10[0x10];
  2634. u8 reserved_at_20[0x10];
  2635. u8 op_mod[0x10];
  2636. u8 reserved_at_40[0x8];
  2637. u8 rmpn[0x18];
  2638. u8 reserved_at_60[0x20];
  2639. };
  2640. struct mlx5_ifc_query_qp_out_bits {
  2641. u8 status[0x8];
  2642. u8 reserved_at_8[0x18];
  2643. u8 syndrome[0x20];
  2644. u8 reserved_at_40[0x40];
  2645. u8 opt_param_mask[0x20];
  2646. u8 reserved_at_a0[0x20];
  2647. struct mlx5_ifc_qpc_bits qpc;
  2648. u8 reserved_at_800[0x80];
  2649. u8 pas[0][0x40];
  2650. };
  2651. struct mlx5_ifc_query_qp_in_bits {
  2652. u8 opcode[0x10];
  2653. u8 reserved_at_10[0x10];
  2654. u8 reserved_at_20[0x10];
  2655. u8 op_mod[0x10];
  2656. u8 reserved_at_40[0x8];
  2657. u8 qpn[0x18];
  2658. u8 reserved_at_60[0x20];
  2659. };
  2660. struct mlx5_ifc_query_q_counter_out_bits {
  2661. u8 status[0x8];
  2662. u8 reserved_at_8[0x18];
  2663. u8 syndrome[0x20];
  2664. u8 reserved_at_40[0x40];
  2665. u8 rx_write_requests[0x20];
  2666. u8 reserved_at_a0[0x20];
  2667. u8 rx_read_requests[0x20];
  2668. u8 reserved_at_e0[0x20];
  2669. u8 rx_atomic_requests[0x20];
  2670. u8 reserved_at_120[0x20];
  2671. u8 rx_dct_connect[0x20];
  2672. u8 reserved_at_160[0x20];
  2673. u8 out_of_buffer[0x20];
  2674. u8 reserved_at_1a0[0x20];
  2675. u8 out_of_sequence[0x20];
  2676. u8 reserved_at_1e0[0x20];
  2677. u8 duplicate_request[0x20];
  2678. u8 reserved_at_220[0x20];
  2679. u8 rnr_nak_retry_err[0x20];
  2680. u8 reserved_at_260[0x20];
  2681. u8 packet_seq_err[0x20];
  2682. u8 reserved_at_2a0[0x20];
  2683. u8 implied_nak_seq_err[0x20];
  2684. u8 reserved_at_2e0[0x20];
  2685. u8 local_ack_timeout_err[0x20];
  2686. u8 reserved_at_320[0x4e0];
  2687. };
  2688. struct mlx5_ifc_query_q_counter_in_bits {
  2689. u8 opcode[0x10];
  2690. u8 reserved_at_10[0x10];
  2691. u8 reserved_at_20[0x10];
  2692. u8 op_mod[0x10];
  2693. u8 reserved_at_40[0x80];
  2694. u8 clear[0x1];
  2695. u8 reserved_at_c1[0x1f];
  2696. u8 reserved_at_e0[0x18];
  2697. u8 counter_set_id[0x8];
  2698. };
  2699. struct mlx5_ifc_query_pages_out_bits {
  2700. u8 status[0x8];
  2701. u8 reserved_at_8[0x18];
  2702. u8 syndrome[0x20];
  2703. u8 reserved_at_40[0x10];
  2704. u8 function_id[0x10];
  2705. u8 num_pages[0x20];
  2706. };
  2707. enum {
  2708. MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1,
  2709. MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2,
  2710. MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3,
  2711. };
  2712. struct mlx5_ifc_query_pages_in_bits {
  2713. u8 opcode[0x10];
  2714. u8 reserved_at_10[0x10];
  2715. u8 reserved_at_20[0x10];
  2716. u8 op_mod[0x10];
  2717. u8 reserved_at_40[0x10];
  2718. u8 function_id[0x10];
  2719. u8 reserved_at_60[0x20];
  2720. };
  2721. struct mlx5_ifc_query_nic_vport_context_out_bits {
  2722. u8 status[0x8];
  2723. u8 reserved_at_8[0x18];
  2724. u8 syndrome[0x20];
  2725. u8 reserved_at_40[0x40];
  2726. struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
  2727. };
  2728. struct mlx5_ifc_query_nic_vport_context_in_bits {
  2729. u8 opcode[0x10];
  2730. u8 reserved_at_10[0x10];
  2731. u8 reserved_at_20[0x10];
  2732. u8 op_mod[0x10];
  2733. u8 other_vport[0x1];
  2734. u8 reserved_at_41[0xf];
  2735. u8 vport_number[0x10];
  2736. u8 reserved_at_60[0x5];
  2737. u8 allowed_list_type[0x3];
  2738. u8 reserved_at_68[0x18];
  2739. };
  2740. struct mlx5_ifc_query_mkey_out_bits {
  2741. u8 status[0x8];
  2742. u8 reserved_at_8[0x18];
  2743. u8 syndrome[0x20];
  2744. u8 reserved_at_40[0x40];
  2745. struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
  2746. u8 reserved_at_280[0x600];
  2747. u8 bsf0_klm0_pas_mtt0_1[16][0x8];
  2748. u8 bsf1_klm1_pas_mtt2_3[16][0x8];
  2749. };
  2750. struct mlx5_ifc_query_mkey_in_bits {
  2751. u8 opcode[0x10];
  2752. u8 reserved_at_10[0x10];
  2753. u8 reserved_at_20[0x10];
  2754. u8 op_mod[0x10];
  2755. u8 reserved_at_40[0x8];
  2756. u8 mkey_index[0x18];
  2757. u8 pg_access[0x1];
  2758. u8 reserved_at_61[0x1f];
  2759. };
  2760. struct mlx5_ifc_query_mad_demux_out_bits {
  2761. u8 status[0x8];
  2762. u8 reserved_at_8[0x18];
  2763. u8 syndrome[0x20];
  2764. u8 reserved_at_40[0x40];
  2765. u8 mad_dumux_parameters_block[0x20];
  2766. };
  2767. struct mlx5_ifc_query_mad_demux_in_bits {
  2768. u8 opcode[0x10];
  2769. u8 reserved_at_10[0x10];
  2770. u8 reserved_at_20[0x10];
  2771. u8 op_mod[0x10];
  2772. u8 reserved_at_40[0x40];
  2773. };
  2774. struct mlx5_ifc_query_l2_table_entry_out_bits {
  2775. u8 status[0x8];
  2776. u8 reserved_at_8[0x18];
  2777. u8 syndrome[0x20];
  2778. u8 reserved_at_40[0xa0];
  2779. u8 reserved_at_e0[0x13];
  2780. u8 vlan_valid[0x1];
  2781. u8 vlan[0xc];
  2782. struct mlx5_ifc_mac_address_layout_bits mac_address;
  2783. u8 reserved_at_140[0xc0];
  2784. };
  2785. struct mlx5_ifc_query_l2_table_entry_in_bits {
  2786. u8 opcode[0x10];
  2787. u8 reserved_at_10[0x10];
  2788. u8 reserved_at_20[0x10];
  2789. u8 op_mod[0x10];
  2790. u8 reserved_at_40[0x60];
  2791. u8 reserved_at_a0[0x8];
  2792. u8 table_index[0x18];
  2793. u8 reserved_at_c0[0x140];
  2794. };
  2795. struct mlx5_ifc_query_issi_out_bits {
  2796. u8 status[0x8];
  2797. u8 reserved_at_8[0x18];
  2798. u8 syndrome[0x20];
  2799. u8 reserved_at_40[0x10];
  2800. u8 current_issi[0x10];
  2801. u8 reserved_at_60[0xa0];
  2802. u8 reserved_at_100[76][0x8];
  2803. u8 supported_issi_dw0[0x20];
  2804. };
  2805. struct mlx5_ifc_query_issi_in_bits {
  2806. u8 opcode[0x10];
  2807. u8 reserved_at_10[0x10];
  2808. u8 reserved_at_20[0x10];
  2809. u8 op_mod[0x10];
  2810. u8 reserved_at_40[0x40];
  2811. };
  2812. struct mlx5_ifc_query_hca_vport_pkey_out_bits {
  2813. u8 status[0x8];
  2814. u8 reserved_at_8[0x18];
  2815. u8 syndrome[0x20];
  2816. u8 reserved_at_40[0x40];
  2817. struct mlx5_ifc_pkey_bits pkey[0];
  2818. };
  2819. struct mlx5_ifc_query_hca_vport_pkey_in_bits {
  2820. u8 opcode[0x10];
  2821. u8 reserved_at_10[0x10];
  2822. u8 reserved_at_20[0x10];
  2823. u8 op_mod[0x10];
  2824. u8 other_vport[0x1];
  2825. u8 reserved_at_41[0xb];
  2826. u8 port_num[0x4];
  2827. u8 vport_number[0x10];
  2828. u8 reserved_at_60[0x10];
  2829. u8 pkey_index[0x10];
  2830. };
  2831. enum {
  2832. MLX5_HCA_VPORT_SEL_PORT_GUID = 1 << 0,
  2833. MLX5_HCA_VPORT_SEL_NODE_GUID = 1 << 1,
  2834. MLX5_HCA_VPORT_SEL_STATE_POLICY = 1 << 2,
  2835. };
  2836. struct mlx5_ifc_query_hca_vport_gid_out_bits {
  2837. u8 status[0x8];
  2838. u8 reserved_at_8[0x18];
  2839. u8 syndrome[0x20];
  2840. u8 reserved_at_40[0x20];
  2841. u8 gids_num[0x10];
  2842. u8 reserved_at_70[0x10];
  2843. struct mlx5_ifc_array128_auto_bits gid[0];
  2844. };
  2845. struct mlx5_ifc_query_hca_vport_gid_in_bits {
  2846. u8 opcode[0x10];
  2847. u8 reserved_at_10[0x10];
  2848. u8 reserved_at_20[0x10];
  2849. u8 op_mod[0x10];
  2850. u8 other_vport[0x1];
  2851. u8 reserved_at_41[0xb];
  2852. u8 port_num[0x4];
  2853. u8 vport_number[0x10];
  2854. u8 reserved_at_60[0x10];
  2855. u8 gid_index[0x10];
  2856. };
  2857. struct mlx5_ifc_query_hca_vport_context_out_bits {
  2858. u8 status[0x8];
  2859. u8 reserved_at_8[0x18];
  2860. u8 syndrome[0x20];
  2861. u8 reserved_at_40[0x40];
  2862. struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
  2863. };
  2864. struct mlx5_ifc_query_hca_vport_context_in_bits {
  2865. u8 opcode[0x10];
  2866. u8 reserved_at_10[0x10];
  2867. u8 reserved_at_20[0x10];
  2868. u8 op_mod[0x10];
  2869. u8 other_vport[0x1];
  2870. u8 reserved_at_41[0xb];
  2871. u8 port_num[0x4];
  2872. u8 vport_number[0x10];
  2873. u8 reserved_at_60[0x20];
  2874. };
  2875. struct mlx5_ifc_query_hca_cap_out_bits {
  2876. u8 status[0x8];
  2877. u8 reserved_at_8[0x18];
  2878. u8 syndrome[0x20];
  2879. u8 reserved_at_40[0x40];
  2880. union mlx5_ifc_hca_cap_union_bits capability;
  2881. };
  2882. struct mlx5_ifc_query_hca_cap_in_bits {
  2883. u8 opcode[0x10];
  2884. u8 reserved_at_10[0x10];
  2885. u8 reserved_at_20[0x10];
  2886. u8 op_mod[0x10];
  2887. u8 reserved_at_40[0x40];
  2888. };
  2889. struct mlx5_ifc_query_flow_table_out_bits {
  2890. u8 status[0x8];
  2891. u8 reserved_at_8[0x18];
  2892. u8 syndrome[0x20];
  2893. u8 reserved_at_40[0x80];
  2894. u8 reserved_at_c0[0x8];
  2895. u8 level[0x8];
  2896. u8 reserved_at_d0[0x8];
  2897. u8 log_size[0x8];
  2898. u8 reserved_at_e0[0x120];
  2899. };
  2900. struct mlx5_ifc_query_flow_table_in_bits {
  2901. u8 opcode[0x10];
  2902. u8 reserved_at_10[0x10];
  2903. u8 reserved_at_20[0x10];
  2904. u8 op_mod[0x10];
  2905. u8 reserved_at_40[0x40];
  2906. u8 table_type[0x8];
  2907. u8 reserved_at_88[0x18];
  2908. u8 reserved_at_a0[0x8];
  2909. u8 table_id[0x18];
  2910. u8 reserved_at_c0[0x140];
  2911. };
  2912. struct mlx5_ifc_query_fte_out_bits {
  2913. u8 status[0x8];
  2914. u8 reserved_at_8[0x18];
  2915. u8 syndrome[0x20];
  2916. u8 reserved_at_40[0x1c0];
  2917. struct mlx5_ifc_flow_context_bits flow_context;
  2918. };
  2919. struct mlx5_ifc_query_fte_in_bits {
  2920. u8 opcode[0x10];
  2921. u8 reserved_at_10[0x10];
  2922. u8 reserved_at_20[0x10];
  2923. u8 op_mod[0x10];
  2924. u8 reserved_at_40[0x40];
  2925. u8 table_type[0x8];
  2926. u8 reserved_at_88[0x18];
  2927. u8 reserved_at_a0[0x8];
  2928. u8 table_id[0x18];
  2929. u8 reserved_at_c0[0x40];
  2930. u8 flow_index[0x20];
  2931. u8 reserved_at_120[0xe0];
  2932. };
  2933. enum {
  2934. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
  2935. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
  2936. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
  2937. };
  2938. struct mlx5_ifc_query_flow_group_out_bits {
  2939. u8 status[0x8];
  2940. u8 reserved_at_8[0x18];
  2941. u8 syndrome[0x20];
  2942. u8 reserved_at_40[0xa0];
  2943. u8 start_flow_index[0x20];
  2944. u8 reserved_at_100[0x20];
  2945. u8 end_flow_index[0x20];
  2946. u8 reserved_at_140[0xa0];
  2947. u8 reserved_at_1e0[0x18];
  2948. u8 match_criteria_enable[0x8];
  2949. struct mlx5_ifc_fte_match_param_bits match_criteria;
  2950. u8 reserved_at_1200[0xe00];
  2951. };
  2952. struct mlx5_ifc_query_flow_group_in_bits {
  2953. u8 opcode[0x10];
  2954. u8 reserved_at_10[0x10];
  2955. u8 reserved_at_20[0x10];
  2956. u8 op_mod[0x10];
  2957. u8 reserved_at_40[0x40];
  2958. u8 table_type[0x8];
  2959. u8 reserved_at_88[0x18];
  2960. u8 reserved_at_a0[0x8];
  2961. u8 table_id[0x18];
  2962. u8 group_id[0x20];
  2963. u8 reserved_at_e0[0x120];
  2964. };
  2965. struct mlx5_ifc_query_flow_counter_out_bits {
  2966. u8 status[0x8];
  2967. u8 reserved_at_8[0x18];
  2968. u8 syndrome[0x20];
  2969. u8 reserved_at_40[0x40];
  2970. struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
  2971. };
  2972. struct mlx5_ifc_query_flow_counter_in_bits {
  2973. u8 opcode[0x10];
  2974. u8 reserved_at_10[0x10];
  2975. u8 reserved_at_20[0x10];
  2976. u8 op_mod[0x10];
  2977. u8 reserved_at_40[0x80];
  2978. u8 clear[0x1];
  2979. u8 reserved_at_c1[0xf];
  2980. u8 num_of_counters[0x10];
  2981. u8 reserved_at_e0[0x10];
  2982. u8 flow_counter_id[0x10];
  2983. };
  2984. struct mlx5_ifc_query_esw_vport_context_out_bits {
  2985. u8 status[0x8];
  2986. u8 reserved_at_8[0x18];
  2987. u8 syndrome[0x20];
  2988. u8 reserved_at_40[0x40];
  2989. struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
  2990. };
  2991. struct mlx5_ifc_query_esw_vport_context_in_bits {
  2992. u8 opcode[0x10];
  2993. u8 reserved_at_10[0x10];
  2994. u8 reserved_at_20[0x10];
  2995. u8 op_mod[0x10];
  2996. u8 other_vport[0x1];
  2997. u8 reserved_at_41[0xf];
  2998. u8 vport_number[0x10];
  2999. u8 reserved_at_60[0x20];
  3000. };
  3001. struct mlx5_ifc_modify_esw_vport_context_out_bits {
  3002. u8 status[0x8];
  3003. u8 reserved_at_8[0x18];
  3004. u8 syndrome[0x20];
  3005. u8 reserved_at_40[0x40];
  3006. };
  3007. struct mlx5_ifc_esw_vport_context_fields_select_bits {
  3008. u8 reserved_at_0[0x1c];
  3009. u8 vport_cvlan_insert[0x1];
  3010. u8 vport_svlan_insert[0x1];
  3011. u8 vport_cvlan_strip[0x1];
  3012. u8 vport_svlan_strip[0x1];
  3013. };
  3014. struct mlx5_ifc_modify_esw_vport_context_in_bits {
  3015. u8 opcode[0x10];
  3016. u8 reserved_at_10[0x10];
  3017. u8 reserved_at_20[0x10];
  3018. u8 op_mod[0x10];
  3019. u8 other_vport[0x1];
  3020. u8 reserved_at_41[0xf];
  3021. u8 vport_number[0x10];
  3022. struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
  3023. struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
  3024. };
  3025. struct mlx5_ifc_query_eq_out_bits {
  3026. u8 status[0x8];
  3027. u8 reserved_at_8[0x18];
  3028. u8 syndrome[0x20];
  3029. u8 reserved_at_40[0x40];
  3030. struct mlx5_ifc_eqc_bits eq_context_entry;
  3031. u8 reserved_at_280[0x40];
  3032. u8 event_bitmask[0x40];
  3033. u8 reserved_at_300[0x580];
  3034. u8 pas[0][0x40];
  3035. };
  3036. struct mlx5_ifc_query_eq_in_bits {
  3037. u8 opcode[0x10];
  3038. u8 reserved_at_10[0x10];
  3039. u8 reserved_at_20[0x10];
  3040. u8 op_mod[0x10];
  3041. u8 reserved_at_40[0x18];
  3042. u8 eq_number[0x8];
  3043. u8 reserved_at_60[0x20];
  3044. };
  3045. struct mlx5_ifc_encap_header_in_bits {
  3046. u8 reserved_at_0[0x5];
  3047. u8 header_type[0x3];
  3048. u8 reserved_at_8[0xe];
  3049. u8 encap_header_size[0xa];
  3050. u8 reserved_at_20[0x10];
  3051. u8 encap_header[2][0x8];
  3052. u8 more_encap_header[0][0x8];
  3053. };
  3054. struct mlx5_ifc_query_encap_header_out_bits {
  3055. u8 status[0x8];
  3056. u8 reserved_at_8[0x18];
  3057. u8 syndrome[0x20];
  3058. u8 reserved_at_40[0xa0];
  3059. struct mlx5_ifc_encap_header_in_bits encap_header[0];
  3060. };
  3061. struct mlx5_ifc_query_encap_header_in_bits {
  3062. u8 opcode[0x10];
  3063. u8 reserved_at_10[0x10];
  3064. u8 reserved_at_20[0x10];
  3065. u8 op_mod[0x10];
  3066. u8 encap_id[0x20];
  3067. u8 reserved_at_60[0xa0];
  3068. };
  3069. struct mlx5_ifc_alloc_encap_header_out_bits {
  3070. u8 status[0x8];
  3071. u8 reserved_at_8[0x18];
  3072. u8 syndrome[0x20];
  3073. u8 encap_id[0x20];
  3074. u8 reserved_at_60[0x20];
  3075. };
  3076. struct mlx5_ifc_alloc_encap_header_in_bits {
  3077. u8 opcode[0x10];
  3078. u8 reserved_at_10[0x10];
  3079. u8 reserved_at_20[0x10];
  3080. u8 op_mod[0x10];
  3081. u8 reserved_at_40[0xa0];
  3082. struct mlx5_ifc_encap_header_in_bits encap_header;
  3083. };
  3084. struct mlx5_ifc_dealloc_encap_header_out_bits {
  3085. u8 status[0x8];
  3086. u8 reserved_at_8[0x18];
  3087. u8 syndrome[0x20];
  3088. u8 reserved_at_40[0x40];
  3089. };
  3090. struct mlx5_ifc_dealloc_encap_header_in_bits {
  3091. u8 opcode[0x10];
  3092. u8 reserved_at_10[0x10];
  3093. u8 reserved_20[0x10];
  3094. u8 op_mod[0x10];
  3095. u8 encap_id[0x20];
  3096. u8 reserved_60[0x20];
  3097. };
  3098. struct mlx5_ifc_query_dct_out_bits {
  3099. u8 status[0x8];
  3100. u8 reserved_at_8[0x18];
  3101. u8 syndrome[0x20];
  3102. u8 reserved_at_40[0x40];
  3103. struct mlx5_ifc_dctc_bits dct_context_entry;
  3104. u8 reserved_at_280[0x180];
  3105. };
  3106. struct mlx5_ifc_query_dct_in_bits {
  3107. u8 opcode[0x10];
  3108. u8 reserved_at_10[0x10];
  3109. u8 reserved_at_20[0x10];
  3110. u8 op_mod[0x10];
  3111. u8 reserved_at_40[0x8];
  3112. u8 dctn[0x18];
  3113. u8 reserved_at_60[0x20];
  3114. };
  3115. struct mlx5_ifc_query_cq_out_bits {
  3116. u8 status[0x8];
  3117. u8 reserved_at_8[0x18];
  3118. u8 syndrome[0x20];
  3119. u8 reserved_at_40[0x40];
  3120. struct mlx5_ifc_cqc_bits cq_context;
  3121. u8 reserved_at_280[0x600];
  3122. u8 pas[0][0x40];
  3123. };
  3124. struct mlx5_ifc_query_cq_in_bits {
  3125. u8 opcode[0x10];
  3126. u8 reserved_at_10[0x10];
  3127. u8 reserved_at_20[0x10];
  3128. u8 op_mod[0x10];
  3129. u8 reserved_at_40[0x8];
  3130. u8 cqn[0x18];
  3131. u8 reserved_at_60[0x20];
  3132. };
  3133. struct mlx5_ifc_query_cong_status_out_bits {
  3134. u8 status[0x8];
  3135. u8 reserved_at_8[0x18];
  3136. u8 syndrome[0x20];
  3137. u8 reserved_at_40[0x20];
  3138. u8 enable[0x1];
  3139. u8 tag_enable[0x1];
  3140. u8 reserved_at_62[0x1e];
  3141. };
  3142. struct mlx5_ifc_query_cong_status_in_bits {
  3143. u8 opcode[0x10];
  3144. u8 reserved_at_10[0x10];
  3145. u8 reserved_at_20[0x10];
  3146. u8 op_mod[0x10];
  3147. u8 reserved_at_40[0x18];
  3148. u8 priority[0x4];
  3149. u8 cong_protocol[0x4];
  3150. u8 reserved_at_60[0x20];
  3151. };
  3152. struct mlx5_ifc_query_cong_statistics_out_bits {
  3153. u8 status[0x8];
  3154. u8 reserved_at_8[0x18];
  3155. u8 syndrome[0x20];
  3156. u8 reserved_at_40[0x40];
  3157. u8 cur_flows[0x20];
  3158. u8 sum_flows[0x20];
  3159. u8 cnp_ignored_high[0x20];
  3160. u8 cnp_ignored_low[0x20];
  3161. u8 cnp_handled_high[0x20];
  3162. u8 cnp_handled_low[0x20];
  3163. u8 reserved_at_140[0x100];
  3164. u8 time_stamp_high[0x20];
  3165. u8 time_stamp_low[0x20];
  3166. u8 accumulators_period[0x20];
  3167. u8 ecn_marked_roce_packets_high[0x20];
  3168. u8 ecn_marked_roce_packets_low[0x20];
  3169. u8 cnps_sent_high[0x20];
  3170. u8 cnps_sent_low[0x20];
  3171. u8 reserved_at_320[0x560];
  3172. };
  3173. struct mlx5_ifc_query_cong_statistics_in_bits {
  3174. u8 opcode[0x10];
  3175. u8 reserved_at_10[0x10];
  3176. u8 reserved_at_20[0x10];
  3177. u8 op_mod[0x10];
  3178. u8 clear[0x1];
  3179. u8 reserved_at_41[0x1f];
  3180. u8 reserved_at_60[0x20];
  3181. };
  3182. struct mlx5_ifc_query_cong_params_out_bits {
  3183. u8 status[0x8];
  3184. u8 reserved_at_8[0x18];
  3185. u8 syndrome[0x20];
  3186. u8 reserved_at_40[0x40];
  3187. union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
  3188. };
  3189. struct mlx5_ifc_query_cong_params_in_bits {
  3190. u8 opcode[0x10];
  3191. u8 reserved_at_10[0x10];
  3192. u8 reserved_at_20[0x10];
  3193. u8 op_mod[0x10];
  3194. u8 reserved_at_40[0x1c];
  3195. u8 cong_protocol[0x4];
  3196. u8 reserved_at_60[0x20];
  3197. };
  3198. struct mlx5_ifc_query_adapter_out_bits {
  3199. u8 status[0x8];
  3200. u8 reserved_at_8[0x18];
  3201. u8 syndrome[0x20];
  3202. u8 reserved_at_40[0x40];
  3203. struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
  3204. };
  3205. struct mlx5_ifc_query_adapter_in_bits {
  3206. u8 opcode[0x10];
  3207. u8 reserved_at_10[0x10];
  3208. u8 reserved_at_20[0x10];
  3209. u8 op_mod[0x10];
  3210. u8 reserved_at_40[0x40];
  3211. };
  3212. struct mlx5_ifc_qp_2rst_out_bits {
  3213. u8 status[0x8];
  3214. u8 reserved_at_8[0x18];
  3215. u8 syndrome[0x20];
  3216. u8 reserved_at_40[0x40];
  3217. };
  3218. struct mlx5_ifc_qp_2rst_in_bits {
  3219. u8 opcode[0x10];
  3220. u8 reserved_at_10[0x10];
  3221. u8 reserved_at_20[0x10];
  3222. u8 op_mod[0x10];
  3223. u8 reserved_at_40[0x8];
  3224. u8 qpn[0x18];
  3225. u8 reserved_at_60[0x20];
  3226. };
  3227. struct mlx5_ifc_qp_2err_out_bits {
  3228. u8 status[0x8];
  3229. u8 reserved_at_8[0x18];
  3230. u8 syndrome[0x20];
  3231. u8 reserved_at_40[0x40];
  3232. };
  3233. struct mlx5_ifc_qp_2err_in_bits {
  3234. u8 opcode[0x10];
  3235. u8 reserved_at_10[0x10];
  3236. u8 reserved_at_20[0x10];
  3237. u8 op_mod[0x10];
  3238. u8 reserved_at_40[0x8];
  3239. u8 qpn[0x18];
  3240. u8 reserved_at_60[0x20];
  3241. };
  3242. struct mlx5_ifc_page_fault_resume_out_bits {
  3243. u8 status[0x8];
  3244. u8 reserved_at_8[0x18];
  3245. u8 syndrome[0x20];
  3246. u8 reserved_at_40[0x40];
  3247. };
  3248. struct mlx5_ifc_page_fault_resume_in_bits {
  3249. u8 opcode[0x10];
  3250. u8 reserved_at_10[0x10];
  3251. u8 reserved_at_20[0x10];
  3252. u8 op_mod[0x10];
  3253. u8 error[0x1];
  3254. u8 reserved_at_41[0x4];
  3255. u8 rdma[0x1];
  3256. u8 read_write[0x1];
  3257. u8 req_res[0x1];
  3258. u8 qpn[0x18];
  3259. u8 reserved_at_60[0x20];
  3260. };
  3261. struct mlx5_ifc_nop_out_bits {
  3262. u8 status[0x8];
  3263. u8 reserved_at_8[0x18];
  3264. u8 syndrome[0x20];
  3265. u8 reserved_at_40[0x40];
  3266. };
  3267. struct mlx5_ifc_nop_in_bits {
  3268. u8 opcode[0x10];
  3269. u8 reserved_at_10[0x10];
  3270. u8 reserved_at_20[0x10];
  3271. u8 op_mod[0x10];
  3272. u8 reserved_at_40[0x40];
  3273. };
  3274. struct mlx5_ifc_modify_vport_state_out_bits {
  3275. u8 status[0x8];
  3276. u8 reserved_at_8[0x18];
  3277. u8 syndrome[0x20];
  3278. u8 reserved_at_40[0x40];
  3279. };
  3280. struct mlx5_ifc_modify_vport_state_in_bits {
  3281. u8 opcode[0x10];
  3282. u8 reserved_at_10[0x10];
  3283. u8 reserved_at_20[0x10];
  3284. u8 op_mod[0x10];
  3285. u8 other_vport[0x1];
  3286. u8 reserved_at_41[0xf];
  3287. u8 vport_number[0x10];
  3288. u8 reserved_at_60[0x18];
  3289. u8 admin_state[0x4];
  3290. u8 reserved_at_7c[0x4];
  3291. };
  3292. struct mlx5_ifc_modify_tis_out_bits {
  3293. u8 status[0x8];
  3294. u8 reserved_at_8[0x18];
  3295. u8 syndrome[0x20];
  3296. u8 reserved_at_40[0x40];
  3297. };
  3298. struct mlx5_ifc_modify_tis_bitmask_bits {
  3299. u8 reserved_at_0[0x20];
  3300. u8 reserved_at_20[0x1d];
  3301. u8 lag_tx_port_affinity[0x1];
  3302. u8 strict_lag_tx_port_affinity[0x1];
  3303. u8 prio[0x1];
  3304. };
  3305. struct mlx5_ifc_modify_tis_in_bits {
  3306. u8 opcode[0x10];
  3307. u8 reserved_at_10[0x10];
  3308. u8 reserved_at_20[0x10];
  3309. u8 op_mod[0x10];
  3310. u8 reserved_at_40[0x8];
  3311. u8 tisn[0x18];
  3312. u8 reserved_at_60[0x20];
  3313. struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
  3314. u8 reserved_at_c0[0x40];
  3315. struct mlx5_ifc_tisc_bits ctx;
  3316. };
  3317. struct mlx5_ifc_modify_tir_bitmask_bits {
  3318. u8 reserved_at_0[0x20];
  3319. u8 reserved_at_20[0x1b];
  3320. u8 self_lb_en[0x1];
  3321. u8 reserved_at_3c[0x1];
  3322. u8 hash[0x1];
  3323. u8 reserved_at_3e[0x1];
  3324. u8 lro[0x1];
  3325. };
  3326. struct mlx5_ifc_modify_tir_out_bits {
  3327. u8 status[0x8];
  3328. u8 reserved_at_8[0x18];
  3329. u8 syndrome[0x20];
  3330. u8 reserved_at_40[0x40];
  3331. };
  3332. struct mlx5_ifc_modify_tir_in_bits {
  3333. u8 opcode[0x10];
  3334. u8 reserved_at_10[0x10];
  3335. u8 reserved_at_20[0x10];
  3336. u8 op_mod[0x10];
  3337. u8 reserved_at_40[0x8];
  3338. u8 tirn[0x18];
  3339. u8 reserved_at_60[0x20];
  3340. struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
  3341. u8 reserved_at_c0[0x40];
  3342. struct mlx5_ifc_tirc_bits ctx;
  3343. };
  3344. struct mlx5_ifc_modify_sq_out_bits {
  3345. u8 status[0x8];
  3346. u8 reserved_at_8[0x18];
  3347. u8 syndrome[0x20];
  3348. u8 reserved_at_40[0x40];
  3349. };
  3350. struct mlx5_ifc_modify_sq_in_bits {
  3351. u8 opcode[0x10];
  3352. u8 reserved_at_10[0x10];
  3353. u8 reserved_at_20[0x10];
  3354. u8 op_mod[0x10];
  3355. u8 sq_state[0x4];
  3356. u8 reserved_at_44[0x4];
  3357. u8 sqn[0x18];
  3358. u8 reserved_at_60[0x20];
  3359. u8 modify_bitmask[0x40];
  3360. u8 reserved_at_c0[0x40];
  3361. struct mlx5_ifc_sqc_bits ctx;
  3362. };
  3363. struct mlx5_ifc_modify_rqt_out_bits {
  3364. u8 status[0x8];
  3365. u8 reserved_at_8[0x18];
  3366. u8 syndrome[0x20];
  3367. u8 reserved_at_40[0x40];
  3368. };
  3369. struct mlx5_ifc_rqt_bitmask_bits {
  3370. u8 reserved_at_0[0x20];
  3371. u8 reserved_at_20[0x1f];
  3372. u8 rqn_list[0x1];
  3373. };
  3374. struct mlx5_ifc_modify_rqt_in_bits {
  3375. u8 opcode[0x10];
  3376. u8 reserved_at_10[0x10];
  3377. u8 reserved_at_20[0x10];
  3378. u8 op_mod[0x10];
  3379. u8 reserved_at_40[0x8];
  3380. u8 rqtn[0x18];
  3381. u8 reserved_at_60[0x20];
  3382. struct mlx5_ifc_rqt_bitmask_bits bitmask;
  3383. u8 reserved_at_c0[0x40];
  3384. struct mlx5_ifc_rqtc_bits ctx;
  3385. };
  3386. struct mlx5_ifc_modify_rq_out_bits {
  3387. u8 status[0x8];
  3388. u8 reserved_at_8[0x18];
  3389. u8 syndrome[0x20];
  3390. u8 reserved_at_40[0x40];
  3391. };
  3392. enum {
  3393. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
  3394. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID = 1ULL << 3,
  3395. };
  3396. struct mlx5_ifc_modify_rq_in_bits {
  3397. u8 opcode[0x10];
  3398. u8 reserved_at_10[0x10];
  3399. u8 reserved_at_20[0x10];
  3400. u8 op_mod[0x10];
  3401. u8 rq_state[0x4];
  3402. u8 reserved_at_44[0x4];
  3403. u8 rqn[0x18];
  3404. u8 reserved_at_60[0x20];
  3405. u8 modify_bitmask[0x40];
  3406. u8 reserved_at_c0[0x40];
  3407. struct mlx5_ifc_rqc_bits ctx;
  3408. };
  3409. struct mlx5_ifc_modify_rmp_out_bits {
  3410. u8 status[0x8];
  3411. u8 reserved_at_8[0x18];
  3412. u8 syndrome[0x20];
  3413. u8 reserved_at_40[0x40];
  3414. };
  3415. struct mlx5_ifc_rmp_bitmask_bits {
  3416. u8 reserved_at_0[0x20];
  3417. u8 reserved_at_20[0x1f];
  3418. u8 lwm[0x1];
  3419. };
  3420. struct mlx5_ifc_modify_rmp_in_bits {
  3421. u8 opcode[0x10];
  3422. u8 reserved_at_10[0x10];
  3423. u8 reserved_at_20[0x10];
  3424. u8 op_mod[0x10];
  3425. u8 rmp_state[0x4];
  3426. u8 reserved_at_44[0x4];
  3427. u8 rmpn[0x18];
  3428. u8 reserved_at_60[0x20];
  3429. struct mlx5_ifc_rmp_bitmask_bits bitmask;
  3430. u8 reserved_at_c0[0x40];
  3431. struct mlx5_ifc_rmpc_bits ctx;
  3432. };
  3433. struct mlx5_ifc_modify_nic_vport_context_out_bits {
  3434. u8 status[0x8];
  3435. u8 reserved_at_8[0x18];
  3436. u8 syndrome[0x20];
  3437. u8 reserved_at_40[0x40];
  3438. };
  3439. struct mlx5_ifc_modify_nic_vport_field_select_bits {
  3440. u8 reserved_at_0[0x16];
  3441. u8 node_guid[0x1];
  3442. u8 port_guid[0x1];
  3443. u8 min_inline[0x1];
  3444. u8 mtu[0x1];
  3445. u8 change_event[0x1];
  3446. u8 promisc[0x1];
  3447. u8 permanent_address[0x1];
  3448. u8 addresses_list[0x1];
  3449. u8 roce_en[0x1];
  3450. u8 reserved_at_1f[0x1];
  3451. };
  3452. struct mlx5_ifc_modify_nic_vport_context_in_bits {
  3453. u8 opcode[0x10];
  3454. u8 reserved_at_10[0x10];
  3455. u8 reserved_at_20[0x10];
  3456. u8 op_mod[0x10];
  3457. u8 other_vport[0x1];
  3458. u8 reserved_at_41[0xf];
  3459. u8 vport_number[0x10];
  3460. struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
  3461. u8 reserved_at_80[0x780];
  3462. struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
  3463. };
  3464. struct mlx5_ifc_modify_hca_vport_context_out_bits {
  3465. u8 status[0x8];
  3466. u8 reserved_at_8[0x18];
  3467. u8 syndrome[0x20];
  3468. u8 reserved_at_40[0x40];
  3469. };
  3470. struct mlx5_ifc_modify_hca_vport_context_in_bits {
  3471. u8 opcode[0x10];
  3472. u8 reserved_at_10[0x10];
  3473. u8 reserved_at_20[0x10];
  3474. u8 op_mod[0x10];
  3475. u8 other_vport[0x1];
  3476. u8 reserved_at_41[0xb];
  3477. u8 port_num[0x4];
  3478. u8 vport_number[0x10];
  3479. u8 reserved_at_60[0x20];
  3480. struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
  3481. };
  3482. struct mlx5_ifc_modify_cq_out_bits {
  3483. u8 status[0x8];
  3484. u8 reserved_at_8[0x18];
  3485. u8 syndrome[0x20];
  3486. u8 reserved_at_40[0x40];
  3487. };
  3488. enum {
  3489. MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
  3490. MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
  3491. };
  3492. struct mlx5_ifc_modify_cq_in_bits {
  3493. u8 opcode[0x10];
  3494. u8 reserved_at_10[0x10];
  3495. u8 reserved_at_20[0x10];
  3496. u8 op_mod[0x10];
  3497. u8 reserved_at_40[0x8];
  3498. u8 cqn[0x18];
  3499. union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
  3500. struct mlx5_ifc_cqc_bits cq_context;
  3501. u8 reserved_at_280[0x600];
  3502. u8 pas[0][0x40];
  3503. };
  3504. struct mlx5_ifc_modify_cong_status_out_bits {
  3505. u8 status[0x8];
  3506. u8 reserved_at_8[0x18];
  3507. u8 syndrome[0x20];
  3508. u8 reserved_at_40[0x40];
  3509. };
  3510. struct mlx5_ifc_modify_cong_status_in_bits {
  3511. u8 opcode[0x10];
  3512. u8 reserved_at_10[0x10];
  3513. u8 reserved_at_20[0x10];
  3514. u8 op_mod[0x10];
  3515. u8 reserved_at_40[0x18];
  3516. u8 priority[0x4];
  3517. u8 cong_protocol[0x4];
  3518. u8 enable[0x1];
  3519. u8 tag_enable[0x1];
  3520. u8 reserved_at_62[0x1e];
  3521. };
  3522. struct mlx5_ifc_modify_cong_params_out_bits {
  3523. u8 status[0x8];
  3524. u8 reserved_at_8[0x18];
  3525. u8 syndrome[0x20];
  3526. u8 reserved_at_40[0x40];
  3527. };
  3528. struct mlx5_ifc_modify_cong_params_in_bits {
  3529. u8 opcode[0x10];
  3530. u8 reserved_at_10[0x10];
  3531. u8 reserved_at_20[0x10];
  3532. u8 op_mod[0x10];
  3533. u8 reserved_at_40[0x1c];
  3534. u8 cong_protocol[0x4];
  3535. union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
  3536. u8 reserved_at_80[0x80];
  3537. union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
  3538. };
  3539. struct mlx5_ifc_manage_pages_out_bits {
  3540. u8 status[0x8];
  3541. u8 reserved_at_8[0x18];
  3542. u8 syndrome[0x20];
  3543. u8 output_num_entries[0x20];
  3544. u8 reserved_at_60[0x20];
  3545. u8 pas[0][0x40];
  3546. };
  3547. enum {
  3548. MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0,
  3549. MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1,
  3550. MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2,
  3551. };
  3552. struct mlx5_ifc_manage_pages_in_bits {
  3553. u8 opcode[0x10];
  3554. u8 reserved_at_10[0x10];
  3555. u8 reserved_at_20[0x10];
  3556. u8 op_mod[0x10];
  3557. u8 reserved_at_40[0x10];
  3558. u8 function_id[0x10];
  3559. u8 input_num_entries[0x20];
  3560. u8 pas[0][0x40];
  3561. };
  3562. struct mlx5_ifc_mad_ifc_out_bits {
  3563. u8 status[0x8];
  3564. u8 reserved_at_8[0x18];
  3565. u8 syndrome[0x20];
  3566. u8 reserved_at_40[0x40];
  3567. u8 response_mad_packet[256][0x8];
  3568. };
  3569. struct mlx5_ifc_mad_ifc_in_bits {
  3570. u8 opcode[0x10];
  3571. u8 reserved_at_10[0x10];
  3572. u8 reserved_at_20[0x10];
  3573. u8 op_mod[0x10];
  3574. u8 remote_lid[0x10];
  3575. u8 reserved_at_50[0x8];
  3576. u8 port[0x8];
  3577. u8 reserved_at_60[0x20];
  3578. u8 mad[256][0x8];
  3579. };
  3580. struct mlx5_ifc_init_hca_out_bits {
  3581. u8 status[0x8];
  3582. u8 reserved_at_8[0x18];
  3583. u8 syndrome[0x20];
  3584. u8 reserved_at_40[0x40];
  3585. };
  3586. struct mlx5_ifc_init_hca_in_bits {
  3587. u8 opcode[0x10];
  3588. u8 reserved_at_10[0x10];
  3589. u8 reserved_at_20[0x10];
  3590. u8 op_mod[0x10];
  3591. u8 reserved_at_40[0x40];
  3592. };
  3593. struct mlx5_ifc_init2rtr_qp_out_bits {
  3594. u8 status[0x8];
  3595. u8 reserved_at_8[0x18];
  3596. u8 syndrome[0x20];
  3597. u8 reserved_at_40[0x40];
  3598. };
  3599. struct mlx5_ifc_init2rtr_qp_in_bits {
  3600. u8 opcode[0x10];
  3601. u8 reserved_at_10[0x10];
  3602. u8 reserved_at_20[0x10];
  3603. u8 op_mod[0x10];
  3604. u8 reserved_at_40[0x8];
  3605. u8 qpn[0x18];
  3606. u8 reserved_at_60[0x20];
  3607. u8 opt_param_mask[0x20];
  3608. u8 reserved_at_a0[0x20];
  3609. struct mlx5_ifc_qpc_bits qpc;
  3610. u8 reserved_at_800[0x80];
  3611. };
  3612. struct mlx5_ifc_init2init_qp_out_bits {
  3613. u8 status[0x8];
  3614. u8 reserved_at_8[0x18];
  3615. u8 syndrome[0x20];
  3616. u8 reserved_at_40[0x40];
  3617. };
  3618. struct mlx5_ifc_init2init_qp_in_bits {
  3619. u8 opcode[0x10];
  3620. u8 reserved_at_10[0x10];
  3621. u8 reserved_at_20[0x10];
  3622. u8 op_mod[0x10];
  3623. u8 reserved_at_40[0x8];
  3624. u8 qpn[0x18];
  3625. u8 reserved_at_60[0x20];
  3626. u8 opt_param_mask[0x20];
  3627. u8 reserved_at_a0[0x20];
  3628. struct mlx5_ifc_qpc_bits qpc;
  3629. u8 reserved_at_800[0x80];
  3630. };
  3631. struct mlx5_ifc_get_dropped_packet_log_out_bits {
  3632. u8 status[0x8];
  3633. u8 reserved_at_8[0x18];
  3634. u8 syndrome[0x20];
  3635. u8 reserved_at_40[0x40];
  3636. u8 packet_headers_log[128][0x8];
  3637. u8 packet_syndrome[64][0x8];
  3638. };
  3639. struct mlx5_ifc_get_dropped_packet_log_in_bits {
  3640. u8 opcode[0x10];
  3641. u8 reserved_at_10[0x10];
  3642. u8 reserved_at_20[0x10];
  3643. u8 op_mod[0x10];
  3644. u8 reserved_at_40[0x40];
  3645. };
  3646. struct mlx5_ifc_gen_eqe_in_bits {
  3647. u8 opcode[0x10];
  3648. u8 reserved_at_10[0x10];
  3649. u8 reserved_at_20[0x10];
  3650. u8 op_mod[0x10];
  3651. u8 reserved_at_40[0x18];
  3652. u8 eq_number[0x8];
  3653. u8 reserved_at_60[0x20];
  3654. u8 eqe[64][0x8];
  3655. };
  3656. struct mlx5_ifc_gen_eq_out_bits {
  3657. u8 status[0x8];
  3658. u8 reserved_at_8[0x18];
  3659. u8 syndrome[0x20];
  3660. u8 reserved_at_40[0x40];
  3661. };
  3662. struct mlx5_ifc_enable_hca_out_bits {
  3663. u8 status[0x8];
  3664. u8 reserved_at_8[0x18];
  3665. u8 syndrome[0x20];
  3666. u8 reserved_at_40[0x20];
  3667. };
  3668. struct mlx5_ifc_enable_hca_in_bits {
  3669. u8 opcode[0x10];
  3670. u8 reserved_at_10[0x10];
  3671. u8 reserved_at_20[0x10];
  3672. u8 op_mod[0x10];
  3673. u8 reserved_at_40[0x10];
  3674. u8 function_id[0x10];
  3675. u8 reserved_at_60[0x20];
  3676. };
  3677. struct mlx5_ifc_drain_dct_out_bits {
  3678. u8 status[0x8];
  3679. u8 reserved_at_8[0x18];
  3680. u8 syndrome[0x20];
  3681. u8 reserved_at_40[0x40];
  3682. };
  3683. struct mlx5_ifc_drain_dct_in_bits {
  3684. u8 opcode[0x10];
  3685. u8 reserved_at_10[0x10];
  3686. u8 reserved_at_20[0x10];
  3687. u8 op_mod[0x10];
  3688. u8 reserved_at_40[0x8];
  3689. u8 dctn[0x18];
  3690. u8 reserved_at_60[0x20];
  3691. };
  3692. struct mlx5_ifc_disable_hca_out_bits {
  3693. u8 status[0x8];
  3694. u8 reserved_at_8[0x18];
  3695. u8 syndrome[0x20];
  3696. u8 reserved_at_40[0x20];
  3697. };
  3698. struct mlx5_ifc_disable_hca_in_bits {
  3699. u8 opcode[0x10];
  3700. u8 reserved_at_10[0x10];
  3701. u8 reserved_at_20[0x10];
  3702. u8 op_mod[0x10];
  3703. u8 reserved_at_40[0x10];
  3704. u8 function_id[0x10];
  3705. u8 reserved_at_60[0x20];
  3706. };
  3707. struct mlx5_ifc_detach_from_mcg_out_bits {
  3708. u8 status[0x8];
  3709. u8 reserved_at_8[0x18];
  3710. u8 syndrome[0x20];
  3711. u8 reserved_at_40[0x40];
  3712. };
  3713. struct mlx5_ifc_detach_from_mcg_in_bits {
  3714. u8 opcode[0x10];
  3715. u8 reserved_at_10[0x10];
  3716. u8 reserved_at_20[0x10];
  3717. u8 op_mod[0x10];
  3718. u8 reserved_at_40[0x8];
  3719. u8 qpn[0x18];
  3720. u8 reserved_at_60[0x20];
  3721. u8 multicast_gid[16][0x8];
  3722. };
  3723. struct mlx5_ifc_destroy_xrq_out_bits {
  3724. u8 status[0x8];
  3725. u8 reserved_at_8[0x18];
  3726. u8 syndrome[0x20];
  3727. u8 reserved_at_40[0x40];
  3728. };
  3729. struct mlx5_ifc_destroy_xrq_in_bits {
  3730. u8 opcode[0x10];
  3731. u8 reserved_at_10[0x10];
  3732. u8 reserved_at_20[0x10];
  3733. u8 op_mod[0x10];
  3734. u8 reserved_at_40[0x8];
  3735. u8 xrqn[0x18];
  3736. u8 reserved_at_60[0x20];
  3737. };
  3738. struct mlx5_ifc_destroy_xrc_srq_out_bits {
  3739. u8 status[0x8];
  3740. u8 reserved_at_8[0x18];
  3741. u8 syndrome[0x20];
  3742. u8 reserved_at_40[0x40];
  3743. };
  3744. struct mlx5_ifc_destroy_xrc_srq_in_bits {
  3745. u8 opcode[0x10];
  3746. u8 reserved_at_10[0x10];
  3747. u8 reserved_at_20[0x10];
  3748. u8 op_mod[0x10];
  3749. u8 reserved_at_40[0x8];
  3750. u8 xrc_srqn[0x18];
  3751. u8 reserved_at_60[0x20];
  3752. };
  3753. struct mlx5_ifc_destroy_tis_out_bits {
  3754. u8 status[0x8];
  3755. u8 reserved_at_8[0x18];
  3756. u8 syndrome[0x20];
  3757. u8 reserved_at_40[0x40];
  3758. };
  3759. struct mlx5_ifc_destroy_tis_in_bits {
  3760. u8 opcode[0x10];
  3761. u8 reserved_at_10[0x10];
  3762. u8 reserved_at_20[0x10];
  3763. u8 op_mod[0x10];
  3764. u8 reserved_at_40[0x8];
  3765. u8 tisn[0x18];
  3766. u8 reserved_at_60[0x20];
  3767. };
  3768. struct mlx5_ifc_destroy_tir_out_bits {
  3769. u8 status[0x8];
  3770. u8 reserved_at_8[0x18];
  3771. u8 syndrome[0x20];
  3772. u8 reserved_at_40[0x40];
  3773. };
  3774. struct mlx5_ifc_destroy_tir_in_bits {
  3775. u8 opcode[0x10];
  3776. u8 reserved_at_10[0x10];
  3777. u8 reserved_at_20[0x10];
  3778. u8 op_mod[0x10];
  3779. u8 reserved_at_40[0x8];
  3780. u8 tirn[0x18];
  3781. u8 reserved_at_60[0x20];
  3782. };
  3783. struct mlx5_ifc_destroy_srq_out_bits {
  3784. u8 status[0x8];
  3785. u8 reserved_at_8[0x18];
  3786. u8 syndrome[0x20];
  3787. u8 reserved_at_40[0x40];
  3788. };
  3789. struct mlx5_ifc_destroy_srq_in_bits {
  3790. u8 opcode[0x10];
  3791. u8 reserved_at_10[0x10];
  3792. u8 reserved_at_20[0x10];
  3793. u8 op_mod[0x10];
  3794. u8 reserved_at_40[0x8];
  3795. u8 srqn[0x18];
  3796. u8 reserved_at_60[0x20];
  3797. };
  3798. struct mlx5_ifc_destroy_sq_out_bits {
  3799. u8 status[0x8];
  3800. u8 reserved_at_8[0x18];
  3801. u8 syndrome[0x20];
  3802. u8 reserved_at_40[0x40];
  3803. };
  3804. struct mlx5_ifc_destroy_sq_in_bits {
  3805. u8 opcode[0x10];
  3806. u8 reserved_at_10[0x10];
  3807. u8 reserved_at_20[0x10];
  3808. u8 op_mod[0x10];
  3809. u8 reserved_at_40[0x8];
  3810. u8 sqn[0x18];
  3811. u8 reserved_at_60[0x20];
  3812. };
  3813. struct mlx5_ifc_destroy_rqt_out_bits {
  3814. u8 status[0x8];
  3815. u8 reserved_at_8[0x18];
  3816. u8 syndrome[0x20];
  3817. u8 reserved_at_40[0x40];
  3818. };
  3819. struct mlx5_ifc_destroy_rqt_in_bits {
  3820. u8 opcode[0x10];
  3821. u8 reserved_at_10[0x10];
  3822. u8 reserved_at_20[0x10];
  3823. u8 op_mod[0x10];
  3824. u8 reserved_at_40[0x8];
  3825. u8 rqtn[0x18];
  3826. u8 reserved_at_60[0x20];
  3827. };
  3828. struct mlx5_ifc_destroy_rq_out_bits {
  3829. u8 status[0x8];
  3830. u8 reserved_at_8[0x18];
  3831. u8 syndrome[0x20];
  3832. u8 reserved_at_40[0x40];
  3833. };
  3834. struct mlx5_ifc_destroy_rq_in_bits {
  3835. u8 opcode[0x10];
  3836. u8 reserved_at_10[0x10];
  3837. u8 reserved_at_20[0x10];
  3838. u8 op_mod[0x10];
  3839. u8 reserved_at_40[0x8];
  3840. u8 rqn[0x18];
  3841. u8 reserved_at_60[0x20];
  3842. };
  3843. struct mlx5_ifc_destroy_rmp_out_bits {
  3844. u8 status[0x8];
  3845. u8 reserved_at_8[0x18];
  3846. u8 syndrome[0x20];
  3847. u8 reserved_at_40[0x40];
  3848. };
  3849. struct mlx5_ifc_destroy_rmp_in_bits {
  3850. u8 opcode[0x10];
  3851. u8 reserved_at_10[0x10];
  3852. u8 reserved_at_20[0x10];
  3853. u8 op_mod[0x10];
  3854. u8 reserved_at_40[0x8];
  3855. u8 rmpn[0x18];
  3856. u8 reserved_at_60[0x20];
  3857. };
  3858. struct mlx5_ifc_destroy_qp_out_bits {
  3859. u8 status[0x8];
  3860. u8 reserved_at_8[0x18];
  3861. u8 syndrome[0x20];
  3862. u8 reserved_at_40[0x40];
  3863. };
  3864. struct mlx5_ifc_destroy_qp_in_bits {
  3865. u8 opcode[0x10];
  3866. u8 reserved_at_10[0x10];
  3867. u8 reserved_at_20[0x10];
  3868. u8 op_mod[0x10];
  3869. u8 reserved_at_40[0x8];
  3870. u8 qpn[0x18];
  3871. u8 reserved_at_60[0x20];
  3872. };
  3873. struct mlx5_ifc_destroy_psv_out_bits {
  3874. u8 status[0x8];
  3875. u8 reserved_at_8[0x18];
  3876. u8 syndrome[0x20];
  3877. u8 reserved_at_40[0x40];
  3878. };
  3879. struct mlx5_ifc_destroy_psv_in_bits {
  3880. u8 opcode[0x10];
  3881. u8 reserved_at_10[0x10];
  3882. u8 reserved_at_20[0x10];
  3883. u8 op_mod[0x10];
  3884. u8 reserved_at_40[0x8];
  3885. u8 psvn[0x18];
  3886. u8 reserved_at_60[0x20];
  3887. };
  3888. struct mlx5_ifc_destroy_mkey_out_bits {
  3889. u8 status[0x8];
  3890. u8 reserved_at_8[0x18];
  3891. u8 syndrome[0x20];
  3892. u8 reserved_at_40[0x40];
  3893. };
  3894. struct mlx5_ifc_destroy_mkey_in_bits {
  3895. u8 opcode[0x10];
  3896. u8 reserved_at_10[0x10];
  3897. u8 reserved_at_20[0x10];
  3898. u8 op_mod[0x10];
  3899. u8 reserved_at_40[0x8];
  3900. u8 mkey_index[0x18];
  3901. u8 reserved_at_60[0x20];
  3902. };
  3903. struct mlx5_ifc_destroy_flow_table_out_bits {
  3904. u8 status[0x8];
  3905. u8 reserved_at_8[0x18];
  3906. u8 syndrome[0x20];
  3907. u8 reserved_at_40[0x40];
  3908. };
  3909. struct mlx5_ifc_destroy_flow_table_in_bits {
  3910. u8 opcode[0x10];
  3911. u8 reserved_at_10[0x10];
  3912. u8 reserved_at_20[0x10];
  3913. u8 op_mod[0x10];
  3914. u8 other_vport[0x1];
  3915. u8 reserved_at_41[0xf];
  3916. u8 vport_number[0x10];
  3917. u8 reserved_at_60[0x20];
  3918. u8 table_type[0x8];
  3919. u8 reserved_at_88[0x18];
  3920. u8 reserved_at_a0[0x8];
  3921. u8 table_id[0x18];
  3922. u8 reserved_at_c0[0x140];
  3923. };
  3924. struct mlx5_ifc_destroy_flow_group_out_bits {
  3925. u8 status[0x8];
  3926. u8 reserved_at_8[0x18];
  3927. u8 syndrome[0x20];
  3928. u8 reserved_at_40[0x40];
  3929. };
  3930. struct mlx5_ifc_destroy_flow_group_in_bits {
  3931. u8 opcode[0x10];
  3932. u8 reserved_at_10[0x10];
  3933. u8 reserved_at_20[0x10];
  3934. u8 op_mod[0x10];
  3935. u8 other_vport[0x1];
  3936. u8 reserved_at_41[0xf];
  3937. u8 vport_number[0x10];
  3938. u8 reserved_at_60[0x20];
  3939. u8 table_type[0x8];
  3940. u8 reserved_at_88[0x18];
  3941. u8 reserved_at_a0[0x8];
  3942. u8 table_id[0x18];
  3943. u8 group_id[0x20];
  3944. u8 reserved_at_e0[0x120];
  3945. };
  3946. struct mlx5_ifc_destroy_eq_out_bits {
  3947. u8 status[0x8];
  3948. u8 reserved_at_8[0x18];
  3949. u8 syndrome[0x20];
  3950. u8 reserved_at_40[0x40];
  3951. };
  3952. struct mlx5_ifc_destroy_eq_in_bits {
  3953. u8 opcode[0x10];
  3954. u8 reserved_at_10[0x10];
  3955. u8 reserved_at_20[0x10];
  3956. u8 op_mod[0x10];
  3957. u8 reserved_at_40[0x18];
  3958. u8 eq_number[0x8];
  3959. u8 reserved_at_60[0x20];
  3960. };
  3961. struct mlx5_ifc_destroy_dct_out_bits {
  3962. u8 status[0x8];
  3963. u8 reserved_at_8[0x18];
  3964. u8 syndrome[0x20];
  3965. u8 reserved_at_40[0x40];
  3966. };
  3967. struct mlx5_ifc_destroy_dct_in_bits {
  3968. u8 opcode[0x10];
  3969. u8 reserved_at_10[0x10];
  3970. u8 reserved_at_20[0x10];
  3971. u8 op_mod[0x10];
  3972. u8 reserved_at_40[0x8];
  3973. u8 dctn[0x18];
  3974. u8 reserved_at_60[0x20];
  3975. };
  3976. struct mlx5_ifc_destroy_cq_out_bits {
  3977. u8 status[0x8];
  3978. u8 reserved_at_8[0x18];
  3979. u8 syndrome[0x20];
  3980. u8 reserved_at_40[0x40];
  3981. };
  3982. struct mlx5_ifc_destroy_cq_in_bits {
  3983. u8 opcode[0x10];
  3984. u8 reserved_at_10[0x10];
  3985. u8 reserved_at_20[0x10];
  3986. u8 op_mod[0x10];
  3987. u8 reserved_at_40[0x8];
  3988. u8 cqn[0x18];
  3989. u8 reserved_at_60[0x20];
  3990. };
  3991. struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
  3992. u8 status[0x8];
  3993. u8 reserved_at_8[0x18];
  3994. u8 syndrome[0x20];
  3995. u8 reserved_at_40[0x40];
  3996. };
  3997. struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
  3998. u8 opcode[0x10];
  3999. u8 reserved_at_10[0x10];
  4000. u8 reserved_at_20[0x10];
  4001. u8 op_mod[0x10];
  4002. u8 reserved_at_40[0x20];
  4003. u8 reserved_at_60[0x10];
  4004. u8 vxlan_udp_port[0x10];
  4005. };
  4006. struct mlx5_ifc_delete_l2_table_entry_out_bits {
  4007. u8 status[0x8];
  4008. u8 reserved_at_8[0x18];
  4009. u8 syndrome[0x20];
  4010. u8 reserved_at_40[0x40];
  4011. };
  4012. struct mlx5_ifc_delete_l2_table_entry_in_bits {
  4013. u8 opcode[0x10];
  4014. u8 reserved_at_10[0x10];
  4015. u8 reserved_at_20[0x10];
  4016. u8 op_mod[0x10];
  4017. u8 reserved_at_40[0x60];
  4018. u8 reserved_at_a0[0x8];
  4019. u8 table_index[0x18];
  4020. u8 reserved_at_c0[0x140];
  4021. };
  4022. struct mlx5_ifc_delete_fte_out_bits {
  4023. u8 status[0x8];
  4024. u8 reserved_at_8[0x18];
  4025. u8 syndrome[0x20];
  4026. u8 reserved_at_40[0x40];
  4027. };
  4028. struct mlx5_ifc_delete_fte_in_bits {
  4029. u8 opcode[0x10];
  4030. u8 reserved_at_10[0x10];
  4031. u8 reserved_at_20[0x10];
  4032. u8 op_mod[0x10];
  4033. u8 other_vport[0x1];
  4034. u8 reserved_at_41[0xf];
  4035. u8 vport_number[0x10];
  4036. u8 reserved_at_60[0x20];
  4037. u8 table_type[0x8];
  4038. u8 reserved_at_88[0x18];
  4039. u8 reserved_at_a0[0x8];
  4040. u8 table_id[0x18];
  4041. u8 reserved_at_c0[0x40];
  4042. u8 flow_index[0x20];
  4043. u8 reserved_at_120[0xe0];
  4044. };
  4045. struct mlx5_ifc_dealloc_xrcd_out_bits {
  4046. u8 status[0x8];
  4047. u8 reserved_at_8[0x18];
  4048. u8 syndrome[0x20];
  4049. u8 reserved_at_40[0x40];
  4050. };
  4051. struct mlx5_ifc_dealloc_xrcd_in_bits {
  4052. u8 opcode[0x10];
  4053. u8 reserved_at_10[0x10];
  4054. u8 reserved_at_20[0x10];
  4055. u8 op_mod[0x10];
  4056. u8 reserved_at_40[0x8];
  4057. u8 xrcd[0x18];
  4058. u8 reserved_at_60[0x20];
  4059. };
  4060. struct mlx5_ifc_dealloc_uar_out_bits {
  4061. u8 status[0x8];
  4062. u8 reserved_at_8[0x18];
  4063. u8 syndrome[0x20];
  4064. u8 reserved_at_40[0x40];
  4065. };
  4066. struct mlx5_ifc_dealloc_uar_in_bits {
  4067. u8 opcode[0x10];
  4068. u8 reserved_at_10[0x10];
  4069. u8 reserved_at_20[0x10];
  4070. u8 op_mod[0x10];
  4071. u8 reserved_at_40[0x8];
  4072. u8 uar[0x18];
  4073. u8 reserved_at_60[0x20];
  4074. };
  4075. struct mlx5_ifc_dealloc_transport_domain_out_bits {
  4076. u8 status[0x8];
  4077. u8 reserved_at_8[0x18];
  4078. u8 syndrome[0x20];
  4079. u8 reserved_at_40[0x40];
  4080. };
  4081. struct mlx5_ifc_dealloc_transport_domain_in_bits {
  4082. u8 opcode[0x10];
  4083. u8 reserved_at_10[0x10];
  4084. u8 reserved_at_20[0x10];
  4085. u8 op_mod[0x10];
  4086. u8 reserved_at_40[0x8];
  4087. u8 transport_domain[0x18];
  4088. u8 reserved_at_60[0x20];
  4089. };
  4090. struct mlx5_ifc_dealloc_q_counter_out_bits {
  4091. u8 status[0x8];
  4092. u8 reserved_at_8[0x18];
  4093. u8 syndrome[0x20];
  4094. u8 reserved_at_40[0x40];
  4095. };
  4096. struct mlx5_ifc_dealloc_q_counter_in_bits {
  4097. u8 opcode[0x10];
  4098. u8 reserved_at_10[0x10];
  4099. u8 reserved_at_20[0x10];
  4100. u8 op_mod[0x10];
  4101. u8 reserved_at_40[0x18];
  4102. u8 counter_set_id[0x8];
  4103. u8 reserved_at_60[0x20];
  4104. };
  4105. struct mlx5_ifc_dealloc_pd_out_bits {
  4106. u8 status[0x8];
  4107. u8 reserved_at_8[0x18];
  4108. u8 syndrome[0x20];
  4109. u8 reserved_at_40[0x40];
  4110. };
  4111. struct mlx5_ifc_dealloc_pd_in_bits {
  4112. u8 opcode[0x10];
  4113. u8 reserved_at_10[0x10];
  4114. u8 reserved_at_20[0x10];
  4115. u8 op_mod[0x10];
  4116. u8 reserved_at_40[0x8];
  4117. u8 pd[0x18];
  4118. u8 reserved_at_60[0x20];
  4119. };
  4120. struct mlx5_ifc_dealloc_flow_counter_out_bits {
  4121. u8 status[0x8];
  4122. u8 reserved_at_8[0x18];
  4123. u8 syndrome[0x20];
  4124. u8 reserved_at_40[0x40];
  4125. };
  4126. struct mlx5_ifc_dealloc_flow_counter_in_bits {
  4127. u8 opcode[0x10];
  4128. u8 reserved_at_10[0x10];
  4129. u8 reserved_at_20[0x10];
  4130. u8 op_mod[0x10];
  4131. u8 reserved_at_40[0x10];
  4132. u8 flow_counter_id[0x10];
  4133. u8 reserved_at_60[0x20];
  4134. };
  4135. struct mlx5_ifc_create_xrq_out_bits {
  4136. u8 status[0x8];
  4137. u8 reserved_at_8[0x18];
  4138. u8 syndrome[0x20];
  4139. u8 reserved_at_40[0x8];
  4140. u8 xrqn[0x18];
  4141. u8 reserved_at_60[0x20];
  4142. };
  4143. struct mlx5_ifc_create_xrq_in_bits {
  4144. u8 opcode[0x10];
  4145. u8 reserved_at_10[0x10];
  4146. u8 reserved_at_20[0x10];
  4147. u8 op_mod[0x10];
  4148. u8 reserved_at_40[0x40];
  4149. struct mlx5_ifc_xrqc_bits xrq_context;
  4150. };
  4151. struct mlx5_ifc_create_xrc_srq_out_bits {
  4152. u8 status[0x8];
  4153. u8 reserved_at_8[0x18];
  4154. u8 syndrome[0x20];
  4155. u8 reserved_at_40[0x8];
  4156. u8 xrc_srqn[0x18];
  4157. u8 reserved_at_60[0x20];
  4158. };
  4159. struct mlx5_ifc_create_xrc_srq_in_bits {
  4160. u8 opcode[0x10];
  4161. u8 reserved_at_10[0x10];
  4162. u8 reserved_at_20[0x10];
  4163. u8 op_mod[0x10];
  4164. u8 reserved_at_40[0x40];
  4165. struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
  4166. u8 reserved_at_280[0x600];
  4167. u8 pas[0][0x40];
  4168. };
  4169. struct mlx5_ifc_create_tis_out_bits {
  4170. u8 status[0x8];
  4171. u8 reserved_at_8[0x18];
  4172. u8 syndrome[0x20];
  4173. u8 reserved_at_40[0x8];
  4174. u8 tisn[0x18];
  4175. u8 reserved_at_60[0x20];
  4176. };
  4177. struct mlx5_ifc_create_tis_in_bits {
  4178. u8 opcode[0x10];
  4179. u8 reserved_at_10[0x10];
  4180. u8 reserved_at_20[0x10];
  4181. u8 op_mod[0x10];
  4182. u8 reserved_at_40[0xc0];
  4183. struct mlx5_ifc_tisc_bits ctx;
  4184. };
  4185. struct mlx5_ifc_create_tir_out_bits {
  4186. u8 status[0x8];
  4187. u8 reserved_at_8[0x18];
  4188. u8 syndrome[0x20];
  4189. u8 reserved_at_40[0x8];
  4190. u8 tirn[0x18];
  4191. u8 reserved_at_60[0x20];
  4192. };
  4193. struct mlx5_ifc_create_tir_in_bits {
  4194. u8 opcode[0x10];
  4195. u8 reserved_at_10[0x10];
  4196. u8 reserved_at_20[0x10];
  4197. u8 op_mod[0x10];
  4198. u8 reserved_at_40[0xc0];
  4199. struct mlx5_ifc_tirc_bits ctx;
  4200. };
  4201. struct mlx5_ifc_create_srq_out_bits {
  4202. u8 status[0x8];
  4203. u8 reserved_at_8[0x18];
  4204. u8 syndrome[0x20];
  4205. u8 reserved_at_40[0x8];
  4206. u8 srqn[0x18];
  4207. u8 reserved_at_60[0x20];
  4208. };
  4209. struct mlx5_ifc_create_srq_in_bits {
  4210. u8 opcode[0x10];
  4211. u8 reserved_at_10[0x10];
  4212. u8 reserved_at_20[0x10];
  4213. u8 op_mod[0x10];
  4214. u8 reserved_at_40[0x40];
  4215. struct mlx5_ifc_srqc_bits srq_context_entry;
  4216. u8 reserved_at_280[0x600];
  4217. u8 pas[0][0x40];
  4218. };
  4219. struct mlx5_ifc_create_sq_out_bits {
  4220. u8 status[0x8];
  4221. u8 reserved_at_8[0x18];
  4222. u8 syndrome[0x20];
  4223. u8 reserved_at_40[0x8];
  4224. u8 sqn[0x18];
  4225. u8 reserved_at_60[0x20];
  4226. };
  4227. struct mlx5_ifc_create_sq_in_bits {
  4228. u8 opcode[0x10];
  4229. u8 reserved_at_10[0x10];
  4230. u8 reserved_at_20[0x10];
  4231. u8 op_mod[0x10];
  4232. u8 reserved_at_40[0xc0];
  4233. struct mlx5_ifc_sqc_bits ctx;
  4234. };
  4235. struct mlx5_ifc_create_rqt_out_bits {
  4236. u8 status[0x8];
  4237. u8 reserved_at_8[0x18];
  4238. u8 syndrome[0x20];
  4239. u8 reserved_at_40[0x8];
  4240. u8 rqtn[0x18];
  4241. u8 reserved_at_60[0x20];
  4242. };
  4243. struct mlx5_ifc_create_rqt_in_bits {
  4244. u8 opcode[0x10];
  4245. u8 reserved_at_10[0x10];
  4246. u8 reserved_at_20[0x10];
  4247. u8 op_mod[0x10];
  4248. u8 reserved_at_40[0xc0];
  4249. struct mlx5_ifc_rqtc_bits rqt_context;
  4250. };
  4251. struct mlx5_ifc_create_rq_out_bits {
  4252. u8 status[0x8];
  4253. u8 reserved_at_8[0x18];
  4254. u8 syndrome[0x20];
  4255. u8 reserved_at_40[0x8];
  4256. u8 rqn[0x18];
  4257. u8 reserved_at_60[0x20];
  4258. };
  4259. struct mlx5_ifc_create_rq_in_bits {
  4260. u8 opcode[0x10];
  4261. u8 reserved_at_10[0x10];
  4262. u8 reserved_at_20[0x10];
  4263. u8 op_mod[0x10];
  4264. u8 reserved_at_40[0xc0];
  4265. struct mlx5_ifc_rqc_bits ctx;
  4266. };
  4267. struct mlx5_ifc_create_rmp_out_bits {
  4268. u8 status[0x8];
  4269. u8 reserved_at_8[0x18];
  4270. u8 syndrome[0x20];
  4271. u8 reserved_at_40[0x8];
  4272. u8 rmpn[0x18];
  4273. u8 reserved_at_60[0x20];
  4274. };
  4275. struct mlx5_ifc_create_rmp_in_bits {
  4276. u8 opcode[0x10];
  4277. u8 reserved_at_10[0x10];
  4278. u8 reserved_at_20[0x10];
  4279. u8 op_mod[0x10];
  4280. u8 reserved_at_40[0xc0];
  4281. struct mlx5_ifc_rmpc_bits ctx;
  4282. };
  4283. struct mlx5_ifc_create_qp_out_bits {
  4284. u8 status[0x8];
  4285. u8 reserved_at_8[0x18];
  4286. u8 syndrome[0x20];
  4287. u8 reserved_at_40[0x8];
  4288. u8 qpn[0x18];
  4289. u8 reserved_at_60[0x20];
  4290. };
  4291. struct mlx5_ifc_create_qp_in_bits {
  4292. u8 opcode[0x10];
  4293. u8 reserved_at_10[0x10];
  4294. u8 reserved_at_20[0x10];
  4295. u8 op_mod[0x10];
  4296. u8 reserved_at_40[0x40];
  4297. u8 opt_param_mask[0x20];
  4298. u8 reserved_at_a0[0x20];
  4299. struct mlx5_ifc_qpc_bits qpc;
  4300. u8 reserved_at_800[0x80];
  4301. u8 pas[0][0x40];
  4302. };
  4303. struct mlx5_ifc_create_psv_out_bits {
  4304. u8 status[0x8];
  4305. u8 reserved_at_8[0x18];
  4306. u8 syndrome[0x20];
  4307. u8 reserved_at_40[0x40];
  4308. u8 reserved_at_80[0x8];
  4309. u8 psv0_index[0x18];
  4310. u8 reserved_at_a0[0x8];
  4311. u8 psv1_index[0x18];
  4312. u8 reserved_at_c0[0x8];
  4313. u8 psv2_index[0x18];
  4314. u8 reserved_at_e0[0x8];
  4315. u8 psv3_index[0x18];
  4316. };
  4317. struct mlx5_ifc_create_psv_in_bits {
  4318. u8 opcode[0x10];
  4319. u8 reserved_at_10[0x10];
  4320. u8 reserved_at_20[0x10];
  4321. u8 op_mod[0x10];
  4322. u8 num_psv[0x4];
  4323. u8 reserved_at_44[0x4];
  4324. u8 pd[0x18];
  4325. u8 reserved_at_60[0x20];
  4326. };
  4327. struct mlx5_ifc_create_mkey_out_bits {
  4328. u8 status[0x8];
  4329. u8 reserved_at_8[0x18];
  4330. u8 syndrome[0x20];
  4331. u8 reserved_at_40[0x8];
  4332. u8 mkey_index[0x18];
  4333. u8 reserved_at_60[0x20];
  4334. };
  4335. struct mlx5_ifc_create_mkey_in_bits {
  4336. u8 opcode[0x10];
  4337. u8 reserved_at_10[0x10];
  4338. u8 reserved_at_20[0x10];
  4339. u8 op_mod[0x10];
  4340. u8 reserved_at_40[0x20];
  4341. u8 pg_access[0x1];
  4342. u8 reserved_at_61[0x1f];
  4343. struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
  4344. u8 reserved_at_280[0x80];
  4345. u8 translations_octword_actual_size[0x20];
  4346. u8 reserved_at_320[0x560];
  4347. u8 klm_pas_mtt[0][0x20];
  4348. };
  4349. struct mlx5_ifc_create_flow_table_out_bits {
  4350. u8 status[0x8];
  4351. u8 reserved_at_8[0x18];
  4352. u8 syndrome[0x20];
  4353. u8 reserved_at_40[0x8];
  4354. u8 table_id[0x18];
  4355. u8 reserved_at_60[0x20];
  4356. };
  4357. struct mlx5_ifc_create_flow_table_in_bits {
  4358. u8 opcode[0x10];
  4359. u8 reserved_at_10[0x10];
  4360. u8 reserved_at_20[0x10];
  4361. u8 op_mod[0x10];
  4362. u8 other_vport[0x1];
  4363. u8 reserved_at_41[0xf];
  4364. u8 vport_number[0x10];
  4365. u8 reserved_at_60[0x20];
  4366. u8 table_type[0x8];
  4367. u8 reserved_at_88[0x18];
  4368. u8 reserved_at_a0[0x20];
  4369. u8 encap_en[0x1];
  4370. u8 decap_en[0x1];
  4371. u8 reserved_at_c2[0x2];
  4372. u8 table_miss_mode[0x4];
  4373. u8 level[0x8];
  4374. u8 reserved_at_d0[0x8];
  4375. u8 log_size[0x8];
  4376. u8 reserved_at_e0[0x8];
  4377. u8 table_miss_id[0x18];
  4378. u8 reserved_at_100[0x8];
  4379. u8 lag_master_next_table_id[0x18];
  4380. u8 reserved_at_120[0x80];
  4381. };
  4382. struct mlx5_ifc_create_flow_group_out_bits {
  4383. u8 status[0x8];
  4384. u8 reserved_at_8[0x18];
  4385. u8 syndrome[0x20];
  4386. u8 reserved_at_40[0x8];
  4387. u8 group_id[0x18];
  4388. u8 reserved_at_60[0x20];
  4389. };
  4390. enum {
  4391. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
  4392. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
  4393. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
  4394. };
  4395. struct mlx5_ifc_create_flow_group_in_bits {
  4396. u8 opcode[0x10];
  4397. u8 reserved_at_10[0x10];
  4398. u8 reserved_at_20[0x10];
  4399. u8 op_mod[0x10];
  4400. u8 other_vport[0x1];
  4401. u8 reserved_at_41[0xf];
  4402. u8 vport_number[0x10];
  4403. u8 reserved_at_60[0x20];
  4404. u8 table_type[0x8];
  4405. u8 reserved_at_88[0x18];
  4406. u8 reserved_at_a0[0x8];
  4407. u8 table_id[0x18];
  4408. u8 reserved_at_c0[0x20];
  4409. u8 start_flow_index[0x20];
  4410. u8 reserved_at_100[0x20];
  4411. u8 end_flow_index[0x20];
  4412. u8 reserved_at_140[0xa0];
  4413. u8 reserved_at_1e0[0x18];
  4414. u8 match_criteria_enable[0x8];
  4415. struct mlx5_ifc_fte_match_param_bits match_criteria;
  4416. u8 reserved_at_1200[0xe00];
  4417. };
  4418. struct mlx5_ifc_create_eq_out_bits {
  4419. u8 status[0x8];
  4420. u8 reserved_at_8[0x18];
  4421. u8 syndrome[0x20];
  4422. u8 reserved_at_40[0x18];
  4423. u8 eq_number[0x8];
  4424. u8 reserved_at_60[0x20];
  4425. };
  4426. struct mlx5_ifc_create_eq_in_bits {
  4427. u8 opcode[0x10];
  4428. u8 reserved_at_10[0x10];
  4429. u8 reserved_at_20[0x10];
  4430. u8 op_mod[0x10];
  4431. u8 reserved_at_40[0x40];
  4432. struct mlx5_ifc_eqc_bits eq_context_entry;
  4433. u8 reserved_at_280[0x40];
  4434. u8 event_bitmask[0x40];
  4435. u8 reserved_at_300[0x580];
  4436. u8 pas[0][0x40];
  4437. };
  4438. struct mlx5_ifc_create_dct_out_bits {
  4439. u8 status[0x8];
  4440. u8 reserved_at_8[0x18];
  4441. u8 syndrome[0x20];
  4442. u8 reserved_at_40[0x8];
  4443. u8 dctn[0x18];
  4444. u8 reserved_at_60[0x20];
  4445. };
  4446. struct mlx5_ifc_create_dct_in_bits {
  4447. u8 opcode[0x10];
  4448. u8 reserved_at_10[0x10];
  4449. u8 reserved_at_20[0x10];
  4450. u8 op_mod[0x10];
  4451. u8 reserved_at_40[0x40];
  4452. struct mlx5_ifc_dctc_bits dct_context_entry;
  4453. u8 reserved_at_280[0x180];
  4454. };
  4455. struct mlx5_ifc_create_cq_out_bits {
  4456. u8 status[0x8];
  4457. u8 reserved_at_8[0x18];
  4458. u8 syndrome[0x20];
  4459. u8 reserved_at_40[0x8];
  4460. u8 cqn[0x18];
  4461. u8 reserved_at_60[0x20];
  4462. };
  4463. struct mlx5_ifc_create_cq_in_bits {
  4464. u8 opcode[0x10];
  4465. u8 reserved_at_10[0x10];
  4466. u8 reserved_at_20[0x10];
  4467. u8 op_mod[0x10];
  4468. u8 reserved_at_40[0x40];
  4469. struct mlx5_ifc_cqc_bits cq_context;
  4470. u8 reserved_at_280[0x600];
  4471. u8 pas[0][0x40];
  4472. };
  4473. struct mlx5_ifc_config_int_moderation_out_bits {
  4474. u8 status[0x8];
  4475. u8 reserved_at_8[0x18];
  4476. u8 syndrome[0x20];
  4477. u8 reserved_at_40[0x4];
  4478. u8 min_delay[0xc];
  4479. u8 int_vector[0x10];
  4480. u8 reserved_at_60[0x20];
  4481. };
  4482. enum {
  4483. MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
  4484. MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
  4485. };
  4486. struct mlx5_ifc_config_int_moderation_in_bits {
  4487. u8 opcode[0x10];
  4488. u8 reserved_at_10[0x10];
  4489. u8 reserved_at_20[0x10];
  4490. u8 op_mod[0x10];
  4491. u8 reserved_at_40[0x4];
  4492. u8 min_delay[0xc];
  4493. u8 int_vector[0x10];
  4494. u8 reserved_at_60[0x20];
  4495. };
  4496. struct mlx5_ifc_attach_to_mcg_out_bits {
  4497. u8 status[0x8];
  4498. u8 reserved_at_8[0x18];
  4499. u8 syndrome[0x20];
  4500. u8 reserved_at_40[0x40];
  4501. };
  4502. struct mlx5_ifc_attach_to_mcg_in_bits {
  4503. u8 opcode[0x10];
  4504. u8 reserved_at_10[0x10];
  4505. u8 reserved_at_20[0x10];
  4506. u8 op_mod[0x10];
  4507. u8 reserved_at_40[0x8];
  4508. u8 qpn[0x18];
  4509. u8 reserved_at_60[0x20];
  4510. u8 multicast_gid[16][0x8];
  4511. };
  4512. struct mlx5_ifc_arm_xrq_out_bits {
  4513. u8 status[0x8];
  4514. u8 reserved_at_8[0x18];
  4515. u8 syndrome[0x20];
  4516. u8 reserved_at_40[0x40];
  4517. };
  4518. struct mlx5_ifc_arm_xrq_in_bits {
  4519. u8 opcode[0x10];
  4520. u8 reserved_at_10[0x10];
  4521. u8 reserved_at_20[0x10];
  4522. u8 op_mod[0x10];
  4523. u8 reserved_at_40[0x8];
  4524. u8 xrqn[0x18];
  4525. u8 reserved_at_60[0x10];
  4526. u8 lwm[0x10];
  4527. };
  4528. struct mlx5_ifc_arm_xrc_srq_out_bits {
  4529. u8 status[0x8];
  4530. u8 reserved_at_8[0x18];
  4531. u8 syndrome[0x20];
  4532. u8 reserved_at_40[0x40];
  4533. };
  4534. enum {
  4535. MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
  4536. };
  4537. struct mlx5_ifc_arm_xrc_srq_in_bits {
  4538. u8 opcode[0x10];
  4539. u8 reserved_at_10[0x10];
  4540. u8 reserved_at_20[0x10];
  4541. u8 op_mod[0x10];
  4542. u8 reserved_at_40[0x8];
  4543. u8 xrc_srqn[0x18];
  4544. u8 reserved_at_60[0x10];
  4545. u8 lwm[0x10];
  4546. };
  4547. struct mlx5_ifc_arm_rq_out_bits {
  4548. u8 status[0x8];
  4549. u8 reserved_at_8[0x18];
  4550. u8 syndrome[0x20];
  4551. u8 reserved_at_40[0x40];
  4552. };
  4553. enum {
  4554. MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
  4555. MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
  4556. };
  4557. struct mlx5_ifc_arm_rq_in_bits {
  4558. u8 opcode[0x10];
  4559. u8 reserved_at_10[0x10];
  4560. u8 reserved_at_20[0x10];
  4561. u8 op_mod[0x10];
  4562. u8 reserved_at_40[0x8];
  4563. u8 srq_number[0x18];
  4564. u8 reserved_at_60[0x10];
  4565. u8 lwm[0x10];
  4566. };
  4567. struct mlx5_ifc_arm_dct_out_bits {
  4568. u8 status[0x8];
  4569. u8 reserved_at_8[0x18];
  4570. u8 syndrome[0x20];
  4571. u8 reserved_at_40[0x40];
  4572. };
  4573. struct mlx5_ifc_arm_dct_in_bits {
  4574. u8 opcode[0x10];
  4575. u8 reserved_at_10[0x10];
  4576. u8 reserved_at_20[0x10];
  4577. u8 op_mod[0x10];
  4578. u8 reserved_at_40[0x8];
  4579. u8 dct_number[0x18];
  4580. u8 reserved_at_60[0x20];
  4581. };
  4582. struct mlx5_ifc_alloc_xrcd_out_bits {
  4583. u8 status[0x8];
  4584. u8 reserved_at_8[0x18];
  4585. u8 syndrome[0x20];
  4586. u8 reserved_at_40[0x8];
  4587. u8 xrcd[0x18];
  4588. u8 reserved_at_60[0x20];
  4589. };
  4590. struct mlx5_ifc_alloc_xrcd_in_bits {
  4591. u8 opcode[0x10];
  4592. u8 reserved_at_10[0x10];
  4593. u8 reserved_at_20[0x10];
  4594. u8 op_mod[0x10];
  4595. u8 reserved_at_40[0x40];
  4596. };
  4597. struct mlx5_ifc_alloc_uar_out_bits {
  4598. u8 status[0x8];
  4599. u8 reserved_at_8[0x18];
  4600. u8 syndrome[0x20];
  4601. u8 reserved_at_40[0x8];
  4602. u8 uar[0x18];
  4603. u8 reserved_at_60[0x20];
  4604. };
  4605. struct mlx5_ifc_alloc_uar_in_bits {
  4606. u8 opcode[0x10];
  4607. u8 reserved_at_10[0x10];
  4608. u8 reserved_at_20[0x10];
  4609. u8 op_mod[0x10];
  4610. u8 reserved_at_40[0x40];
  4611. };
  4612. struct mlx5_ifc_alloc_transport_domain_out_bits {
  4613. u8 status[0x8];
  4614. u8 reserved_at_8[0x18];
  4615. u8 syndrome[0x20];
  4616. u8 reserved_at_40[0x8];
  4617. u8 transport_domain[0x18];
  4618. u8 reserved_at_60[0x20];
  4619. };
  4620. struct mlx5_ifc_alloc_transport_domain_in_bits {
  4621. u8 opcode[0x10];
  4622. u8 reserved_at_10[0x10];
  4623. u8 reserved_at_20[0x10];
  4624. u8 op_mod[0x10];
  4625. u8 reserved_at_40[0x40];
  4626. };
  4627. struct mlx5_ifc_alloc_q_counter_out_bits {
  4628. u8 status[0x8];
  4629. u8 reserved_at_8[0x18];
  4630. u8 syndrome[0x20];
  4631. u8 reserved_at_40[0x18];
  4632. u8 counter_set_id[0x8];
  4633. u8 reserved_at_60[0x20];
  4634. };
  4635. struct mlx5_ifc_alloc_q_counter_in_bits {
  4636. u8 opcode[0x10];
  4637. u8 reserved_at_10[0x10];
  4638. u8 reserved_at_20[0x10];
  4639. u8 op_mod[0x10];
  4640. u8 reserved_at_40[0x40];
  4641. };
  4642. struct mlx5_ifc_alloc_pd_out_bits {
  4643. u8 status[0x8];
  4644. u8 reserved_at_8[0x18];
  4645. u8 syndrome[0x20];
  4646. u8 reserved_at_40[0x8];
  4647. u8 pd[0x18];
  4648. u8 reserved_at_60[0x20];
  4649. };
  4650. struct mlx5_ifc_alloc_pd_in_bits {
  4651. u8 opcode[0x10];
  4652. u8 reserved_at_10[0x10];
  4653. u8 reserved_at_20[0x10];
  4654. u8 op_mod[0x10];
  4655. u8 reserved_at_40[0x40];
  4656. };
  4657. struct mlx5_ifc_alloc_flow_counter_out_bits {
  4658. u8 status[0x8];
  4659. u8 reserved_at_8[0x18];
  4660. u8 syndrome[0x20];
  4661. u8 reserved_at_40[0x10];
  4662. u8 flow_counter_id[0x10];
  4663. u8 reserved_at_60[0x20];
  4664. };
  4665. struct mlx5_ifc_alloc_flow_counter_in_bits {
  4666. u8 opcode[0x10];
  4667. u8 reserved_at_10[0x10];
  4668. u8 reserved_at_20[0x10];
  4669. u8 op_mod[0x10];
  4670. u8 reserved_at_40[0x40];
  4671. };
  4672. struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
  4673. u8 status[0x8];
  4674. u8 reserved_at_8[0x18];
  4675. u8 syndrome[0x20];
  4676. u8 reserved_at_40[0x40];
  4677. };
  4678. struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
  4679. u8 opcode[0x10];
  4680. u8 reserved_at_10[0x10];
  4681. u8 reserved_at_20[0x10];
  4682. u8 op_mod[0x10];
  4683. u8 reserved_at_40[0x20];
  4684. u8 reserved_at_60[0x10];
  4685. u8 vxlan_udp_port[0x10];
  4686. };
  4687. struct mlx5_ifc_set_rate_limit_out_bits {
  4688. u8 status[0x8];
  4689. u8 reserved_at_8[0x18];
  4690. u8 syndrome[0x20];
  4691. u8 reserved_at_40[0x40];
  4692. };
  4693. struct mlx5_ifc_set_rate_limit_in_bits {
  4694. u8 opcode[0x10];
  4695. u8 reserved_at_10[0x10];
  4696. u8 reserved_at_20[0x10];
  4697. u8 op_mod[0x10];
  4698. u8 reserved_at_40[0x10];
  4699. u8 rate_limit_index[0x10];
  4700. u8 reserved_at_60[0x20];
  4701. u8 rate_limit[0x20];
  4702. };
  4703. struct mlx5_ifc_access_register_out_bits {
  4704. u8 status[0x8];
  4705. u8 reserved_at_8[0x18];
  4706. u8 syndrome[0x20];
  4707. u8 reserved_at_40[0x40];
  4708. u8 register_data[0][0x20];
  4709. };
  4710. enum {
  4711. MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
  4712. MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
  4713. };
  4714. struct mlx5_ifc_access_register_in_bits {
  4715. u8 opcode[0x10];
  4716. u8 reserved_at_10[0x10];
  4717. u8 reserved_at_20[0x10];
  4718. u8 op_mod[0x10];
  4719. u8 reserved_at_40[0x10];
  4720. u8 register_id[0x10];
  4721. u8 argument[0x20];
  4722. u8 register_data[0][0x20];
  4723. };
  4724. struct mlx5_ifc_sltp_reg_bits {
  4725. u8 status[0x4];
  4726. u8 version[0x4];
  4727. u8 local_port[0x8];
  4728. u8 pnat[0x2];
  4729. u8 reserved_at_12[0x2];
  4730. u8 lane[0x4];
  4731. u8 reserved_at_18[0x8];
  4732. u8 reserved_at_20[0x20];
  4733. u8 reserved_at_40[0x7];
  4734. u8 polarity[0x1];
  4735. u8 ob_tap0[0x8];
  4736. u8 ob_tap1[0x8];
  4737. u8 ob_tap2[0x8];
  4738. u8 reserved_at_60[0xc];
  4739. u8 ob_preemp_mode[0x4];
  4740. u8 ob_reg[0x8];
  4741. u8 ob_bias[0x8];
  4742. u8 reserved_at_80[0x20];
  4743. };
  4744. struct mlx5_ifc_slrg_reg_bits {
  4745. u8 status[0x4];
  4746. u8 version[0x4];
  4747. u8 local_port[0x8];
  4748. u8 pnat[0x2];
  4749. u8 reserved_at_12[0x2];
  4750. u8 lane[0x4];
  4751. u8 reserved_at_18[0x8];
  4752. u8 time_to_link_up[0x10];
  4753. u8 reserved_at_30[0xc];
  4754. u8 grade_lane_speed[0x4];
  4755. u8 grade_version[0x8];
  4756. u8 grade[0x18];
  4757. u8 reserved_at_60[0x4];
  4758. u8 height_grade_type[0x4];
  4759. u8 height_grade[0x18];
  4760. u8 height_dz[0x10];
  4761. u8 height_dv[0x10];
  4762. u8 reserved_at_a0[0x10];
  4763. u8 height_sigma[0x10];
  4764. u8 reserved_at_c0[0x20];
  4765. u8 reserved_at_e0[0x4];
  4766. u8 phase_grade_type[0x4];
  4767. u8 phase_grade[0x18];
  4768. u8 reserved_at_100[0x8];
  4769. u8 phase_eo_pos[0x8];
  4770. u8 reserved_at_110[0x8];
  4771. u8 phase_eo_neg[0x8];
  4772. u8 ffe_set_tested[0x10];
  4773. u8 test_errors_per_lane[0x10];
  4774. };
  4775. struct mlx5_ifc_pvlc_reg_bits {
  4776. u8 reserved_at_0[0x8];
  4777. u8 local_port[0x8];
  4778. u8 reserved_at_10[0x10];
  4779. u8 reserved_at_20[0x1c];
  4780. u8 vl_hw_cap[0x4];
  4781. u8 reserved_at_40[0x1c];
  4782. u8 vl_admin[0x4];
  4783. u8 reserved_at_60[0x1c];
  4784. u8 vl_operational[0x4];
  4785. };
  4786. struct mlx5_ifc_pude_reg_bits {
  4787. u8 swid[0x8];
  4788. u8 local_port[0x8];
  4789. u8 reserved_at_10[0x4];
  4790. u8 admin_status[0x4];
  4791. u8 reserved_at_18[0x4];
  4792. u8 oper_status[0x4];
  4793. u8 reserved_at_20[0x60];
  4794. };
  4795. struct mlx5_ifc_ptys_reg_bits {
  4796. u8 reserved_at_0[0x1];
  4797. u8 an_disable_admin[0x1];
  4798. u8 an_disable_cap[0x1];
  4799. u8 reserved_at_3[0x5];
  4800. u8 local_port[0x8];
  4801. u8 reserved_at_10[0xd];
  4802. u8 proto_mask[0x3];
  4803. u8 an_status[0x4];
  4804. u8 reserved_at_24[0x3c];
  4805. u8 eth_proto_capability[0x20];
  4806. u8 ib_link_width_capability[0x10];
  4807. u8 ib_proto_capability[0x10];
  4808. u8 reserved_at_a0[0x20];
  4809. u8 eth_proto_admin[0x20];
  4810. u8 ib_link_width_admin[0x10];
  4811. u8 ib_proto_admin[0x10];
  4812. u8 reserved_at_100[0x20];
  4813. u8 eth_proto_oper[0x20];
  4814. u8 ib_link_width_oper[0x10];
  4815. u8 ib_proto_oper[0x10];
  4816. u8 reserved_at_160[0x20];
  4817. u8 eth_proto_lp_advertise[0x20];
  4818. u8 reserved_at_1a0[0x60];
  4819. };
  4820. struct mlx5_ifc_mlcr_reg_bits {
  4821. u8 reserved_at_0[0x8];
  4822. u8 local_port[0x8];
  4823. u8 reserved_at_10[0x20];
  4824. u8 beacon_duration[0x10];
  4825. u8 reserved_at_40[0x10];
  4826. u8 beacon_remain[0x10];
  4827. };
  4828. struct mlx5_ifc_ptas_reg_bits {
  4829. u8 reserved_at_0[0x20];
  4830. u8 algorithm_options[0x10];
  4831. u8 reserved_at_30[0x4];
  4832. u8 repetitions_mode[0x4];
  4833. u8 num_of_repetitions[0x8];
  4834. u8 grade_version[0x8];
  4835. u8 height_grade_type[0x4];
  4836. u8 phase_grade_type[0x4];
  4837. u8 height_grade_weight[0x8];
  4838. u8 phase_grade_weight[0x8];
  4839. u8 gisim_measure_bits[0x10];
  4840. u8 adaptive_tap_measure_bits[0x10];
  4841. u8 ber_bath_high_error_threshold[0x10];
  4842. u8 ber_bath_mid_error_threshold[0x10];
  4843. u8 ber_bath_low_error_threshold[0x10];
  4844. u8 one_ratio_high_threshold[0x10];
  4845. u8 one_ratio_high_mid_threshold[0x10];
  4846. u8 one_ratio_low_mid_threshold[0x10];
  4847. u8 one_ratio_low_threshold[0x10];
  4848. u8 ndeo_error_threshold[0x10];
  4849. u8 mixer_offset_step_size[0x10];
  4850. u8 reserved_at_110[0x8];
  4851. u8 mix90_phase_for_voltage_bath[0x8];
  4852. u8 mixer_offset_start[0x10];
  4853. u8 mixer_offset_end[0x10];
  4854. u8 reserved_at_140[0x15];
  4855. u8 ber_test_time[0xb];
  4856. };
  4857. struct mlx5_ifc_pspa_reg_bits {
  4858. u8 swid[0x8];
  4859. u8 local_port[0x8];
  4860. u8 sub_port[0x8];
  4861. u8 reserved_at_18[0x8];
  4862. u8 reserved_at_20[0x20];
  4863. };
  4864. struct mlx5_ifc_pqdr_reg_bits {
  4865. u8 reserved_at_0[0x8];
  4866. u8 local_port[0x8];
  4867. u8 reserved_at_10[0x5];
  4868. u8 prio[0x3];
  4869. u8 reserved_at_18[0x6];
  4870. u8 mode[0x2];
  4871. u8 reserved_at_20[0x20];
  4872. u8 reserved_at_40[0x10];
  4873. u8 min_threshold[0x10];
  4874. u8 reserved_at_60[0x10];
  4875. u8 max_threshold[0x10];
  4876. u8 reserved_at_80[0x10];
  4877. u8 mark_probability_denominator[0x10];
  4878. u8 reserved_at_a0[0x60];
  4879. };
  4880. struct mlx5_ifc_ppsc_reg_bits {
  4881. u8 reserved_at_0[0x8];
  4882. u8 local_port[0x8];
  4883. u8 reserved_at_10[0x10];
  4884. u8 reserved_at_20[0x60];
  4885. u8 reserved_at_80[0x1c];
  4886. u8 wrps_admin[0x4];
  4887. u8 reserved_at_a0[0x1c];
  4888. u8 wrps_status[0x4];
  4889. u8 reserved_at_c0[0x8];
  4890. u8 up_threshold[0x8];
  4891. u8 reserved_at_d0[0x8];
  4892. u8 down_threshold[0x8];
  4893. u8 reserved_at_e0[0x20];
  4894. u8 reserved_at_100[0x1c];
  4895. u8 srps_admin[0x4];
  4896. u8 reserved_at_120[0x1c];
  4897. u8 srps_status[0x4];
  4898. u8 reserved_at_140[0x40];
  4899. };
  4900. struct mlx5_ifc_pplr_reg_bits {
  4901. u8 reserved_at_0[0x8];
  4902. u8 local_port[0x8];
  4903. u8 reserved_at_10[0x10];
  4904. u8 reserved_at_20[0x8];
  4905. u8 lb_cap[0x8];
  4906. u8 reserved_at_30[0x8];
  4907. u8 lb_en[0x8];
  4908. };
  4909. struct mlx5_ifc_pplm_reg_bits {
  4910. u8 reserved_at_0[0x8];
  4911. u8 local_port[0x8];
  4912. u8 reserved_at_10[0x10];
  4913. u8 reserved_at_20[0x20];
  4914. u8 port_profile_mode[0x8];
  4915. u8 static_port_profile[0x8];
  4916. u8 active_port_profile[0x8];
  4917. u8 reserved_at_58[0x8];
  4918. u8 retransmission_active[0x8];
  4919. u8 fec_mode_active[0x18];
  4920. u8 reserved_at_80[0x20];
  4921. };
  4922. struct mlx5_ifc_ppcnt_reg_bits {
  4923. u8 swid[0x8];
  4924. u8 local_port[0x8];
  4925. u8 pnat[0x2];
  4926. u8 reserved_at_12[0x8];
  4927. u8 grp[0x6];
  4928. u8 clr[0x1];
  4929. u8 reserved_at_21[0x1c];
  4930. u8 prio_tc[0x3];
  4931. union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
  4932. };
  4933. struct mlx5_ifc_ppad_reg_bits {
  4934. u8 reserved_at_0[0x3];
  4935. u8 single_mac[0x1];
  4936. u8 reserved_at_4[0x4];
  4937. u8 local_port[0x8];
  4938. u8 mac_47_32[0x10];
  4939. u8 mac_31_0[0x20];
  4940. u8 reserved_at_40[0x40];
  4941. };
  4942. struct mlx5_ifc_pmtu_reg_bits {
  4943. u8 reserved_at_0[0x8];
  4944. u8 local_port[0x8];
  4945. u8 reserved_at_10[0x10];
  4946. u8 max_mtu[0x10];
  4947. u8 reserved_at_30[0x10];
  4948. u8 admin_mtu[0x10];
  4949. u8 reserved_at_50[0x10];
  4950. u8 oper_mtu[0x10];
  4951. u8 reserved_at_70[0x10];
  4952. };
  4953. struct mlx5_ifc_pmpr_reg_bits {
  4954. u8 reserved_at_0[0x8];
  4955. u8 module[0x8];
  4956. u8 reserved_at_10[0x10];
  4957. u8 reserved_at_20[0x18];
  4958. u8 attenuation_5g[0x8];
  4959. u8 reserved_at_40[0x18];
  4960. u8 attenuation_7g[0x8];
  4961. u8 reserved_at_60[0x18];
  4962. u8 attenuation_12g[0x8];
  4963. };
  4964. struct mlx5_ifc_pmpe_reg_bits {
  4965. u8 reserved_at_0[0x8];
  4966. u8 module[0x8];
  4967. u8 reserved_at_10[0xc];
  4968. u8 module_status[0x4];
  4969. u8 reserved_at_20[0x60];
  4970. };
  4971. struct mlx5_ifc_pmpc_reg_bits {
  4972. u8 module_state_updated[32][0x8];
  4973. };
  4974. struct mlx5_ifc_pmlpn_reg_bits {
  4975. u8 reserved_at_0[0x4];
  4976. u8 mlpn_status[0x4];
  4977. u8 local_port[0x8];
  4978. u8 reserved_at_10[0x10];
  4979. u8 e[0x1];
  4980. u8 reserved_at_21[0x1f];
  4981. };
  4982. struct mlx5_ifc_pmlp_reg_bits {
  4983. u8 rxtx[0x1];
  4984. u8 reserved_at_1[0x7];
  4985. u8 local_port[0x8];
  4986. u8 reserved_at_10[0x8];
  4987. u8 width[0x8];
  4988. u8 lane0_module_mapping[0x20];
  4989. u8 lane1_module_mapping[0x20];
  4990. u8 lane2_module_mapping[0x20];
  4991. u8 lane3_module_mapping[0x20];
  4992. u8 reserved_at_a0[0x160];
  4993. };
  4994. struct mlx5_ifc_pmaos_reg_bits {
  4995. u8 reserved_at_0[0x8];
  4996. u8 module[0x8];
  4997. u8 reserved_at_10[0x4];
  4998. u8 admin_status[0x4];
  4999. u8 reserved_at_18[0x4];
  5000. u8 oper_status[0x4];
  5001. u8 ase[0x1];
  5002. u8 ee[0x1];
  5003. u8 reserved_at_22[0x1c];
  5004. u8 e[0x2];
  5005. u8 reserved_at_40[0x40];
  5006. };
  5007. struct mlx5_ifc_plpc_reg_bits {
  5008. u8 reserved_at_0[0x4];
  5009. u8 profile_id[0xc];
  5010. u8 reserved_at_10[0x4];
  5011. u8 proto_mask[0x4];
  5012. u8 reserved_at_18[0x8];
  5013. u8 reserved_at_20[0x10];
  5014. u8 lane_speed[0x10];
  5015. u8 reserved_at_40[0x17];
  5016. u8 lpbf[0x1];
  5017. u8 fec_mode_policy[0x8];
  5018. u8 retransmission_capability[0x8];
  5019. u8 fec_mode_capability[0x18];
  5020. u8 retransmission_support_admin[0x8];
  5021. u8 fec_mode_support_admin[0x18];
  5022. u8 retransmission_request_admin[0x8];
  5023. u8 fec_mode_request_admin[0x18];
  5024. u8 reserved_at_c0[0x80];
  5025. };
  5026. struct mlx5_ifc_plib_reg_bits {
  5027. u8 reserved_at_0[0x8];
  5028. u8 local_port[0x8];
  5029. u8 reserved_at_10[0x8];
  5030. u8 ib_port[0x8];
  5031. u8 reserved_at_20[0x60];
  5032. };
  5033. struct mlx5_ifc_plbf_reg_bits {
  5034. u8 reserved_at_0[0x8];
  5035. u8 local_port[0x8];
  5036. u8 reserved_at_10[0xd];
  5037. u8 lbf_mode[0x3];
  5038. u8 reserved_at_20[0x20];
  5039. };
  5040. struct mlx5_ifc_pipg_reg_bits {
  5041. u8 reserved_at_0[0x8];
  5042. u8 local_port[0x8];
  5043. u8 reserved_at_10[0x10];
  5044. u8 dic[0x1];
  5045. u8 reserved_at_21[0x19];
  5046. u8 ipg[0x4];
  5047. u8 reserved_at_3e[0x2];
  5048. };
  5049. struct mlx5_ifc_pifr_reg_bits {
  5050. u8 reserved_at_0[0x8];
  5051. u8 local_port[0x8];
  5052. u8 reserved_at_10[0x10];
  5053. u8 reserved_at_20[0xe0];
  5054. u8 port_filter[8][0x20];
  5055. u8 port_filter_update_en[8][0x20];
  5056. };
  5057. struct mlx5_ifc_pfcc_reg_bits {
  5058. u8 reserved_at_0[0x8];
  5059. u8 local_port[0x8];
  5060. u8 reserved_at_10[0x10];
  5061. u8 ppan[0x4];
  5062. u8 reserved_at_24[0x4];
  5063. u8 prio_mask_tx[0x8];
  5064. u8 reserved_at_30[0x8];
  5065. u8 prio_mask_rx[0x8];
  5066. u8 pptx[0x1];
  5067. u8 aptx[0x1];
  5068. u8 reserved_at_42[0x6];
  5069. u8 pfctx[0x8];
  5070. u8 reserved_at_50[0x10];
  5071. u8 pprx[0x1];
  5072. u8 aprx[0x1];
  5073. u8 reserved_at_62[0x6];
  5074. u8 pfcrx[0x8];
  5075. u8 reserved_at_70[0x10];
  5076. u8 reserved_at_80[0x80];
  5077. };
  5078. struct mlx5_ifc_pelc_reg_bits {
  5079. u8 op[0x4];
  5080. u8 reserved_at_4[0x4];
  5081. u8 local_port[0x8];
  5082. u8 reserved_at_10[0x10];
  5083. u8 op_admin[0x8];
  5084. u8 op_capability[0x8];
  5085. u8 op_request[0x8];
  5086. u8 op_active[0x8];
  5087. u8 admin[0x40];
  5088. u8 capability[0x40];
  5089. u8 request[0x40];
  5090. u8 active[0x40];
  5091. u8 reserved_at_140[0x80];
  5092. };
  5093. struct mlx5_ifc_peir_reg_bits {
  5094. u8 reserved_at_0[0x8];
  5095. u8 local_port[0x8];
  5096. u8 reserved_at_10[0x10];
  5097. u8 reserved_at_20[0xc];
  5098. u8 error_count[0x4];
  5099. u8 reserved_at_30[0x10];
  5100. u8 reserved_at_40[0xc];
  5101. u8 lane[0x4];
  5102. u8 reserved_at_50[0x8];
  5103. u8 error_type[0x8];
  5104. };
  5105. struct mlx5_ifc_pcap_reg_bits {
  5106. u8 reserved_at_0[0x8];
  5107. u8 local_port[0x8];
  5108. u8 reserved_at_10[0x10];
  5109. u8 port_capability_mask[4][0x20];
  5110. };
  5111. struct mlx5_ifc_paos_reg_bits {
  5112. u8 swid[0x8];
  5113. u8 local_port[0x8];
  5114. u8 reserved_at_10[0x4];
  5115. u8 admin_status[0x4];
  5116. u8 reserved_at_18[0x4];
  5117. u8 oper_status[0x4];
  5118. u8 ase[0x1];
  5119. u8 ee[0x1];
  5120. u8 reserved_at_22[0x1c];
  5121. u8 e[0x2];
  5122. u8 reserved_at_40[0x40];
  5123. };
  5124. struct mlx5_ifc_pamp_reg_bits {
  5125. u8 reserved_at_0[0x8];
  5126. u8 opamp_group[0x8];
  5127. u8 reserved_at_10[0xc];
  5128. u8 opamp_group_type[0x4];
  5129. u8 start_index[0x10];
  5130. u8 reserved_at_30[0x4];
  5131. u8 num_of_indices[0xc];
  5132. u8 index_data[18][0x10];
  5133. };
  5134. struct mlx5_ifc_pcmr_reg_bits {
  5135. u8 reserved_at_0[0x8];
  5136. u8 local_port[0x8];
  5137. u8 reserved_at_10[0x2e];
  5138. u8 fcs_cap[0x1];
  5139. u8 reserved_at_3f[0x1f];
  5140. u8 fcs_chk[0x1];
  5141. u8 reserved_at_5f[0x1];
  5142. };
  5143. struct mlx5_ifc_lane_2_module_mapping_bits {
  5144. u8 reserved_at_0[0x6];
  5145. u8 rx_lane[0x2];
  5146. u8 reserved_at_8[0x6];
  5147. u8 tx_lane[0x2];
  5148. u8 reserved_at_10[0x8];
  5149. u8 module[0x8];
  5150. };
  5151. struct mlx5_ifc_bufferx_reg_bits {
  5152. u8 reserved_at_0[0x6];
  5153. u8 lossy[0x1];
  5154. u8 epsb[0x1];
  5155. u8 reserved_at_8[0xc];
  5156. u8 size[0xc];
  5157. u8 xoff_threshold[0x10];
  5158. u8 xon_threshold[0x10];
  5159. };
  5160. struct mlx5_ifc_set_node_in_bits {
  5161. u8 node_description[64][0x8];
  5162. };
  5163. struct mlx5_ifc_register_power_settings_bits {
  5164. u8 reserved_at_0[0x18];
  5165. u8 power_settings_level[0x8];
  5166. u8 reserved_at_20[0x60];
  5167. };
  5168. struct mlx5_ifc_register_host_endianness_bits {
  5169. u8 he[0x1];
  5170. u8 reserved_at_1[0x1f];
  5171. u8 reserved_at_20[0x60];
  5172. };
  5173. struct mlx5_ifc_umr_pointer_desc_argument_bits {
  5174. u8 reserved_at_0[0x20];
  5175. u8 mkey[0x20];
  5176. u8 addressh_63_32[0x20];
  5177. u8 addressl_31_0[0x20];
  5178. };
  5179. struct mlx5_ifc_ud_adrs_vector_bits {
  5180. u8 dc_key[0x40];
  5181. u8 ext[0x1];
  5182. u8 reserved_at_41[0x7];
  5183. u8 destination_qp_dct[0x18];
  5184. u8 static_rate[0x4];
  5185. u8 sl_eth_prio[0x4];
  5186. u8 fl[0x1];
  5187. u8 mlid[0x7];
  5188. u8 rlid_udp_sport[0x10];
  5189. u8 reserved_at_80[0x20];
  5190. u8 rmac_47_16[0x20];
  5191. u8 rmac_15_0[0x10];
  5192. u8 tclass[0x8];
  5193. u8 hop_limit[0x8];
  5194. u8 reserved_at_e0[0x1];
  5195. u8 grh[0x1];
  5196. u8 reserved_at_e2[0x2];
  5197. u8 src_addr_index[0x8];
  5198. u8 flow_label[0x14];
  5199. u8 rgid_rip[16][0x8];
  5200. };
  5201. struct mlx5_ifc_pages_req_event_bits {
  5202. u8 reserved_at_0[0x10];
  5203. u8 function_id[0x10];
  5204. u8 num_pages[0x20];
  5205. u8 reserved_at_40[0xa0];
  5206. };
  5207. struct mlx5_ifc_eqe_bits {
  5208. u8 reserved_at_0[0x8];
  5209. u8 event_type[0x8];
  5210. u8 reserved_at_10[0x8];
  5211. u8 event_sub_type[0x8];
  5212. u8 reserved_at_20[0xe0];
  5213. union mlx5_ifc_event_auto_bits event_data;
  5214. u8 reserved_at_1e0[0x10];
  5215. u8 signature[0x8];
  5216. u8 reserved_at_1f8[0x7];
  5217. u8 owner[0x1];
  5218. };
  5219. enum {
  5220. MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
  5221. };
  5222. struct mlx5_ifc_cmd_queue_entry_bits {
  5223. u8 type[0x8];
  5224. u8 reserved_at_8[0x18];
  5225. u8 input_length[0x20];
  5226. u8 input_mailbox_pointer_63_32[0x20];
  5227. u8 input_mailbox_pointer_31_9[0x17];
  5228. u8 reserved_at_77[0x9];
  5229. u8 command_input_inline_data[16][0x8];
  5230. u8 command_output_inline_data[16][0x8];
  5231. u8 output_mailbox_pointer_63_32[0x20];
  5232. u8 output_mailbox_pointer_31_9[0x17];
  5233. u8 reserved_at_1b7[0x9];
  5234. u8 output_length[0x20];
  5235. u8 token[0x8];
  5236. u8 signature[0x8];
  5237. u8 reserved_at_1f0[0x8];
  5238. u8 status[0x7];
  5239. u8 ownership[0x1];
  5240. };
  5241. struct mlx5_ifc_cmd_out_bits {
  5242. u8 status[0x8];
  5243. u8 reserved_at_8[0x18];
  5244. u8 syndrome[0x20];
  5245. u8 command_output[0x20];
  5246. };
  5247. struct mlx5_ifc_cmd_in_bits {
  5248. u8 opcode[0x10];
  5249. u8 reserved_at_10[0x10];
  5250. u8 reserved_at_20[0x10];
  5251. u8 op_mod[0x10];
  5252. u8 command[0][0x20];
  5253. };
  5254. struct mlx5_ifc_cmd_if_box_bits {
  5255. u8 mailbox_data[512][0x8];
  5256. u8 reserved_at_1000[0x180];
  5257. u8 next_pointer_63_32[0x20];
  5258. u8 next_pointer_31_10[0x16];
  5259. u8 reserved_at_11b6[0xa];
  5260. u8 block_number[0x20];
  5261. u8 reserved_at_11e0[0x8];
  5262. u8 token[0x8];
  5263. u8 ctrl_signature[0x8];
  5264. u8 signature[0x8];
  5265. };
  5266. struct mlx5_ifc_mtt_bits {
  5267. u8 ptag_63_32[0x20];
  5268. u8 ptag_31_8[0x18];
  5269. u8 reserved_at_38[0x6];
  5270. u8 wr_en[0x1];
  5271. u8 rd_en[0x1];
  5272. };
  5273. struct mlx5_ifc_query_wol_rol_out_bits {
  5274. u8 status[0x8];
  5275. u8 reserved_at_8[0x18];
  5276. u8 syndrome[0x20];
  5277. u8 reserved_at_40[0x10];
  5278. u8 rol_mode[0x8];
  5279. u8 wol_mode[0x8];
  5280. u8 reserved_at_60[0x20];
  5281. };
  5282. struct mlx5_ifc_query_wol_rol_in_bits {
  5283. u8 opcode[0x10];
  5284. u8 reserved_at_10[0x10];
  5285. u8 reserved_at_20[0x10];
  5286. u8 op_mod[0x10];
  5287. u8 reserved_at_40[0x40];
  5288. };
  5289. struct mlx5_ifc_set_wol_rol_out_bits {
  5290. u8 status[0x8];
  5291. u8 reserved_at_8[0x18];
  5292. u8 syndrome[0x20];
  5293. u8 reserved_at_40[0x40];
  5294. };
  5295. struct mlx5_ifc_set_wol_rol_in_bits {
  5296. u8 opcode[0x10];
  5297. u8 reserved_at_10[0x10];
  5298. u8 reserved_at_20[0x10];
  5299. u8 op_mod[0x10];
  5300. u8 rol_mode_valid[0x1];
  5301. u8 wol_mode_valid[0x1];
  5302. u8 reserved_at_42[0xe];
  5303. u8 rol_mode[0x8];
  5304. u8 wol_mode[0x8];
  5305. u8 reserved_at_60[0x20];
  5306. };
  5307. enum {
  5308. MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
  5309. MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
  5310. MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
  5311. };
  5312. enum {
  5313. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
  5314. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
  5315. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
  5316. };
  5317. enum {
  5318. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1,
  5319. MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7,
  5320. MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8,
  5321. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9,
  5322. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa,
  5323. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb,
  5324. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc,
  5325. MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd,
  5326. MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe,
  5327. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf,
  5328. MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10,
  5329. };
  5330. struct mlx5_ifc_initial_seg_bits {
  5331. u8 fw_rev_minor[0x10];
  5332. u8 fw_rev_major[0x10];
  5333. u8 cmd_interface_rev[0x10];
  5334. u8 fw_rev_subminor[0x10];
  5335. u8 reserved_at_40[0x40];
  5336. u8 cmdq_phy_addr_63_32[0x20];
  5337. u8 cmdq_phy_addr_31_12[0x14];
  5338. u8 reserved_at_b4[0x2];
  5339. u8 nic_interface[0x2];
  5340. u8 log_cmdq_size[0x4];
  5341. u8 log_cmdq_stride[0x4];
  5342. u8 command_doorbell_vector[0x20];
  5343. u8 reserved_at_e0[0xf00];
  5344. u8 initializing[0x1];
  5345. u8 reserved_at_fe1[0x4];
  5346. u8 nic_interface_supported[0x3];
  5347. u8 reserved_at_fe8[0x18];
  5348. struct mlx5_ifc_health_buffer_bits health_buffer;
  5349. u8 no_dram_nic_offset[0x20];
  5350. u8 reserved_at_1220[0x6e40];
  5351. u8 reserved_at_8060[0x1f];
  5352. u8 clear_int[0x1];
  5353. u8 health_syndrome[0x8];
  5354. u8 health_counter[0x18];
  5355. u8 reserved_at_80a0[0x17fc0];
  5356. };
  5357. union mlx5_ifc_ports_control_registers_document_bits {
  5358. struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
  5359. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
  5360. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
  5361. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
  5362. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
  5363. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
  5364. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
  5365. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
  5366. struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
  5367. struct mlx5_ifc_pamp_reg_bits pamp_reg;
  5368. struct mlx5_ifc_paos_reg_bits paos_reg;
  5369. struct mlx5_ifc_pcap_reg_bits pcap_reg;
  5370. struct mlx5_ifc_peir_reg_bits peir_reg;
  5371. struct mlx5_ifc_pelc_reg_bits pelc_reg;
  5372. struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
  5373. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
  5374. struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
  5375. struct mlx5_ifc_pifr_reg_bits pifr_reg;
  5376. struct mlx5_ifc_pipg_reg_bits pipg_reg;
  5377. struct mlx5_ifc_plbf_reg_bits plbf_reg;
  5378. struct mlx5_ifc_plib_reg_bits plib_reg;
  5379. struct mlx5_ifc_plpc_reg_bits plpc_reg;
  5380. struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
  5381. struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
  5382. struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
  5383. struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
  5384. struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
  5385. struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
  5386. struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
  5387. struct mlx5_ifc_ppad_reg_bits ppad_reg;
  5388. struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
  5389. struct mlx5_ifc_pplm_reg_bits pplm_reg;
  5390. struct mlx5_ifc_pplr_reg_bits pplr_reg;
  5391. struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
  5392. struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
  5393. struct mlx5_ifc_pspa_reg_bits pspa_reg;
  5394. struct mlx5_ifc_ptas_reg_bits ptas_reg;
  5395. struct mlx5_ifc_ptys_reg_bits ptys_reg;
  5396. struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
  5397. struct mlx5_ifc_pude_reg_bits pude_reg;
  5398. struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
  5399. struct mlx5_ifc_slrg_reg_bits slrg_reg;
  5400. struct mlx5_ifc_sltp_reg_bits sltp_reg;
  5401. u8 reserved_at_0[0x60e0];
  5402. };
  5403. union mlx5_ifc_debug_enhancements_document_bits {
  5404. struct mlx5_ifc_health_buffer_bits health_buffer;
  5405. u8 reserved_at_0[0x200];
  5406. };
  5407. union mlx5_ifc_uplink_pci_interface_document_bits {
  5408. struct mlx5_ifc_initial_seg_bits initial_seg;
  5409. u8 reserved_at_0[0x20060];
  5410. };
  5411. struct mlx5_ifc_set_flow_table_root_out_bits {
  5412. u8 status[0x8];
  5413. u8 reserved_at_8[0x18];
  5414. u8 syndrome[0x20];
  5415. u8 reserved_at_40[0x40];
  5416. };
  5417. struct mlx5_ifc_set_flow_table_root_in_bits {
  5418. u8 opcode[0x10];
  5419. u8 reserved_at_10[0x10];
  5420. u8 reserved_at_20[0x10];
  5421. u8 op_mod[0x10];
  5422. u8 other_vport[0x1];
  5423. u8 reserved_at_41[0xf];
  5424. u8 vport_number[0x10];
  5425. u8 reserved_at_60[0x20];
  5426. u8 table_type[0x8];
  5427. u8 reserved_at_88[0x18];
  5428. u8 reserved_at_a0[0x8];
  5429. u8 table_id[0x18];
  5430. u8 reserved_at_c0[0x140];
  5431. };
  5432. enum {
  5433. MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = (1UL << 0),
  5434. MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
  5435. };
  5436. struct mlx5_ifc_modify_flow_table_out_bits {
  5437. u8 status[0x8];
  5438. u8 reserved_at_8[0x18];
  5439. u8 syndrome[0x20];
  5440. u8 reserved_at_40[0x40];
  5441. };
  5442. struct mlx5_ifc_modify_flow_table_in_bits {
  5443. u8 opcode[0x10];
  5444. u8 reserved_at_10[0x10];
  5445. u8 reserved_at_20[0x10];
  5446. u8 op_mod[0x10];
  5447. u8 other_vport[0x1];
  5448. u8 reserved_at_41[0xf];
  5449. u8 vport_number[0x10];
  5450. u8 reserved_at_60[0x10];
  5451. u8 modify_field_select[0x10];
  5452. u8 table_type[0x8];
  5453. u8 reserved_at_88[0x18];
  5454. u8 reserved_at_a0[0x8];
  5455. u8 table_id[0x18];
  5456. u8 reserved_at_c0[0x4];
  5457. u8 table_miss_mode[0x4];
  5458. u8 reserved_at_c8[0x18];
  5459. u8 reserved_at_e0[0x8];
  5460. u8 table_miss_id[0x18];
  5461. u8 reserved_at_100[0x8];
  5462. u8 lag_master_next_table_id[0x18];
  5463. u8 reserved_at_120[0x80];
  5464. };
  5465. struct mlx5_ifc_ets_tcn_config_reg_bits {
  5466. u8 g[0x1];
  5467. u8 b[0x1];
  5468. u8 r[0x1];
  5469. u8 reserved_at_3[0x9];
  5470. u8 group[0x4];
  5471. u8 reserved_at_10[0x9];
  5472. u8 bw_allocation[0x7];
  5473. u8 reserved_at_20[0xc];
  5474. u8 max_bw_units[0x4];
  5475. u8 reserved_at_30[0x8];
  5476. u8 max_bw_value[0x8];
  5477. };
  5478. struct mlx5_ifc_ets_global_config_reg_bits {
  5479. u8 reserved_at_0[0x2];
  5480. u8 r[0x1];
  5481. u8 reserved_at_3[0x1d];
  5482. u8 reserved_at_20[0xc];
  5483. u8 max_bw_units[0x4];
  5484. u8 reserved_at_30[0x8];
  5485. u8 max_bw_value[0x8];
  5486. };
  5487. struct mlx5_ifc_qetc_reg_bits {
  5488. u8 reserved_at_0[0x8];
  5489. u8 port_number[0x8];
  5490. u8 reserved_at_10[0x30];
  5491. struct mlx5_ifc_ets_tcn_config_reg_bits tc_configuration[0x8];
  5492. struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
  5493. };
  5494. struct mlx5_ifc_qtct_reg_bits {
  5495. u8 reserved_at_0[0x8];
  5496. u8 port_number[0x8];
  5497. u8 reserved_at_10[0xd];
  5498. u8 prio[0x3];
  5499. u8 reserved_at_20[0x1d];
  5500. u8 tclass[0x3];
  5501. };
  5502. struct mlx5_ifc_mcia_reg_bits {
  5503. u8 l[0x1];
  5504. u8 reserved_at_1[0x7];
  5505. u8 module[0x8];
  5506. u8 reserved_at_10[0x8];
  5507. u8 status[0x8];
  5508. u8 i2c_device_address[0x8];
  5509. u8 page_number[0x8];
  5510. u8 device_address[0x10];
  5511. u8 reserved_at_40[0x10];
  5512. u8 size[0x10];
  5513. u8 reserved_at_60[0x20];
  5514. u8 dword_0[0x20];
  5515. u8 dword_1[0x20];
  5516. u8 dword_2[0x20];
  5517. u8 dword_3[0x20];
  5518. u8 dword_4[0x20];
  5519. u8 dword_5[0x20];
  5520. u8 dword_6[0x20];
  5521. u8 dword_7[0x20];
  5522. u8 dword_8[0x20];
  5523. u8 dword_9[0x20];
  5524. u8 dword_10[0x20];
  5525. u8 dword_11[0x20];
  5526. };
  5527. struct mlx5_ifc_dcbx_param_bits {
  5528. u8 dcbx_cee_cap[0x1];
  5529. u8 dcbx_ieee_cap[0x1];
  5530. u8 dcbx_standby_cap[0x1];
  5531. u8 reserved_at_0[0x5];
  5532. u8 port_number[0x8];
  5533. u8 reserved_at_10[0xa];
  5534. u8 max_application_table_size[6];
  5535. u8 reserved_at_20[0x15];
  5536. u8 version_oper[0x3];
  5537. u8 reserved_at_38[5];
  5538. u8 version_admin[0x3];
  5539. u8 willing_admin[0x1];
  5540. u8 reserved_at_41[0x3];
  5541. u8 pfc_cap_oper[0x4];
  5542. u8 reserved_at_48[0x4];
  5543. u8 pfc_cap_admin[0x4];
  5544. u8 reserved_at_50[0x4];
  5545. u8 num_of_tc_oper[0x4];
  5546. u8 reserved_at_58[0x4];
  5547. u8 num_of_tc_admin[0x4];
  5548. u8 remote_willing[0x1];
  5549. u8 reserved_at_61[3];
  5550. u8 remote_pfc_cap[4];
  5551. u8 reserved_at_68[0x14];
  5552. u8 remote_num_of_tc[0x4];
  5553. u8 reserved_at_80[0x18];
  5554. u8 error[0x8];
  5555. u8 reserved_at_a0[0x160];
  5556. };
  5557. struct mlx5_ifc_lagc_bits {
  5558. u8 reserved_at_0[0x1d];
  5559. u8 lag_state[0x3];
  5560. u8 reserved_at_20[0x14];
  5561. u8 tx_remap_affinity_2[0x4];
  5562. u8 reserved_at_38[0x4];
  5563. u8 tx_remap_affinity_1[0x4];
  5564. };
  5565. struct mlx5_ifc_create_lag_out_bits {
  5566. u8 status[0x8];
  5567. u8 reserved_at_8[0x18];
  5568. u8 syndrome[0x20];
  5569. u8 reserved_at_40[0x40];
  5570. };
  5571. struct mlx5_ifc_create_lag_in_bits {
  5572. u8 opcode[0x10];
  5573. u8 reserved_at_10[0x10];
  5574. u8 reserved_at_20[0x10];
  5575. u8 op_mod[0x10];
  5576. struct mlx5_ifc_lagc_bits ctx;
  5577. };
  5578. struct mlx5_ifc_modify_lag_out_bits {
  5579. u8 status[0x8];
  5580. u8 reserved_at_8[0x18];
  5581. u8 syndrome[0x20];
  5582. u8 reserved_at_40[0x40];
  5583. };
  5584. struct mlx5_ifc_modify_lag_in_bits {
  5585. u8 opcode[0x10];
  5586. u8 reserved_at_10[0x10];
  5587. u8 reserved_at_20[0x10];
  5588. u8 op_mod[0x10];
  5589. u8 reserved_at_40[0x20];
  5590. u8 field_select[0x20];
  5591. struct mlx5_ifc_lagc_bits ctx;
  5592. };
  5593. struct mlx5_ifc_query_lag_out_bits {
  5594. u8 status[0x8];
  5595. u8 reserved_at_8[0x18];
  5596. u8 syndrome[0x20];
  5597. u8 reserved_at_40[0x40];
  5598. struct mlx5_ifc_lagc_bits ctx;
  5599. };
  5600. struct mlx5_ifc_query_lag_in_bits {
  5601. u8 opcode[0x10];
  5602. u8 reserved_at_10[0x10];
  5603. u8 reserved_at_20[0x10];
  5604. u8 op_mod[0x10];
  5605. u8 reserved_at_40[0x40];
  5606. };
  5607. struct mlx5_ifc_destroy_lag_out_bits {
  5608. u8 status[0x8];
  5609. u8 reserved_at_8[0x18];
  5610. u8 syndrome[0x20];
  5611. u8 reserved_at_40[0x40];
  5612. };
  5613. struct mlx5_ifc_destroy_lag_in_bits {
  5614. u8 opcode[0x10];
  5615. u8 reserved_at_10[0x10];
  5616. u8 reserved_at_20[0x10];
  5617. u8 op_mod[0x10];
  5618. u8 reserved_at_40[0x40];
  5619. };
  5620. struct mlx5_ifc_create_vport_lag_out_bits {
  5621. u8 status[0x8];
  5622. u8 reserved_at_8[0x18];
  5623. u8 syndrome[0x20];
  5624. u8 reserved_at_40[0x40];
  5625. };
  5626. struct mlx5_ifc_create_vport_lag_in_bits {
  5627. u8 opcode[0x10];
  5628. u8 reserved_at_10[0x10];
  5629. u8 reserved_at_20[0x10];
  5630. u8 op_mod[0x10];
  5631. u8 reserved_at_40[0x40];
  5632. };
  5633. struct mlx5_ifc_destroy_vport_lag_out_bits {
  5634. u8 status[0x8];
  5635. u8 reserved_at_8[0x18];
  5636. u8 syndrome[0x20];
  5637. u8 reserved_at_40[0x40];
  5638. };
  5639. struct mlx5_ifc_destroy_vport_lag_in_bits {
  5640. u8 opcode[0x10];
  5641. u8 reserved_at_10[0x10];
  5642. u8 reserved_at_20[0x10];
  5643. u8 op_mod[0x10];
  5644. u8 reserved_at_40[0x40];
  5645. };
  5646. #endif /* MLX5_IFC_H */