arm-gic-v3.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __LINUX_IRQCHIP_ARM_GIC_V3_H
  19. #define __LINUX_IRQCHIP_ARM_GIC_V3_H
  20. /*
  21. * Distributor registers. We assume we're running non-secure, with ARE
  22. * being set. Secure-only and non-ARE registers are not described.
  23. */
  24. #define GICD_CTLR 0x0000
  25. #define GICD_TYPER 0x0004
  26. #define GICD_IIDR 0x0008
  27. #define GICD_STATUSR 0x0010
  28. #define GICD_SETSPI_NSR 0x0040
  29. #define GICD_CLRSPI_NSR 0x0048
  30. #define GICD_SETSPI_SR 0x0050
  31. #define GICD_CLRSPI_SR 0x0058
  32. #define GICD_SEIR 0x0068
  33. #define GICD_IGROUPR 0x0080
  34. #define GICD_ISENABLER 0x0100
  35. #define GICD_ICENABLER 0x0180
  36. #define GICD_ISPENDR 0x0200
  37. #define GICD_ICPENDR 0x0280
  38. #define GICD_ISACTIVER 0x0300
  39. #define GICD_ICACTIVER 0x0380
  40. #define GICD_IPRIORITYR 0x0400
  41. #define GICD_ICFGR 0x0C00
  42. #define GICD_IGRPMODR 0x0D00
  43. #define GICD_NSACR 0x0E00
  44. #define GICD_IROUTER 0x6000
  45. #define GICD_IDREGS 0xFFD0
  46. #define GICD_PIDR2 0xFFE8
  47. /*
  48. * Those registers are actually from GICv2, but the spec demands that they
  49. * are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3).
  50. */
  51. #define GICD_ITARGETSR 0x0800
  52. #define GICD_SGIR 0x0F00
  53. #define GICD_CPENDSGIR 0x0F10
  54. #define GICD_SPENDSGIR 0x0F20
  55. #define GICD_CTLR_RWP (1U << 31)
  56. #define GICD_CTLR_DS (1U << 6)
  57. #define GICD_CTLR_ARE_NS (1U << 4)
  58. #define GICD_CTLR_ENABLE_G1A (1U << 1)
  59. #define GICD_CTLR_ENABLE_G1 (1U << 0)
  60. /*
  61. * In systems with a single security state (what we emulate in KVM)
  62. * the meaning of the interrupt group enable bits is slightly different
  63. */
  64. #define GICD_CTLR_ENABLE_SS_G1 (1U << 1)
  65. #define GICD_CTLR_ENABLE_SS_G0 (1U << 0)
  66. #define GICD_TYPER_LPIS (1U << 17)
  67. #define GICD_TYPER_MBIS (1U << 16)
  68. #define GICD_TYPER_ID_BITS(typer) ((((typer) >> 19) & 0x1f) + 1)
  69. #define GICD_TYPER_IRQS(typer) ((((typer) & 0x1f) + 1) * 32)
  70. #define GICD_TYPER_LPIS (1U << 17)
  71. #define GICD_IROUTER_SPI_MODE_ONE (0U << 31)
  72. #define GICD_IROUTER_SPI_MODE_ANY (1U << 31)
  73. #define GIC_PIDR2_ARCH_MASK 0xf0
  74. #define GIC_PIDR2_ARCH_GICv3 0x30
  75. #define GIC_PIDR2_ARCH_GICv4 0x40
  76. #define GIC_V3_DIST_SIZE 0x10000
  77. /*
  78. * Re-Distributor registers, offsets from RD_base
  79. */
  80. #define GICR_CTLR GICD_CTLR
  81. #define GICR_IIDR 0x0004
  82. #define GICR_TYPER 0x0008
  83. #define GICR_STATUSR GICD_STATUSR
  84. #define GICR_WAKER 0x0014
  85. #define GICR_SETLPIR 0x0040
  86. #define GICR_CLRLPIR 0x0048
  87. #define GICR_SEIR GICD_SEIR
  88. #define GICR_PROPBASER 0x0070
  89. #define GICR_PENDBASER 0x0078
  90. #define GICR_INVLPIR 0x00A0
  91. #define GICR_INVALLR 0x00B0
  92. #define GICR_SYNCR 0x00C0
  93. #define GICR_MOVLPIR 0x0100
  94. #define GICR_MOVALLR 0x0110
  95. #define GICR_IDREGS GICD_IDREGS
  96. #define GICR_PIDR2 GICD_PIDR2
  97. #define GICR_CTLR_ENABLE_LPIS (1UL << 0)
  98. #define GICR_TYPER_CPU_NUMBER(r) (((r) >> 8) & 0xffff)
  99. #define GICR_WAKER_ProcessorSleep (1U << 1)
  100. #define GICR_WAKER_ChildrenAsleep (1U << 2)
  101. #define GIC_BASER_CACHE_nCnB 0ULL
  102. #define GIC_BASER_CACHE_SameAsInner 0ULL
  103. #define GIC_BASER_CACHE_nC 1ULL
  104. #define GIC_BASER_CACHE_RaWt 2ULL
  105. #define GIC_BASER_CACHE_RaWb 3ULL
  106. #define GIC_BASER_CACHE_WaWt 4ULL
  107. #define GIC_BASER_CACHE_WaWb 5ULL
  108. #define GIC_BASER_CACHE_RaWaWt 6ULL
  109. #define GIC_BASER_CACHE_RaWaWb 7ULL
  110. #define GIC_BASER_CACHE_MASK 7ULL
  111. #define GIC_BASER_NonShareable 0ULL
  112. #define GIC_BASER_InnerShareable 1ULL
  113. #define GIC_BASER_OuterShareable 2ULL
  114. #define GIC_BASER_SHAREABILITY_MASK 3ULL
  115. #define GIC_BASER_CACHEABILITY(reg, inner_outer, type) \
  116. (GIC_BASER_CACHE_##type << reg##_##inner_outer##_CACHEABILITY_SHIFT)
  117. #define GIC_BASER_SHAREABILITY(reg, type) \
  118. (GIC_BASER_##type << reg##_SHAREABILITY_SHIFT)
  119. #define GICR_PROPBASER_SHAREABILITY_SHIFT (10)
  120. #define GICR_PROPBASER_INNER_CACHEABILITY_SHIFT (7)
  121. #define GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT (56)
  122. #define GICR_PROPBASER_SHAREABILITY_MASK \
  123. GIC_BASER_SHAREABILITY(GICR_PROPBASER, SHAREABILITY_MASK)
  124. #define GICR_PROPBASER_INNER_CACHEABILITY_MASK \
  125. GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, MASK)
  126. #define GICR_PROPBASER_OUTER_CACHEABILITY_MASK \
  127. GIC_BASER_CACHEABILITY(GICR_PROPBASER, OUTER, MASK)
  128. #define GICR_PROPBASER_CACHEABILITY_MASK GICR_PROPBASER_INNER_CACHEABILITY_MASK
  129. #define GICR_PROPBASER_InnerShareable \
  130. GIC_BASER_SHAREABILITY(GICR_PROPBASER, InnerShareable)
  131. #define GICR_PROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nCnB)
  132. #define GICR_PROPBASER_nC GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nC)
  133. #define GICR_PROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWt)
  134. #define GICR_PROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWt)
  135. #define GICR_PROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWt)
  136. #define GICR_PROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWb)
  137. #define GICR_PROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWt)
  138. #define GICR_PROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWb)
  139. #define GICR_PROPBASER_IDBITS_MASK (0x1f)
  140. #define GICR_PENDBASER_SHAREABILITY_SHIFT (10)
  141. #define GICR_PENDBASER_INNER_CACHEABILITY_SHIFT (7)
  142. #define GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT (56)
  143. #define GICR_PENDBASER_SHAREABILITY_MASK \
  144. GIC_BASER_SHAREABILITY(GICR_PENDBASER, SHAREABILITY_MASK)
  145. #define GICR_PENDBASER_INNER_CACHEABILITY_MASK \
  146. GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, MASK)
  147. #define GICR_PENDBASER_OUTER_CACHEABILITY_MASK \
  148. GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, MASK)
  149. #define GICR_PENDBASER_CACHEABILITY_MASK GICR_PENDBASER_INNER_CACHEABILITY_MASK
  150. #define GICR_PENDBASER_InnerShareable \
  151. GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable)
  152. #define GICR_PENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nCnB)
  153. #define GICR_PENDBASER_nC GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nC)
  154. #define GICR_PENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWt)
  155. #define GICR_PENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWt)
  156. #define GICR_PENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWt)
  157. #define GICR_PENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWb)
  158. #define GICR_PENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWt)
  159. #define GICR_PENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWb)
  160. #define GICR_PENDBASER_PTZ BIT_ULL(62)
  161. /*
  162. * Re-Distributor registers, offsets from SGI_base
  163. */
  164. #define GICR_IGROUPR0 GICD_IGROUPR
  165. #define GICR_ISENABLER0 GICD_ISENABLER
  166. #define GICR_ICENABLER0 GICD_ICENABLER
  167. #define GICR_ISPENDR0 GICD_ISPENDR
  168. #define GICR_ICPENDR0 GICD_ICPENDR
  169. #define GICR_ISACTIVER0 GICD_ISACTIVER
  170. #define GICR_ICACTIVER0 GICD_ICACTIVER
  171. #define GICR_IPRIORITYR0 GICD_IPRIORITYR
  172. #define GICR_ICFGR0 GICD_ICFGR
  173. #define GICR_IGRPMODR0 GICD_IGRPMODR
  174. #define GICR_NSACR GICD_NSACR
  175. #define GICR_TYPER_PLPIS (1U << 0)
  176. #define GICR_TYPER_VLPIS (1U << 1)
  177. #define GICR_TYPER_LAST (1U << 4)
  178. #define GIC_V3_REDIST_SIZE 0x20000
  179. #define LPI_PROP_GROUP1 (1 << 1)
  180. #define LPI_PROP_ENABLED (1 << 0)
  181. /*
  182. * ITS registers, offsets from ITS_base
  183. */
  184. #define GITS_CTLR 0x0000
  185. #define GITS_IIDR 0x0004
  186. #define GITS_TYPER 0x0008
  187. #define GITS_CBASER 0x0080
  188. #define GITS_CWRITER 0x0088
  189. #define GITS_CREADR 0x0090
  190. #define GITS_BASER 0x0100
  191. #define GITS_IDREGS_BASE 0xffd0
  192. #define GITS_PIDR0 0xffe0
  193. #define GITS_PIDR1 0xffe4
  194. #define GITS_PIDR2 GICR_PIDR2
  195. #define GITS_PIDR4 0xffd0
  196. #define GITS_CIDR0 0xfff0
  197. #define GITS_CIDR1 0xfff4
  198. #define GITS_CIDR2 0xfff8
  199. #define GITS_CIDR3 0xfffc
  200. #define GITS_TRANSLATER 0x10040
  201. #define GITS_CTLR_ENABLE (1U << 0)
  202. #define GITS_CTLR_QUIESCENT (1U << 31)
  203. #define GITS_TYPER_PLPIS (1UL << 0)
  204. #define GITS_TYPER_IDBITS_SHIFT 8
  205. #define GITS_TYPER_DEVBITS_SHIFT 13
  206. #define GITS_TYPER_DEVBITS(r) ((((r) >> GITS_TYPER_DEVBITS_SHIFT) & 0x1f) + 1)
  207. #define GITS_TYPER_PTA (1UL << 19)
  208. #define GITS_TYPER_HWCOLLCNT_SHIFT 24
  209. #define GITS_CBASER_VALID (1UL << 63)
  210. #define GITS_CBASER_SHAREABILITY_SHIFT (10)
  211. #define GITS_CBASER_INNER_CACHEABILITY_SHIFT (59)
  212. #define GITS_CBASER_OUTER_CACHEABILITY_SHIFT (53)
  213. #define GITS_CBASER_SHAREABILITY_MASK \
  214. GIC_BASER_SHAREABILITY(GITS_CBASER, SHAREABILITY_MASK)
  215. #define GITS_CBASER_INNER_CACHEABILITY_MASK \
  216. GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, MASK)
  217. #define GITS_CBASER_OUTER_CACHEABILITY_MASK \
  218. GIC_BASER_CACHEABILITY(GITS_CBASER, OUTER, MASK)
  219. #define GITS_CBASER_CACHEABILITY_MASK GITS_CBASER_INNER_CACHEABILITY_MASK
  220. #define GITS_CBASER_InnerShareable \
  221. GIC_BASER_SHAREABILITY(GITS_CBASER, InnerShareable)
  222. #define GITS_CBASER_nCnB GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nCnB)
  223. #define GITS_CBASER_nC GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nC)
  224. #define GITS_CBASER_RaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWt)
  225. #define GITS_CBASER_RaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWt)
  226. #define GITS_CBASER_WaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWt)
  227. #define GITS_CBASER_WaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWb)
  228. #define GITS_CBASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWt)
  229. #define GITS_CBASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWb)
  230. #define GITS_BASER_NR_REGS 8
  231. #define GITS_BASER_VALID (1UL << 63)
  232. #define GITS_BASER_INDIRECT (1ULL << 62)
  233. #define GITS_BASER_INNER_CACHEABILITY_SHIFT (59)
  234. #define GITS_BASER_OUTER_CACHEABILITY_SHIFT (53)
  235. #define GITS_BASER_INNER_CACHEABILITY_MASK \
  236. GIC_BASER_CACHEABILITY(GITS_BASER, INNER, MASK)
  237. #define GITS_BASER_CACHEABILITY_MASK GITS_BASER_INNER_CACHEABILITY_MASK
  238. #define GITS_BASER_OUTER_CACHEABILITY_MASK \
  239. GIC_BASER_CACHEABILITY(GITS_BASER, OUTER, MASK)
  240. #define GITS_BASER_SHAREABILITY_MASK \
  241. GIC_BASER_SHAREABILITY(GITS_BASER, SHAREABILITY_MASK)
  242. #define GITS_BASER_nCnB GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nCnB)
  243. #define GITS_BASER_nC GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nC)
  244. #define GITS_BASER_RaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWt)
  245. #define GITS_BASER_RaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWt)
  246. #define GITS_BASER_WaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWt)
  247. #define GITS_BASER_WaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWb)
  248. #define GITS_BASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWt)
  249. #define GITS_BASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWb)
  250. #define GITS_BASER_TYPE_SHIFT (56)
  251. #define GITS_BASER_TYPE(r) (((r) >> GITS_BASER_TYPE_SHIFT) & 7)
  252. #define GITS_BASER_ENTRY_SIZE_SHIFT (48)
  253. #define GITS_BASER_ENTRY_SIZE(r) ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0x1f) + 1)
  254. #define GITS_BASER_SHAREABILITY_SHIFT (10)
  255. #define GITS_BASER_InnerShareable \
  256. GIC_BASER_SHAREABILITY(GITS_BASER, InnerShareable)
  257. #define GITS_BASER_PAGE_SIZE_SHIFT (8)
  258. #define GITS_BASER_PAGE_SIZE_4K (0UL << GITS_BASER_PAGE_SIZE_SHIFT)
  259. #define GITS_BASER_PAGE_SIZE_16K (1UL << GITS_BASER_PAGE_SIZE_SHIFT)
  260. #define GITS_BASER_PAGE_SIZE_64K (2UL << GITS_BASER_PAGE_SIZE_SHIFT)
  261. #define GITS_BASER_PAGE_SIZE_MASK (3UL << GITS_BASER_PAGE_SIZE_SHIFT)
  262. #define GITS_BASER_PAGES_MAX 256
  263. #define GITS_BASER_PAGES_SHIFT (0)
  264. #define GITS_BASER_NR_PAGES(r) (((r) & 0xff) + 1)
  265. #define GITS_BASER_TYPE_NONE 0
  266. #define GITS_BASER_TYPE_DEVICE 1
  267. #define GITS_BASER_TYPE_VCPU 2
  268. #define GITS_BASER_TYPE_CPU 3
  269. #define GITS_BASER_TYPE_COLLECTION 4
  270. #define GITS_BASER_TYPE_RESERVED5 5
  271. #define GITS_BASER_TYPE_RESERVED6 6
  272. #define GITS_BASER_TYPE_RESERVED7 7
  273. #define GITS_LVL1_ENTRY_SIZE (8UL)
  274. /*
  275. * ITS commands
  276. */
  277. #define GITS_CMD_MAPD 0x08
  278. #define GITS_CMD_MAPC 0x09
  279. #define GITS_CMD_MAPTI 0x0a
  280. /* older GIC documentation used MAPVI for this command */
  281. #define GITS_CMD_MAPVI GITS_CMD_MAPTI
  282. #define GITS_CMD_MAPI 0x0b
  283. #define GITS_CMD_MOVI 0x01
  284. #define GITS_CMD_DISCARD 0x0f
  285. #define GITS_CMD_INV 0x0c
  286. #define GITS_CMD_MOVALL 0x0e
  287. #define GITS_CMD_INVALL 0x0d
  288. #define GITS_CMD_INT 0x03
  289. #define GITS_CMD_CLEAR 0x04
  290. #define GITS_CMD_SYNC 0x05
  291. /*
  292. * ITS error numbers
  293. */
  294. #define E_ITS_MOVI_UNMAPPED_INTERRUPT 0x010107
  295. #define E_ITS_MOVI_UNMAPPED_COLLECTION 0x010109
  296. #define E_ITS_INT_UNMAPPED_INTERRUPT 0x010307
  297. #define E_ITS_CLEAR_UNMAPPED_INTERRUPT 0x010507
  298. #define E_ITS_MAPD_DEVICE_OOR 0x010801
  299. #define E_ITS_MAPC_PROCNUM_OOR 0x010902
  300. #define E_ITS_MAPC_COLLECTION_OOR 0x010903
  301. #define E_ITS_MAPTI_UNMAPPED_DEVICE 0x010a04
  302. #define E_ITS_MAPTI_PHYSICALID_OOR 0x010a06
  303. #define E_ITS_INV_UNMAPPED_INTERRUPT 0x010c07
  304. #define E_ITS_INVALL_UNMAPPED_COLLECTION 0x010d09
  305. #define E_ITS_MOVALL_PROCNUM_OOR 0x010e01
  306. #define E_ITS_DISCARD_UNMAPPED_INTERRUPT 0x010f07
  307. /*
  308. * CPU interface registers
  309. */
  310. #define ICC_CTLR_EL1_EOImode_drop_dir (0U << 1)
  311. #define ICC_CTLR_EL1_EOImode_drop (1U << 1)
  312. #define ICC_SRE_EL1_SRE (1U << 0)
  313. /*
  314. * Hypervisor interface registers (SRE only)
  315. */
  316. #define ICH_LR_VIRTUAL_ID_MASK ((1ULL << 32) - 1)
  317. #define ICH_LR_EOI (1ULL << 41)
  318. #define ICH_LR_GROUP (1ULL << 60)
  319. #define ICH_LR_HW (1ULL << 61)
  320. #define ICH_LR_STATE (3ULL << 62)
  321. #define ICH_LR_PENDING_BIT (1ULL << 62)
  322. #define ICH_LR_ACTIVE_BIT (1ULL << 63)
  323. #define ICH_LR_PHYS_ID_SHIFT 32
  324. #define ICH_LR_PHYS_ID_MASK (0x3ffULL << ICH_LR_PHYS_ID_SHIFT)
  325. #define ICH_LR_PRIORITY_SHIFT 48
  326. /* These are for GICv2 emulation only */
  327. #define GICH_LR_VIRTUALID (0x3ffUL << 0)
  328. #define GICH_LR_PHYSID_CPUID_SHIFT (10)
  329. #define GICH_LR_PHYSID_CPUID (7UL << GICH_LR_PHYSID_CPUID_SHIFT)
  330. #define ICH_MISR_EOI (1 << 0)
  331. #define ICH_MISR_U (1 << 1)
  332. #define ICH_HCR_EN (1 << 0)
  333. #define ICH_HCR_UIE (1 << 1)
  334. #define ICH_VMCR_CTLR_SHIFT 0
  335. #define ICH_VMCR_CTLR_MASK (0x21f << ICH_VMCR_CTLR_SHIFT)
  336. #define ICH_VMCR_BPR1_SHIFT 18
  337. #define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT)
  338. #define ICH_VMCR_BPR0_SHIFT 21
  339. #define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT)
  340. #define ICH_VMCR_PMR_SHIFT 24
  341. #define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT)
  342. #define ICC_IAR1_EL1_SPURIOUS 0x3ff
  343. #define ICC_SRE_EL2_SRE (1 << 0)
  344. #define ICC_SRE_EL2_ENABLE (1 << 3)
  345. #define ICC_SGI1R_TARGET_LIST_SHIFT 0
  346. #define ICC_SGI1R_TARGET_LIST_MASK (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT)
  347. #define ICC_SGI1R_AFFINITY_1_SHIFT 16
  348. #define ICC_SGI1R_AFFINITY_1_MASK (0xff << ICC_SGI1R_AFFINITY_1_SHIFT)
  349. #define ICC_SGI1R_SGI_ID_SHIFT 24
  350. #define ICC_SGI1R_SGI_ID_MASK (0xfULL << ICC_SGI1R_SGI_ID_SHIFT)
  351. #define ICC_SGI1R_AFFINITY_2_SHIFT 32
  352. #define ICC_SGI1R_AFFINITY_2_MASK (0xffULL << ICC_SGI1R_AFFINITY_2_SHIFT)
  353. #define ICC_SGI1R_IRQ_ROUTING_MODE_BIT 40
  354. #define ICC_SGI1R_AFFINITY_3_SHIFT 48
  355. #define ICC_SGI1R_AFFINITY_3_MASK (0xffULL << ICC_SGI1R_AFFINITY_3_SHIFT)
  356. #include <asm/arch_gicv3.h>
  357. #ifndef __ASSEMBLY__
  358. /*
  359. * We need a value to serve as a irq-type for LPIs. Choose one that will
  360. * hopefully pique the interest of the reviewer.
  361. */
  362. #define GIC_IRQ_TYPE_LPI 0xa110c8ed
  363. struct rdists {
  364. struct {
  365. void __iomem *rd_base;
  366. struct page *pend_page;
  367. phys_addr_t phys_base;
  368. } __percpu *rdist;
  369. struct page *prop_page;
  370. int id_bits;
  371. u64 flags;
  372. };
  373. struct irq_domain;
  374. struct fwnode_handle;
  375. int its_cpu_init(void);
  376. int its_init(struct fwnode_handle *handle, struct rdists *rdists,
  377. struct irq_domain *domain);
  378. static inline bool gic_enable_sre(void)
  379. {
  380. u32 val;
  381. val = gic_read_sre();
  382. if (val & ICC_SRE_EL1_SRE)
  383. return true;
  384. val |= ICC_SRE_EL1_SRE;
  385. gic_write_sre(val);
  386. val = gic_read_sre();
  387. return !!(val & ICC_SRE_EL1_SRE);
  388. }
  389. #endif
  390. #endif