k2g.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * TI K2G SoC clock definitions
  3. *
  4. * Copyright (C) 2015-2016 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #ifndef __DT_BINDINGS_CLOCK_K2G_H__
  17. #define __DT_BINDINGS_CLOCK_K2G_H__
  18. /*
  19. * The clock IDs listed in this file are describing the clocks at IP's
  20. * boundaries. The firmware is not exposing any of the generic clocks
  21. * from the system, those are handled internally by the firmware.
  22. */
  23. #define K2G_DEV_PMMC_MPM_VBUS_CLK 0
  24. #define K2G_DEV_PMMC_MPM_FUNC_32K_CLK 1
  25. #define K2G_DEV_PMMC_MPM_FUNC_OSC_CLK 2
  26. #define K2G_DEV_PMMC_MPM_DAP_CLK 3
  27. #define K2G_DEV_MLB_MLB_SYS_CLK 0
  28. #define K2G_DEV_MLB_MLB_SHB_OCP_CLK 1
  29. #define K2G_DEV_MLB_MLB_SPB_OCP_CLK 2
  30. #define K2G_DEV_MLB_MLB_IO_CLK 3
  31. #define K2G_DEV_MLB_MLBP_IO_CLK 4
  32. #define K2G_DEV_DSS_PI_DSS_OCP_CLK 0
  33. #define K2G_DEV_DSS_PI_DSS_VP_CLK 1
  34. #define K2G_DEV_MCBSP_VBUS_CLK 0
  35. #define K2G_DEV_MCBSP_CLKS 1
  36. #define K2G_DEV_MCBSP_CLKS_PARENT_AUDIO_OSC 2
  37. #define K2G_DEV_MCBSP_CLKS_PARENT_MLB_IO_CLK 3
  38. #define K2G_DEV_MCBSP_CLKS_PARENT_MLBP_IO_CLK 4
  39. #define K2G_DEV_MCBSP_CLKS_PARENT_SYS_OSCCLK 5
  40. #define K2G_DEV_MCBSP_CLKS_PARENT_XREFCLK 6
  41. #define K2G_DEV_MCBSP_CLKS_PARENT_UART_PLL 7
  42. #define K2G_DEV_MCASP_VBUS_CLK 0
  43. #define K2G_DEV_MCASP_AUX_CLK 1
  44. #define K2G_DEV_MCASP_AUX_CLK_PARENT_AUDIO_OSC 2
  45. #define K2G_DEV_MCASP_AUX_CLK_PARENT_MLB_IO_CLK 3
  46. #define K2G_DEV_MCASP_AUX_CLK_PARENT_MLBP_IO_CLK 4
  47. #define K2G_DEV_MCASP_AUX_CLK_PARENT_SYS_OSCCLK 5
  48. #define K2G_DEV_MCASP_AUX_CLK_PARENT_XREFCLK 6
  49. #define K2G_DEV_MCASP_AUX_CLK_PARENT_UART_PLL 7
  50. #define K2G_DEV_DCAN_VBUS_CLK 0
  51. #define K2G_DEV_DCAN_CAN_CLK 1
  52. #define K2G_DEV_EMIF_V_CLK 0
  53. #define K2G_DEV_EMIF_M_CLK 1
  54. #define K2G_DEV_EMIF_DFT_LOCAL_CLK 2
  55. #define K2G_DEV_EMIF_PUB_CTL_CLK 3
  56. #define K2G_DEV_EMIF_PHY_CTL_CLK 4
  57. #define K2G_DEV_EMIF_VBUSP_CLK 5
  58. #define K2G_DEV_MMCHS_VBUS_CLK 0
  59. #define K2G_DEV_MMCHS_CLK_ADPI 1
  60. #define K2G_DEV_MMCHS_CLK32K 2
  61. #define K2G_DEV_GPMC_GPMC_FCLK 0
  62. #define K2G_DEV_ELM_CLK 0
  63. #define K2G_DEV_SPI_VBUSP_CLK 0
  64. #define K2G_DEV_ICSS_VCLK_CLK 0
  65. #define K2G_DEV_ICSS_CORE_CLK 1
  66. #define K2G_DEV_ICSS_CORE_CLK_PARENT_ICSS_PLL 2
  67. #define K2G_DEV_ICSS_CORE_CLK_PARENT_NSS_PLL 3
  68. #define K2G_DEV_ICSS_UCLK_CLK 4
  69. #define K2G_DEV_ICSS_IEPCLK_CLK 5
  70. #define K2G_DEV_USB_BUS_CLK 0
  71. #define K2G_DEV_USB_PHYMMR_CLK 1
  72. #define K2G_DEV_USB_SUSP_CLK 2
  73. #define K2G_DEV_USB_REF_CLK 3
  74. #define K2G_DEV_USB_DFT_ULPI_CLK 4
  75. #define K2G_DEV_USB_DFT_UTMI_CLK 5
  76. #define K2G_DEV_USB_CLKCORE 6
  77. #define K2G_DEV_NSS_VCLK 0
  78. #define K2G_DEV_NSS_SA_UL_CLK 1
  79. #define K2G_DEV_NSS_SA_UL_X1_CLK 2
  80. #define K2G_DEV_NSS_ESW_CLK 3
  81. /*
  82. * Mux register is internal to the CPTS, so we must allow NSS to control it.
  83. * CPTS_REFCLK_P/N is a direct input to this mux, so ignore it is ignored
  84. * in the SoC clock tree.
  85. */
  86. #define K2G_DEV_NSS_CPTS_CHIP_CLK1_2 4
  87. #define K2G_DEV_NSS_CPTS_CHIP_CLK1_3 5
  88. #define K2G_DEV_NSS_CPTS_TIMI0 6
  89. #define K2G_DEV_NSS_CPTS_TIMI1 7
  90. #define K2G_DEV_NSS_CPTS_NSS_PLL 8
  91. #define K2G_DEV_NSS_GMII_RFTCLK 9
  92. #define K2G_DEV_NSS_RGMII_MHZ_5_CLK 10
  93. #define K2G_DEV_NSS_RGMII_MHZ_50_CLK 11
  94. #define K2G_DEV_NSS_RGMII_MHZ_250_CLK 12
  95. #define K2G_DEV_NSS_RMII_MHZ_50_CLK 13
  96. #define K2G_DEV_PCIE_VBUS_CLK 0
  97. #define K2G_DEV_OTP_VBUS_CLK 0
  98. #define K2G_DEV_GPIO_VBUS_CLK 0
  99. #define K2G_DEV_TIMER64_VBUS_CLK 0
  100. #define K2G_DEV_TIMER64_TINL 1
  101. #define K2G_DEV_TIMER64_TINL_PARENT_TIMI0 2
  102. #define K2G_DEV_TIMER64_TINL_PARENT_TIMI1 3
  103. #define K2G_DEV_TIMER64_TINH 4
  104. #define K2G_DEV_TIMER64_TINH_PARENT_TIMI0 5
  105. #define K2G_DEV_TIMER64_TINH_PARENT_TIMI1 6
  106. #define K2G_DEV_TIMER64_TOUTL 7
  107. #define K2G_DEV_TIMER64_TOUTH 8
  108. #define K2G_DEV_SEC_MGR_SEC_CLK_PI 0
  109. #define K2G_DEV_MSGMGR_VBUS_CLK 0
  110. #define K2G_DEV_BOOTCFG_VBUS_CLK 0
  111. #define K2G_DEV_ARM_BOOTROM_VBUS_CLK 0
  112. #define K2G_DEV_DSP_BOOTROM_VBUS_CLK 0
  113. #define K2G_DEV_DEBUGSS_VBUSP_CTTBRCLK_CLK 0
  114. #define K2G_DEV_DEBUGSS_VBUSP_STMD0_CLK 1
  115. #define K2G_DEV_DEBUGSS_VBUSP_SLAVE_CLK 2
  116. #define K2G_DEV_DEBUGSS_VBUSP_MASTER_CLK 3
  117. #define K2G_DEV_DEBUGSS_TCK 4
  118. #define K2G_DEV_DEBUGSS_CS_TRCEXPT_CLK 5
  119. #define K2G_DEV_DEBUGSS_DSP_TRACECLK 6
  120. #define K2G_DEV_DEBUGSS_STMXPT_CLK 7
  121. #define K2G_DEV_UART_CBA_CLK_PI 0
  122. #define K2G_DEV_EHRPWM_VBUS_CLK 0
  123. #define K2G_DEV_EQEP_VBUS_CLK 0
  124. #define K2G_DEV_ECAP_VBUS_CLK 0
  125. #define K2G_DEV_I2C_VBUS_CLK 0
  126. #define K2G_DEV_CP_TRACER_CP_TRACER_CLK 0
  127. #define K2G_DEV_EDMA_TPTC_CLK 0
  128. #define K2G_DEV_EDMA_TPCC_CLK 1
  129. #define K2G_DEV_SEMAPHORE_VBUS_CLK 0
  130. #define K2G_DEV_INTC_VBUS_CLK 0
  131. #define K2G_DEV_GIC_VBUS_CLK 0
  132. #define K2G_DEV_QSPI_QSPI_CLK 0
  133. #define K2G_DEV_QSPI_DATA_BUS_CLK 1
  134. #define K2G_DEV_QSPI_CFG_BUS_CLK 2
  135. #define K2G_DEV_QSPI_QSPI_CLK_O 3
  136. #define K2G_DEV_QSPI_QSPI_CLK_I 4
  137. #define K2G_DEV_ARM_64B_COUNTER_CLK_INPUT 0
  138. #define K2G_DEV_ARM_64B_COUNTER_VBUSP_CLK 1
  139. #define K2G_DEV_TETRIS_CORE_CLK 0
  140. #define K2G_DEV_TETRIS_SUBSYS_CLK 1
  141. #define K2G_DEV_CGEM_CORE_CLK 0
  142. #define K2G_DEV_CGEM_TRACE_CLK 1
  143. #define K2G_DEV_MSMC_VBUS_CLK 0
  144. #define K2G_DEV_DFT_SS_VBUS_CLK 0
  145. #define K2G_DEV_DFT_SS_TCK 1
  146. #define K2G_DEV_CBASS_VBUS_CLK 0
  147. #define K2G_DEV_SMARTREFLEX_SCLK_CLK 0
  148. #define K2G_DEV_SMARTREFLEX_REFCLK1_CLK 1
  149. #define K2G_DEV_SMARTREFLEX_TEMPMCLK_CLK 2
  150. #define K2G_DEV_EFUSE_VBUS_CLK 0
  151. /* Outputs from board (inputs to SoC) */
  152. #define K2G_DEV_BOARD_SYS_OSCIN 0
  153. #define K2G_DEV_BOARD_SYS_CLK 1
  154. #define K2G_DEV_BOARD_AUDIO_OSCIN 2
  155. #define K2G_DEV_BOARD_DDR 3
  156. #define K2G_DEV_BOARD_MLBCLK 4
  157. #define K2G_DEV_BOARD_MLBPCLK 5
  158. #define K2G_DEV_BOARD_XREFCLK 6
  159. #define K2G_DEV_BOARD_TIMI0 7
  160. #define K2G_DEV_BOARD_TIMI1 8
  161. /* Inputs to board (outputs from SoC) */
  162. #define K2G_DEV_BOARD_SYSCLKOUT 10
  163. #define K2G_DEV_BOARD_OBSCLK 11
  164. #define K2G_DEV_BOARD_OBSCLK_PARENT_MAIN_PLL 12
  165. #define K2G_DEV_BOARD_OBSCLK_PARENT_DSS_PLL 13
  166. #define K2G_DEV_BOARD_OBSCLK_PARENT_ARM_PLL 14
  167. #define K2G_DEV_BOARD_OBSCLK_PARENT_UART_PLL 15
  168. #define K2G_DEV_BOARD_OBSCLK_PARENT_ICSS_PLL 16
  169. #define K2G_DEV_BOARD_OBSCLK_PARENT_DDR_PLL 17
  170. #define K2G_DEV_BOARD_OBSCLK_PARENT_PLL_CTRL 18
  171. #define K2G_DEV_BOARD_OBSCLK_PARENT_NSS_PLL 19
  172. #define K2G_DEV_BOARD_OBSCLK_PARENT_SYSOSC 20
  173. #define K2G_DEV_BOARD_MII_CLKOUT 21
  174. #define K2G_DEV_BOARD_TIMO0 22
  175. #define K2G_DEV_BOARD_TIMO1 23
  176. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_0L 24
  177. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_0H 25
  178. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_1L 26
  179. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_1H 27
  180. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_2L 28
  181. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_2H 29
  182. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_3L 30
  183. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_3H 31
  184. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_4L 32
  185. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_4H 33
  186. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_5L 34
  187. #define K2G_DEV_BOARD_TIMO_PARENT_TIMER64_5H 35
  188. #endif