serial_txx9.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328
  1. /*
  2. * Derived from many drivers using generic_serial interface,
  3. * especially serial_tx3912.c by Steven J. Hill and r39xx_serial.c
  4. * (was in Linux/VR tree) by Jim Pick.
  5. *
  6. * Copyright (C) 1999 Harald Koerfgen
  7. * Copyright (C) 2000 Jim Pick <jim@jimpick.com>
  8. * Copyright (C) 2001 Steven J. Hill (sjhill@realitydiluted.com)
  9. * Copyright (C) 2000-2002 Toshiba Corporation
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * Serial driver for TX3927/TX4927/TX4925/TX4938 internal SIO controller
  16. */
  17. #if defined(CONFIG_SERIAL_TXX9_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  18. #define SUPPORT_SYSRQ
  19. #endif
  20. #include <linux/module.h>
  21. #include <linux/ioport.h>
  22. #include <linux/init.h>
  23. #include <linux/console.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pci.h>
  27. #include <linux/serial_core.h>
  28. #include <linux/serial.h>
  29. #include <linux/tty.h>
  30. #include <linux/tty_flip.h>
  31. #include <asm/io.h>
  32. static char *serial_version = "1.11";
  33. static char *serial_name = "TX39/49 Serial driver";
  34. #define PASS_LIMIT 256
  35. #if !defined(CONFIG_SERIAL_TXX9_STDSERIAL)
  36. /* "ttyS" is used for standard serial driver */
  37. #define TXX9_TTY_NAME "ttyTX"
  38. #define TXX9_TTY_MINOR_START 196
  39. #define TXX9_TTY_MAJOR 204
  40. #else
  41. /* acts like standard serial driver */
  42. #define TXX9_TTY_NAME "ttyS"
  43. #define TXX9_TTY_MINOR_START 64
  44. #define TXX9_TTY_MAJOR TTY_MAJOR
  45. #endif
  46. /* flag aliases */
  47. #define UPF_TXX9_HAVE_CTS_LINE UPF_BUGGY_UART
  48. #define UPF_TXX9_USE_SCLK UPF_MAGIC_MULTIPLIER
  49. #ifdef CONFIG_PCI
  50. /* support for Toshiba TC86C001 SIO */
  51. #define ENABLE_SERIAL_TXX9_PCI
  52. #endif
  53. /*
  54. * Number of serial ports
  55. */
  56. #define UART_NR CONFIG_SERIAL_TXX9_NR_UARTS
  57. struct uart_txx9_port {
  58. struct uart_port port;
  59. /* No additional info for now */
  60. };
  61. #define TXX9_REGION_SIZE 0x24
  62. /* TXX9 Serial Registers */
  63. #define TXX9_SILCR 0x00
  64. #define TXX9_SIDICR 0x04
  65. #define TXX9_SIDISR 0x08
  66. #define TXX9_SICISR 0x0c
  67. #define TXX9_SIFCR 0x10
  68. #define TXX9_SIFLCR 0x14
  69. #define TXX9_SIBGR 0x18
  70. #define TXX9_SITFIFO 0x1c
  71. #define TXX9_SIRFIFO 0x20
  72. /* SILCR : Line Control */
  73. #define TXX9_SILCR_SCS_MASK 0x00000060
  74. #define TXX9_SILCR_SCS_IMCLK 0x00000000
  75. #define TXX9_SILCR_SCS_IMCLK_BG 0x00000020
  76. #define TXX9_SILCR_SCS_SCLK 0x00000040
  77. #define TXX9_SILCR_SCS_SCLK_BG 0x00000060
  78. #define TXX9_SILCR_UEPS 0x00000010
  79. #define TXX9_SILCR_UPEN 0x00000008
  80. #define TXX9_SILCR_USBL_MASK 0x00000004
  81. #define TXX9_SILCR_USBL_1BIT 0x00000000
  82. #define TXX9_SILCR_USBL_2BIT 0x00000004
  83. #define TXX9_SILCR_UMODE_MASK 0x00000003
  84. #define TXX9_SILCR_UMODE_8BIT 0x00000000
  85. #define TXX9_SILCR_UMODE_7BIT 0x00000001
  86. /* SIDICR : DMA/Int. Control */
  87. #define TXX9_SIDICR_TDE 0x00008000
  88. #define TXX9_SIDICR_RDE 0x00004000
  89. #define TXX9_SIDICR_TIE 0x00002000
  90. #define TXX9_SIDICR_RIE 0x00001000
  91. #define TXX9_SIDICR_SPIE 0x00000800
  92. #define TXX9_SIDICR_CTSAC 0x00000600
  93. #define TXX9_SIDICR_STIE_MASK 0x0000003f
  94. #define TXX9_SIDICR_STIE_OERS 0x00000020
  95. #define TXX9_SIDICR_STIE_CTSS 0x00000010
  96. #define TXX9_SIDICR_STIE_RBRKD 0x00000008
  97. #define TXX9_SIDICR_STIE_TRDY 0x00000004
  98. #define TXX9_SIDICR_STIE_TXALS 0x00000002
  99. #define TXX9_SIDICR_STIE_UBRKD 0x00000001
  100. /* SIDISR : DMA/Int. Status */
  101. #define TXX9_SIDISR_UBRK 0x00008000
  102. #define TXX9_SIDISR_UVALID 0x00004000
  103. #define TXX9_SIDISR_UFER 0x00002000
  104. #define TXX9_SIDISR_UPER 0x00001000
  105. #define TXX9_SIDISR_UOER 0x00000800
  106. #define TXX9_SIDISR_ERI 0x00000400
  107. #define TXX9_SIDISR_TOUT 0x00000200
  108. #define TXX9_SIDISR_TDIS 0x00000100
  109. #define TXX9_SIDISR_RDIS 0x00000080
  110. #define TXX9_SIDISR_STIS 0x00000040
  111. #define TXX9_SIDISR_RFDN_MASK 0x0000001f
  112. /* SICISR : Change Int. Status */
  113. #define TXX9_SICISR_OERS 0x00000020
  114. #define TXX9_SICISR_CTSS 0x00000010
  115. #define TXX9_SICISR_RBRKD 0x00000008
  116. #define TXX9_SICISR_TRDY 0x00000004
  117. #define TXX9_SICISR_TXALS 0x00000002
  118. #define TXX9_SICISR_UBRKD 0x00000001
  119. /* SIFCR : FIFO Control */
  120. #define TXX9_SIFCR_SWRST 0x00008000
  121. #define TXX9_SIFCR_RDIL_MASK 0x00000180
  122. #define TXX9_SIFCR_RDIL_1 0x00000000
  123. #define TXX9_SIFCR_RDIL_4 0x00000080
  124. #define TXX9_SIFCR_RDIL_8 0x00000100
  125. #define TXX9_SIFCR_RDIL_12 0x00000180
  126. #define TXX9_SIFCR_RDIL_MAX 0x00000180
  127. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  128. #define TXX9_SIFCR_TDIL_1 0x00000000
  129. #define TXX9_SIFCR_TDIL_4 0x00000001
  130. #define TXX9_SIFCR_TDIL_8 0x00000010
  131. #define TXX9_SIFCR_TDIL_MAX 0x00000010
  132. #define TXX9_SIFCR_TFRST 0x00000004
  133. #define TXX9_SIFCR_RFRST 0x00000002
  134. #define TXX9_SIFCR_FRSTE 0x00000001
  135. #define TXX9_SIO_TX_FIFO 8
  136. #define TXX9_SIO_RX_FIFO 16
  137. /* SIFLCR : Flow Control */
  138. #define TXX9_SIFLCR_RCS 0x00001000
  139. #define TXX9_SIFLCR_TES 0x00000800
  140. #define TXX9_SIFLCR_RTSSC 0x00000200
  141. #define TXX9_SIFLCR_RSDE 0x00000100
  142. #define TXX9_SIFLCR_TSDE 0x00000080
  143. #define TXX9_SIFLCR_RTSTL_MASK 0x0000001e
  144. #define TXX9_SIFLCR_RTSTL_MAX 0x0000001e
  145. #define TXX9_SIFLCR_TBRK 0x00000001
  146. /* SIBGR : Baudrate Control */
  147. #define TXX9_SIBGR_BCLK_MASK 0x00000300
  148. #define TXX9_SIBGR_BCLK_T0 0x00000000
  149. #define TXX9_SIBGR_BCLK_T2 0x00000100
  150. #define TXX9_SIBGR_BCLK_T4 0x00000200
  151. #define TXX9_SIBGR_BCLK_T6 0x00000300
  152. #define TXX9_SIBGR_BRD_MASK 0x000000ff
  153. static inline unsigned int sio_in(struct uart_txx9_port *up, int offset)
  154. {
  155. switch (up->port.iotype) {
  156. default:
  157. return __raw_readl(up->port.membase + offset);
  158. case UPIO_PORT:
  159. return inl(up->port.iobase + offset);
  160. }
  161. }
  162. static inline void
  163. sio_out(struct uart_txx9_port *up, int offset, int value)
  164. {
  165. switch (up->port.iotype) {
  166. default:
  167. __raw_writel(value, up->port.membase + offset);
  168. break;
  169. case UPIO_PORT:
  170. outl(value, up->port.iobase + offset);
  171. break;
  172. }
  173. }
  174. static inline void
  175. sio_mask(struct uart_txx9_port *up, int offset, unsigned int value)
  176. {
  177. sio_out(up, offset, sio_in(up, offset) & ~value);
  178. }
  179. static inline void
  180. sio_set(struct uart_txx9_port *up, int offset, unsigned int value)
  181. {
  182. sio_out(up, offset, sio_in(up, offset) | value);
  183. }
  184. static inline void
  185. sio_quot_set(struct uart_txx9_port *up, int quot)
  186. {
  187. quot >>= 1;
  188. if (quot < 256)
  189. sio_out(up, TXX9_SIBGR, quot | TXX9_SIBGR_BCLK_T0);
  190. else if (quot < (256 << 2))
  191. sio_out(up, TXX9_SIBGR, (quot >> 2) | TXX9_SIBGR_BCLK_T2);
  192. else if (quot < (256 << 4))
  193. sio_out(up, TXX9_SIBGR, (quot >> 4) | TXX9_SIBGR_BCLK_T4);
  194. else if (quot < (256 << 6))
  195. sio_out(up, TXX9_SIBGR, (quot >> 6) | TXX9_SIBGR_BCLK_T6);
  196. else
  197. sio_out(up, TXX9_SIBGR, 0xff | TXX9_SIBGR_BCLK_T6);
  198. }
  199. static struct uart_txx9_port *to_uart_txx9_port(struct uart_port *port)
  200. {
  201. return container_of(port, struct uart_txx9_port, port);
  202. }
  203. static void serial_txx9_stop_tx(struct uart_port *port)
  204. {
  205. struct uart_txx9_port *up = to_uart_txx9_port(port);
  206. sio_mask(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  207. }
  208. static void serial_txx9_start_tx(struct uart_port *port)
  209. {
  210. struct uart_txx9_port *up = to_uart_txx9_port(port);
  211. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  212. }
  213. static void serial_txx9_stop_rx(struct uart_port *port)
  214. {
  215. struct uart_txx9_port *up = to_uart_txx9_port(port);
  216. up->port.read_status_mask &= ~TXX9_SIDISR_RDIS;
  217. }
  218. static void serial_txx9_initialize(struct uart_port *port)
  219. {
  220. struct uart_txx9_port *up = to_uart_txx9_port(port);
  221. unsigned int tmout = 10000;
  222. sio_out(up, TXX9_SIFCR, TXX9_SIFCR_SWRST);
  223. /* TX4925 BUG WORKAROUND. Accessing SIOC register
  224. * immediately after soft reset causes bus error. */
  225. mmiowb();
  226. udelay(1);
  227. while ((sio_in(up, TXX9_SIFCR) & TXX9_SIFCR_SWRST) && --tmout)
  228. udelay(1);
  229. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  230. sio_set(up, TXX9_SIFCR,
  231. TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1);
  232. /* initial settings */
  233. sio_out(up, TXX9_SILCR,
  234. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  235. ((up->port.flags & UPF_TXX9_USE_SCLK) ?
  236. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  237. sio_quot_set(up, uart_get_divisor(port, 9600));
  238. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  239. sio_out(up, TXX9_SIDICR, 0);
  240. }
  241. static inline void
  242. receive_chars(struct uart_txx9_port *up, unsigned int *status)
  243. {
  244. unsigned char ch;
  245. unsigned int disr = *status;
  246. int max_count = 256;
  247. char flag;
  248. unsigned int next_ignore_status_mask;
  249. do {
  250. ch = sio_in(up, TXX9_SIRFIFO);
  251. flag = TTY_NORMAL;
  252. up->port.icount.rx++;
  253. /* mask out RFDN_MASK bit added by previous overrun */
  254. next_ignore_status_mask =
  255. up->port.ignore_status_mask & ~TXX9_SIDISR_RFDN_MASK;
  256. if (unlikely(disr & (TXX9_SIDISR_UBRK | TXX9_SIDISR_UPER |
  257. TXX9_SIDISR_UFER | TXX9_SIDISR_UOER))) {
  258. /*
  259. * For statistics only
  260. */
  261. if (disr & TXX9_SIDISR_UBRK) {
  262. disr &= ~(TXX9_SIDISR_UFER | TXX9_SIDISR_UPER);
  263. up->port.icount.brk++;
  264. /*
  265. * We do the SysRQ and SAK checking
  266. * here because otherwise the break
  267. * may get masked by ignore_status_mask
  268. * or read_status_mask.
  269. */
  270. if (uart_handle_break(&up->port))
  271. goto ignore_char;
  272. } else if (disr & TXX9_SIDISR_UPER)
  273. up->port.icount.parity++;
  274. else if (disr & TXX9_SIDISR_UFER)
  275. up->port.icount.frame++;
  276. if (disr & TXX9_SIDISR_UOER) {
  277. up->port.icount.overrun++;
  278. /*
  279. * The receiver read buffer still hold
  280. * a char which caused overrun.
  281. * Ignore next char by adding RFDN_MASK
  282. * to ignore_status_mask temporarily.
  283. */
  284. next_ignore_status_mask |=
  285. TXX9_SIDISR_RFDN_MASK;
  286. }
  287. /*
  288. * Mask off conditions which should be ingored.
  289. */
  290. disr &= up->port.read_status_mask;
  291. if (disr & TXX9_SIDISR_UBRK) {
  292. flag = TTY_BREAK;
  293. } else if (disr & TXX9_SIDISR_UPER)
  294. flag = TTY_PARITY;
  295. else if (disr & TXX9_SIDISR_UFER)
  296. flag = TTY_FRAME;
  297. }
  298. if (uart_handle_sysrq_char(&up->port, ch))
  299. goto ignore_char;
  300. uart_insert_char(&up->port, disr, TXX9_SIDISR_UOER, ch, flag);
  301. ignore_char:
  302. up->port.ignore_status_mask = next_ignore_status_mask;
  303. disr = sio_in(up, TXX9_SIDISR);
  304. } while (!(disr & TXX9_SIDISR_UVALID) && (max_count-- > 0));
  305. spin_unlock(&up->port.lock);
  306. tty_flip_buffer_push(&up->port.state->port);
  307. spin_lock(&up->port.lock);
  308. *status = disr;
  309. }
  310. static inline void transmit_chars(struct uart_txx9_port *up)
  311. {
  312. struct circ_buf *xmit = &up->port.state->xmit;
  313. int count;
  314. if (up->port.x_char) {
  315. sio_out(up, TXX9_SITFIFO, up->port.x_char);
  316. up->port.icount.tx++;
  317. up->port.x_char = 0;
  318. return;
  319. }
  320. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  321. serial_txx9_stop_tx(&up->port);
  322. return;
  323. }
  324. count = TXX9_SIO_TX_FIFO;
  325. do {
  326. sio_out(up, TXX9_SITFIFO, xmit->buf[xmit->tail]);
  327. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  328. up->port.icount.tx++;
  329. if (uart_circ_empty(xmit))
  330. break;
  331. } while (--count > 0);
  332. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  333. uart_write_wakeup(&up->port);
  334. if (uart_circ_empty(xmit))
  335. serial_txx9_stop_tx(&up->port);
  336. }
  337. static irqreturn_t serial_txx9_interrupt(int irq, void *dev_id)
  338. {
  339. int pass_counter = 0;
  340. struct uart_txx9_port *up = dev_id;
  341. unsigned int status;
  342. while (1) {
  343. spin_lock(&up->port.lock);
  344. status = sio_in(up, TXX9_SIDISR);
  345. if (!(sio_in(up, TXX9_SIDICR) & TXX9_SIDICR_TIE))
  346. status &= ~TXX9_SIDISR_TDIS;
  347. if (!(status & (TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  348. TXX9_SIDISR_TOUT))) {
  349. spin_unlock(&up->port.lock);
  350. break;
  351. }
  352. if (status & TXX9_SIDISR_RDIS)
  353. receive_chars(up, &status);
  354. if (status & TXX9_SIDISR_TDIS)
  355. transmit_chars(up);
  356. /* Clear TX/RX Int. Status */
  357. sio_mask(up, TXX9_SIDISR,
  358. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  359. TXX9_SIDISR_TOUT);
  360. spin_unlock(&up->port.lock);
  361. if (pass_counter++ > PASS_LIMIT)
  362. break;
  363. }
  364. return pass_counter ? IRQ_HANDLED : IRQ_NONE;
  365. }
  366. static unsigned int serial_txx9_tx_empty(struct uart_port *port)
  367. {
  368. struct uart_txx9_port *up = to_uart_txx9_port(port);
  369. unsigned long flags;
  370. unsigned int ret;
  371. spin_lock_irqsave(&up->port.lock, flags);
  372. ret = (sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS) ? TIOCSER_TEMT : 0;
  373. spin_unlock_irqrestore(&up->port.lock, flags);
  374. return ret;
  375. }
  376. static unsigned int serial_txx9_get_mctrl(struct uart_port *port)
  377. {
  378. struct uart_txx9_port *up = to_uart_txx9_port(port);
  379. unsigned int ret;
  380. /* no modem control lines */
  381. ret = TIOCM_CAR | TIOCM_DSR;
  382. ret |= (sio_in(up, TXX9_SIFLCR) & TXX9_SIFLCR_RTSSC) ? 0 : TIOCM_RTS;
  383. ret |= (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS) ? 0 : TIOCM_CTS;
  384. return ret;
  385. }
  386. static void serial_txx9_set_mctrl(struct uart_port *port, unsigned int mctrl)
  387. {
  388. struct uart_txx9_port *up = to_uart_txx9_port(port);
  389. if (mctrl & TIOCM_RTS)
  390. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  391. else
  392. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  393. }
  394. static void serial_txx9_break_ctl(struct uart_port *port, int break_state)
  395. {
  396. struct uart_txx9_port *up = to_uart_txx9_port(port);
  397. unsigned long flags;
  398. spin_lock_irqsave(&up->port.lock, flags);
  399. if (break_state == -1)
  400. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  401. else
  402. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  403. spin_unlock_irqrestore(&up->port.lock, flags);
  404. }
  405. #if defined(CONFIG_SERIAL_TXX9_CONSOLE) || defined(CONFIG_CONSOLE_POLL)
  406. /*
  407. * Wait for transmitter & holding register to empty
  408. */
  409. static void wait_for_xmitr(struct uart_txx9_port *up)
  410. {
  411. unsigned int tmout = 10000;
  412. /* Wait up to 10ms for the character(s) to be sent. */
  413. while (--tmout &&
  414. !(sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS))
  415. udelay(1);
  416. /* Wait up to 1s for flow control if necessary */
  417. if (up->port.flags & UPF_CONS_FLOW) {
  418. tmout = 1000000;
  419. while (--tmout &&
  420. (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS))
  421. udelay(1);
  422. }
  423. }
  424. #endif
  425. #ifdef CONFIG_CONSOLE_POLL
  426. /*
  427. * Console polling routines for writing and reading from the uart while
  428. * in an interrupt or debug context.
  429. */
  430. static int serial_txx9_get_poll_char(struct uart_port *port)
  431. {
  432. unsigned int ier;
  433. unsigned char c;
  434. struct uart_txx9_port *up = to_uart_txx9_port(port);
  435. /*
  436. * First save the IER then disable the interrupts
  437. */
  438. ier = sio_in(up, TXX9_SIDICR);
  439. sio_out(up, TXX9_SIDICR, 0);
  440. while (sio_in(up, TXX9_SIDISR) & TXX9_SIDISR_UVALID)
  441. ;
  442. c = sio_in(up, TXX9_SIRFIFO);
  443. /*
  444. * Finally, clear RX interrupt status
  445. * and restore the IER
  446. */
  447. sio_mask(up, TXX9_SIDISR, TXX9_SIDISR_RDIS);
  448. sio_out(up, TXX9_SIDICR, ier);
  449. return c;
  450. }
  451. static void serial_txx9_put_poll_char(struct uart_port *port, unsigned char c)
  452. {
  453. unsigned int ier;
  454. struct uart_txx9_port *up = to_uart_txx9_port(port);
  455. /*
  456. * First save the IER then disable the interrupts
  457. */
  458. ier = sio_in(up, TXX9_SIDICR);
  459. sio_out(up, TXX9_SIDICR, 0);
  460. wait_for_xmitr(up);
  461. /*
  462. * Send the character out.
  463. */
  464. sio_out(up, TXX9_SITFIFO, c);
  465. /*
  466. * Finally, wait for transmitter to become empty
  467. * and restore the IER
  468. */
  469. wait_for_xmitr(up);
  470. sio_out(up, TXX9_SIDICR, ier);
  471. }
  472. #endif /* CONFIG_CONSOLE_POLL */
  473. static int serial_txx9_startup(struct uart_port *port)
  474. {
  475. struct uart_txx9_port *up = to_uart_txx9_port(port);
  476. unsigned long flags;
  477. int retval;
  478. /*
  479. * Clear the FIFO buffers and disable them.
  480. * (they will be reenabled in set_termios())
  481. */
  482. sio_set(up, TXX9_SIFCR,
  483. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  484. /* clear reset */
  485. sio_mask(up, TXX9_SIFCR,
  486. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  487. sio_out(up, TXX9_SIDICR, 0);
  488. /*
  489. * Clear the interrupt registers.
  490. */
  491. sio_out(up, TXX9_SIDISR, 0);
  492. retval = request_irq(up->port.irq, serial_txx9_interrupt,
  493. IRQF_SHARED, "serial_txx9", up);
  494. if (retval)
  495. return retval;
  496. /*
  497. * Now, initialize the UART
  498. */
  499. spin_lock_irqsave(&up->port.lock, flags);
  500. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  501. spin_unlock_irqrestore(&up->port.lock, flags);
  502. /* Enable RX/TX */
  503. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  504. /*
  505. * Finally, enable interrupts.
  506. */
  507. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_RIE);
  508. return 0;
  509. }
  510. static void serial_txx9_shutdown(struct uart_port *port)
  511. {
  512. struct uart_txx9_port *up = to_uart_txx9_port(port);
  513. unsigned long flags;
  514. /*
  515. * Disable interrupts from this port
  516. */
  517. sio_out(up, TXX9_SIDICR, 0); /* disable all intrs */
  518. spin_lock_irqsave(&up->port.lock, flags);
  519. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  520. spin_unlock_irqrestore(&up->port.lock, flags);
  521. /*
  522. * Disable break condition
  523. */
  524. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  525. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  526. if (up->port.cons && up->port.line == up->port.cons->index) {
  527. free_irq(up->port.irq, up);
  528. return;
  529. }
  530. #endif
  531. /* reset FIFOs */
  532. sio_set(up, TXX9_SIFCR,
  533. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  534. /* clear reset */
  535. sio_mask(up, TXX9_SIFCR,
  536. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  537. /* Disable RX/TX */
  538. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  539. free_irq(up->port.irq, up);
  540. }
  541. static void
  542. serial_txx9_set_termios(struct uart_port *port, struct ktermios *termios,
  543. struct ktermios *old)
  544. {
  545. struct uart_txx9_port *up = to_uart_txx9_port(port);
  546. unsigned int cval, fcr = 0;
  547. unsigned long flags;
  548. unsigned int baud, quot;
  549. /*
  550. * We don't support modem control lines.
  551. */
  552. termios->c_cflag &= ~(HUPCL | CMSPAR);
  553. termios->c_cflag |= CLOCAL;
  554. cval = sio_in(up, TXX9_SILCR);
  555. /* byte size and parity */
  556. cval &= ~TXX9_SILCR_UMODE_MASK;
  557. switch (termios->c_cflag & CSIZE) {
  558. case CS7:
  559. cval |= TXX9_SILCR_UMODE_7BIT;
  560. break;
  561. default:
  562. case CS5: /* not supported */
  563. case CS6: /* not supported */
  564. case CS8:
  565. cval |= TXX9_SILCR_UMODE_8BIT;
  566. break;
  567. }
  568. cval &= ~TXX9_SILCR_USBL_MASK;
  569. if (termios->c_cflag & CSTOPB)
  570. cval |= TXX9_SILCR_USBL_2BIT;
  571. else
  572. cval |= TXX9_SILCR_USBL_1BIT;
  573. cval &= ~(TXX9_SILCR_UPEN | TXX9_SILCR_UEPS);
  574. if (termios->c_cflag & PARENB)
  575. cval |= TXX9_SILCR_UPEN;
  576. if (!(termios->c_cflag & PARODD))
  577. cval |= TXX9_SILCR_UEPS;
  578. /*
  579. * Ask the core to calculate the divisor for us.
  580. */
  581. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16/2);
  582. quot = uart_get_divisor(port, baud);
  583. /* Set up FIFOs */
  584. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  585. fcr = TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1;
  586. /*
  587. * Ok, we're now changing the port state. Do it with
  588. * interrupts disabled.
  589. */
  590. spin_lock_irqsave(&up->port.lock, flags);
  591. /*
  592. * Update the per-port timeout.
  593. */
  594. uart_update_timeout(port, termios->c_cflag, baud);
  595. up->port.read_status_mask = TXX9_SIDISR_UOER |
  596. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS;
  597. if (termios->c_iflag & INPCK)
  598. up->port.read_status_mask |= TXX9_SIDISR_UFER | TXX9_SIDISR_UPER;
  599. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  600. up->port.read_status_mask |= TXX9_SIDISR_UBRK;
  601. /*
  602. * Characteres to ignore
  603. */
  604. up->port.ignore_status_mask = 0;
  605. if (termios->c_iflag & IGNPAR)
  606. up->port.ignore_status_mask |= TXX9_SIDISR_UPER | TXX9_SIDISR_UFER;
  607. if (termios->c_iflag & IGNBRK) {
  608. up->port.ignore_status_mask |= TXX9_SIDISR_UBRK;
  609. /*
  610. * If we're ignoring parity and break indicators,
  611. * ignore overruns too (for real raw support).
  612. */
  613. if (termios->c_iflag & IGNPAR)
  614. up->port.ignore_status_mask |= TXX9_SIDISR_UOER;
  615. }
  616. /*
  617. * ignore all characters if CREAD is not set
  618. */
  619. if ((termios->c_cflag & CREAD) == 0)
  620. up->port.ignore_status_mask |= TXX9_SIDISR_RDIS;
  621. /* CTS flow control flag */
  622. if ((termios->c_cflag & CRTSCTS) &&
  623. (up->port.flags & UPF_TXX9_HAVE_CTS_LINE)) {
  624. sio_set(up, TXX9_SIFLCR,
  625. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  626. } else {
  627. sio_mask(up, TXX9_SIFLCR,
  628. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  629. }
  630. sio_out(up, TXX9_SILCR, cval);
  631. sio_quot_set(up, quot);
  632. sio_out(up, TXX9_SIFCR, fcr);
  633. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  634. spin_unlock_irqrestore(&up->port.lock, flags);
  635. }
  636. static void
  637. serial_txx9_pm(struct uart_port *port, unsigned int state,
  638. unsigned int oldstate)
  639. {
  640. /*
  641. * If oldstate was -1 this is called from
  642. * uart_configure_port(). In this case do not initialize the
  643. * port now, because the port was already initialized (for
  644. * non-console port) or should not be initialized here (for
  645. * console port). If we initialized the port here we lose
  646. * serial console settings.
  647. */
  648. if (state == 0 && oldstate != -1)
  649. serial_txx9_initialize(port);
  650. }
  651. static int serial_txx9_request_resource(struct uart_txx9_port *up)
  652. {
  653. unsigned int size = TXX9_REGION_SIZE;
  654. int ret = 0;
  655. switch (up->port.iotype) {
  656. default:
  657. if (!up->port.mapbase)
  658. break;
  659. if (!request_mem_region(up->port.mapbase, size, "serial_txx9")) {
  660. ret = -EBUSY;
  661. break;
  662. }
  663. if (up->port.flags & UPF_IOREMAP) {
  664. up->port.membase = ioremap(up->port.mapbase, size);
  665. if (!up->port.membase) {
  666. release_mem_region(up->port.mapbase, size);
  667. ret = -ENOMEM;
  668. }
  669. }
  670. break;
  671. case UPIO_PORT:
  672. if (!request_region(up->port.iobase, size, "serial_txx9"))
  673. ret = -EBUSY;
  674. break;
  675. }
  676. return ret;
  677. }
  678. static void serial_txx9_release_resource(struct uart_txx9_port *up)
  679. {
  680. unsigned int size = TXX9_REGION_SIZE;
  681. switch (up->port.iotype) {
  682. default:
  683. if (!up->port.mapbase)
  684. break;
  685. if (up->port.flags & UPF_IOREMAP) {
  686. iounmap(up->port.membase);
  687. up->port.membase = NULL;
  688. }
  689. release_mem_region(up->port.mapbase, size);
  690. break;
  691. case UPIO_PORT:
  692. release_region(up->port.iobase, size);
  693. break;
  694. }
  695. }
  696. static void serial_txx9_release_port(struct uart_port *port)
  697. {
  698. struct uart_txx9_port *up = to_uart_txx9_port(port);
  699. serial_txx9_release_resource(up);
  700. }
  701. static int serial_txx9_request_port(struct uart_port *port)
  702. {
  703. struct uart_txx9_port *up = to_uart_txx9_port(port);
  704. return serial_txx9_request_resource(up);
  705. }
  706. static void serial_txx9_config_port(struct uart_port *port, int uflags)
  707. {
  708. struct uart_txx9_port *up = to_uart_txx9_port(port);
  709. int ret;
  710. /*
  711. * Find the region that we can probe for. This in turn
  712. * tells us whether we can probe for the type of port.
  713. */
  714. ret = serial_txx9_request_resource(up);
  715. if (ret < 0)
  716. return;
  717. port->type = PORT_TXX9;
  718. up->port.fifosize = TXX9_SIO_TX_FIFO;
  719. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  720. if (up->port.line == up->port.cons->index)
  721. return;
  722. #endif
  723. serial_txx9_initialize(port);
  724. }
  725. static const char *
  726. serial_txx9_type(struct uart_port *port)
  727. {
  728. return "txx9";
  729. }
  730. static struct uart_ops serial_txx9_pops = {
  731. .tx_empty = serial_txx9_tx_empty,
  732. .set_mctrl = serial_txx9_set_mctrl,
  733. .get_mctrl = serial_txx9_get_mctrl,
  734. .stop_tx = serial_txx9_stop_tx,
  735. .start_tx = serial_txx9_start_tx,
  736. .stop_rx = serial_txx9_stop_rx,
  737. .break_ctl = serial_txx9_break_ctl,
  738. .startup = serial_txx9_startup,
  739. .shutdown = serial_txx9_shutdown,
  740. .set_termios = serial_txx9_set_termios,
  741. .pm = serial_txx9_pm,
  742. .type = serial_txx9_type,
  743. .release_port = serial_txx9_release_port,
  744. .request_port = serial_txx9_request_port,
  745. .config_port = serial_txx9_config_port,
  746. #ifdef CONFIG_CONSOLE_POLL
  747. .poll_get_char = serial_txx9_get_poll_char,
  748. .poll_put_char = serial_txx9_put_poll_char,
  749. #endif
  750. };
  751. static struct uart_txx9_port serial_txx9_ports[UART_NR];
  752. static void __init serial_txx9_register_ports(struct uart_driver *drv,
  753. struct device *dev)
  754. {
  755. int i;
  756. for (i = 0; i < UART_NR; i++) {
  757. struct uart_txx9_port *up = &serial_txx9_ports[i];
  758. up->port.line = i;
  759. up->port.ops = &serial_txx9_pops;
  760. up->port.dev = dev;
  761. if (up->port.iobase || up->port.mapbase)
  762. uart_add_one_port(drv, &up->port);
  763. }
  764. }
  765. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  766. static void serial_txx9_console_putchar(struct uart_port *port, int ch)
  767. {
  768. struct uart_txx9_port *up = to_uart_txx9_port(port);
  769. wait_for_xmitr(up);
  770. sio_out(up, TXX9_SITFIFO, ch);
  771. }
  772. /*
  773. * Print a string to the serial port trying not to disturb
  774. * any possible real use of the port...
  775. *
  776. * The console_lock must be held when we get here.
  777. */
  778. static void
  779. serial_txx9_console_write(struct console *co, const char *s, unsigned int count)
  780. {
  781. struct uart_txx9_port *up = &serial_txx9_ports[co->index];
  782. unsigned int ier, flcr;
  783. /*
  784. * First save the UER then disable the interrupts
  785. */
  786. ier = sio_in(up, TXX9_SIDICR);
  787. sio_out(up, TXX9_SIDICR, 0);
  788. /*
  789. * Disable flow-control if enabled (and unnecessary)
  790. */
  791. flcr = sio_in(up, TXX9_SIFLCR);
  792. if (!(up->port.flags & UPF_CONS_FLOW) && (flcr & TXX9_SIFLCR_TES))
  793. sio_out(up, TXX9_SIFLCR, flcr & ~TXX9_SIFLCR_TES);
  794. uart_console_write(&up->port, s, count, serial_txx9_console_putchar);
  795. /*
  796. * Finally, wait for transmitter to become empty
  797. * and restore the IER
  798. */
  799. wait_for_xmitr(up);
  800. sio_out(up, TXX9_SIFLCR, flcr);
  801. sio_out(up, TXX9_SIDICR, ier);
  802. }
  803. static int __init serial_txx9_console_setup(struct console *co, char *options)
  804. {
  805. struct uart_port *port;
  806. struct uart_txx9_port *up;
  807. int baud = 9600;
  808. int bits = 8;
  809. int parity = 'n';
  810. int flow = 'n';
  811. /*
  812. * Check whether an invalid uart number has been specified, and
  813. * if so, search for the first available port that does have
  814. * console support.
  815. */
  816. if (co->index >= UART_NR)
  817. co->index = 0;
  818. up = &serial_txx9_ports[co->index];
  819. port = &up->port;
  820. if (!port->ops)
  821. return -ENODEV;
  822. serial_txx9_initialize(&up->port);
  823. if (options)
  824. uart_parse_options(options, &baud, &parity, &bits, &flow);
  825. return uart_set_options(port, co, baud, parity, bits, flow);
  826. }
  827. static struct uart_driver serial_txx9_reg;
  828. static struct console serial_txx9_console = {
  829. .name = TXX9_TTY_NAME,
  830. .write = serial_txx9_console_write,
  831. .device = uart_console_device,
  832. .setup = serial_txx9_console_setup,
  833. .flags = CON_PRINTBUFFER,
  834. .index = -1,
  835. .data = &serial_txx9_reg,
  836. };
  837. static int __init serial_txx9_console_init(void)
  838. {
  839. register_console(&serial_txx9_console);
  840. return 0;
  841. }
  842. console_initcall(serial_txx9_console_init);
  843. #define SERIAL_TXX9_CONSOLE &serial_txx9_console
  844. #else
  845. #define SERIAL_TXX9_CONSOLE NULL
  846. #endif
  847. static struct uart_driver serial_txx9_reg = {
  848. .owner = THIS_MODULE,
  849. .driver_name = "serial_txx9",
  850. .dev_name = TXX9_TTY_NAME,
  851. .major = TXX9_TTY_MAJOR,
  852. .minor = TXX9_TTY_MINOR_START,
  853. .nr = UART_NR,
  854. .cons = SERIAL_TXX9_CONSOLE,
  855. };
  856. int __init early_serial_txx9_setup(struct uart_port *port)
  857. {
  858. if (port->line >= ARRAY_SIZE(serial_txx9_ports))
  859. return -ENODEV;
  860. serial_txx9_ports[port->line].port = *port;
  861. serial_txx9_ports[port->line].port.ops = &serial_txx9_pops;
  862. serial_txx9_ports[port->line].port.flags |=
  863. UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  864. return 0;
  865. }
  866. static DEFINE_MUTEX(serial_txx9_mutex);
  867. /**
  868. * serial_txx9_register_port - register a serial port
  869. * @port: serial port template
  870. *
  871. * Configure the serial port specified by the request.
  872. *
  873. * The port is then probed and if necessary the IRQ is autodetected
  874. * If this fails an error is returned.
  875. *
  876. * On success the port is ready to use and the line number is returned.
  877. */
  878. static int serial_txx9_register_port(struct uart_port *port)
  879. {
  880. int i;
  881. struct uart_txx9_port *uart;
  882. int ret = -ENOSPC;
  883. mutex_lock(&serial_txx9_mutex);
  884. for (i = 0; i < UART_NR; i++) {
  885. uart = &serial_txx9_ports[i];
  886. if (uart_match_port(&uart->port, port)) {
  887. uart_remove_one_port(&serial_txx9_reg, &uart->port);
  888. break;
  889. }
  890. }
  891. if (i == UART_NR) {
  892. /* Find unused port */
  893. for (i = 0; i < UART_NR; i++) {
  894. uart = &serial_txx9_ports[i];
  895. if (!(uart->port.iobase || uart->port.mapbase))
  896. break;
  897. }
  898. }
  899. if (i < UART_NR) {
  900. uart->port.iobase = port->iobase;
  901. uart->port.membase = port->membase;
  902. uart->port.irq = port->irq;
  903. uart->port.uartclk = port->uartclk;
  904. uart->port.iotype = port->iotype;
  905. uart->port.flags = port->flags
  906. | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  907. uart->port.mapbase = port->mapbase;
  908. if (port->dev)
  909. uart->port.dev = port->dev;
  910. ret = uart_add_one_port(&serial_txx9_reg, &uart->port);
  911. if (ret == 0)
  912. ret = uart->port.line;
  913. }
  914. mutex_unlock(&serial_txx9_mutex);
  915. return ret;
  916. }
  917. /**
  918. * serial_txx9_unregister_port - remove a txx9 serial port at runtime
  919. * @line: serial line number
  920. *
  921. * Remove one serial port. This may not be called from interrupt
  922. * context. We hand the port back to the our control.
  923. */
  924. static void serial_txx9_unregister_port(int line)
  925. {
  926. struct uart_txx9_port *uart = &serial_txx9_ports[line];
  927. mutex_lock(&serial_txx9_mutex);
  928. uart_remove_one_port(&serial_txx9_reg, &uart->port);
  929. uart->port.flags = 0;
  930. uart->port.type = PORT_UNKNOWN;
  931. uart->port.iobase = 0;
  932. uart->port.mapbase = 0;
  933. uart->port.membase = NULL;
  934. uart->port.dev = NULL;
  935. mutex_unlock(&serial_txx9_mutex);
  936. }
  937. /*
  938. * Register a set of serial devices attached to a platform device.
  939. */
  940. static int serial_txx9_probe(struct platform_device *dev)
  941. {
  942. struct uart_port *p = dev_get_platdata(&dev->dev);
  943. struct uart_port port;
  944. int ret, i;
  945. memset(&port, 0, sizeof(struct uart_port));
  946. for (i = 0; p && p->uartclk != 0; p++, i++) {
  947. port.iobase = p->iobase;
  948. port.membase = p->membase;
  949. port.irq = p->irq;
  950. port.uartclk = p->uartclk;
  951. port.iotype = p->iotype;
  952. port.flags = p->flags;
  953. port.mapbase = p->mapbase;
  954. port.dev = &dev->dev;
  955. ret = serial_txx9_register_port(&port);
  956. if (ret < 0) {
  957. dev_err(&dev->dev, "unable to register port at index %d "
  958. "(IO%lx MEM%llx IRQ%d): %d\n", i,
  959. p->iobase, (unsigned long long)p->mapbase,
  960. p->irq, ret);
  961. }
  962. }
  963. return 0;
  964. }
  965. /*
  966. * Remove serial ports registered against a platform device.
  967. */
  968. static int serial_txx9_remove(struct platform_device *dev)
  969. {
  970. int i;
  971. for (i = 0; i < UART_NR; i++) {
  972. struct uart_txx9_port *up = &serial_txx9_ports[i];
  973. if (up->port.dev == &dev->dev)
  974. serial_txx9_unregister_port(i);
  975. }
  976. return 0;
  977. }
  978. #ifdef CONFIG_PM
  979. static int serial_txx9_suspend(struct platform_device *dev, pm_message_t state)
  980. {
  981. int i;
  982. for (i = 0; i < UART_NR; i++) {
  983. struct uart_txx9_port *up = &serial_txx9_ports[i];
  984. if (up->port.type != PORT_UNKNOWN && up->port.dev == &dev->dev)
  985. uart_suspend_port(&serial_txx9_reg, &up->port);
  986. }
  987. return 0;
  988. }
  989. static int serial_txx9_resume(struct platform_device *dev)
  990. {
  991. int i;
  992. for (i = 0; i < UART_NR; i++) {
  993. struct uart_txx9_port *up = &serial_txx9_ports[i];
  994. if (up->port.type != PORT_UNKNOWN && up->port.dev == &dev->dev)
  995. uart_resume_port(&serial_txx9_reg, &up->port);
  996. }
  997. return 0;
  998. }
  999. #endif
  1000. static struct platform_driver serial_txx9_plat_driver = {
  1001. .probe = serial_txx9_probe,
  1002. .remove = serial_txx9_remove,
  1003. #ifdef CONFIG_PM
  1004. .suspend = serial_txx9_suspend,
  1005. .resume = serial_txx9_resume,
  1006. #endif
  1007. .driver = {
  1008. .name = "serial_txx9",
  1009. },
  1010. };
  1011. #ifdef ENABLE_SERIAL_TXX9_PCI
  1012. /*
  1013. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1014. * to the arrangement of serial ports on a PCI card.
  1015. */
  1016. static int
  1017. pciserial_txx9_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1018. {
  1019. struct uart_port port;
  1020. int line;
  1021. int rc;
  1022. rc = pci_enable_device(dev);
  1023. if (rc)
  1024. return rc;
  1025. memset(&port, 0, sizeof(port));
  1026. port.ops = &serial_txx9_pops;
  1027. port.flags |= UPF_TXX9_HAVE_CTS_LINE;
  1028. port.uartclk = 66670000;
  1029. port.irq = dev->irq;
  1030. port.iotype = UPIO_PORT;
  1031. port.iobase = pci_resource_start(dev, 1);
  1032. port.dev = &dev->dev;
  1033. line = serial_txx9_register_port(&port);
  1034. if (line < 0) {
  1035. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), line);
  1036. pci_disable_device(dev);
  1037. return line;
  1038. }
  1039. pci_set_drvdata(dev, &serial_txx9_ports[line]);
  1040. return 0;
  1041. }
  1042. static void pciserial_txx9_remove_one(struct pci_dev *dev)
  1043. {
  1044. struct uart_txx9_port *up = pci_get_drvdata(dev);
  1045. if (up) {
  1046. serial_txx9_unregister_port(up->port.line);
  1047. pci_disable_device(dev);
  1048. }
  1049. }
  1050. #ifdef CONFIG_PM
  1051. static int pciserial_txx9_suspend_one(struct pci_dev *dev, pm_message_t state)
  1052. {
  1053. struct uart_txx9_port *up = pci_get_drvdata(dev);
  1054. if (up)
  1055. uart_suspend_port(&serial_txx9_reg, &up->port);
  1056. pci_save_state(dev);
  1057. pci_set_power_state(dev, pci_choose_state(dev, state));
  1058. return 0;
  1059. }
  1060. static int pciserial_txx9_resume_one(struct pci_dev *dev)
  1061. {
  1062. struct uart_txx9_port *up = pci_get_drvdata(dev);
  1063. pci_set_power_state(dev, PCI_D0);
  1064. pci_restore_state(dev);
  1065. if (up)
  1066. uart_resume_port(&serial_txx9_reg, &up->port);
  1067. return 0;
  1068. }
  1069. #endif
  1070. static const struct pci_device_id serial_txx9_pci_tbl[] = {
  1071. { PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_MISC) },
  1072. { 0, }
  1073. };
  1074. static struct pci_driver serial_txx9_pci_driver = {
  1075. .name = "serial_txx9",
  1076. .probe = pciserial_txx9_init_one,
  1077. .remove = pciserial_txx9_remove_one,
  1078. #ifdef CONFIG_PM
  1079. .suspend = pciserial_txx9_suspend_one,
  1080. .resume = pciserial_txx9_resume_one,
  1081. #endif
  1082. .id_table = serial_txx9_pci_tbl,
  1083. };
  1084. MODULE_DEVICE_TABLE(pci, serial_txx9_pci_tbl);
  1085. #endif /* ENABLE_SERIAL_TXX9_PCI */
  1086. static struct platform_device *serial_txx9_plat_devs;
  1087. static int __init serial_txx9_init(void)
  1088. {
  1089. int ret;
  1090. printk(KERN_INFO "%s version %s\n", serial_name, serial_version);
  1091. ret = uart_register_driver(&serial_txx9_reg);
  1092. if (ret)
  1093. goto out;
  1094. serial_txx9_plat_devs = platform_device_alloc("serial_txx9", -1);
  1095. if (!serial_txx9_plat_devs) {
  1096. ret = -ENOMEM;
  1097. goto unreg_uart_drv;
  1098. }
  1099. ret = platform_device_add(serial_txx9_plat_devs);
  1100. if (ret)
  1101. goto put_dev;
  1102. serial_txx9_register_ports(&serial_txx9_reg,
  1103. &serial_txx9_plat_devs->dev);
  1104. ret = platform_driver_register(&serial_txx9_plat_driver);
  1105. if (ret)
  1106. goto del_dev;
  1107. #ifdef ENABLE_SERIAL_TXX9_PCI
  1108. ret = pci_register_driver(&serial_txx9_pci_driver);
  1109. #endif
  1110. if (ret == 0)
  1111. goto out;
  1112. del_dev:
  1113. platform_device_del(serial_txx9_plat_devs);
  1114. put_dev:
  1115. platform_device_put(serial_txx9_plat_devs);
  1116. unreg_uart_drv:
  1117. uart_unregister_driver(&serial_txx9_reg);
  1118. out:
  1119. return ret;
  1120. }
  1121. static void __exit serial_txx9_exit(void)
  1122. {
  1123. int i;
  1124. #ifdef ENABLE_SERIAL_TXX9_PCI
  1125. pci_unregister_driver(&serial_txx9_pci_driver);
  1126. #endif
  1127. platform_driver_unregister(&serial_txx9_plat_driver);
  1128. platform_device_unregister(serial_txx9_plat_devs);
  1129. for (i = 0; i < UART_NR; i++) {
  1130. struct uart_txx9_port *up = &serial_txx9_ports[i];
  1131. if (up->port.iobase || up->port.mapbase)
  1132. uart_remove_one_port(&serial_txx9_reg, &up->port);
  1133. }
  1134. uart_unregister_driver(&serial_txx9_reg);
  1135. }
  1136. module_init(serial_txx9_init);
  1137. module_exit(serial_txx9_exit);
  1138. MODULE_LICENSE("GPL");
  1139. MODULE_DESCRIPTION("TX39/49 serial driver");
  1140. MODULE_ALIAS_CHARDEV_MAJOR(TXX9_TTY_MAJOR);