qla_mbx.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/gfp.h>
  11. /*
  12. * qla2x00_mailbox_command
  13. * Issue mailbox command and waits for completion.
  14. *
  15. * Input:
  16. * ha = adapter block pointer.
  17. * mcp = driver internal mbx struct pointer.
  18. *
  19. * Output:
  20. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  21. *
  22. * Returns:
  23. * 0 : QLA_SUCCESS = cmd performed success
  24. * 1 : QLA_FUNCTION_FAILED (error encountered)
  25. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  26. *
  27. * Context:
  28. * Kernel context.
  29. */
  30. static int
  31. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  32. {
  33. int rval, i;
  34. unsigned long flags = 0;
  35. device_reg_t *reg;
  36. uint8_t abort_active;
  37. uint8_t io_lock_on;
  38. uint16_t command = 0;
  39. uint16_t *iptr;
  40. uint16_t __iomem *optr;
  41. uint32_t cnt;
  42. uint32_t mboxes;
  43. uint16_t __iomem *mbx_reg;
  44. unsigned long wait_time;
  45. struct qla_hw_data *ha = vha->hw;
  46. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  47. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  48. if (ha->pdev->error_state > pci_channel_io_frozen) {
  49. ql_log(ql_log_warn, vha, 0x1001,
  50. "error_state is greater than pci_channel_io_frozen, "
  51. "exiting.\n");
  52. return QLA_FUNCTION_TIMEOUT;
  53. }
  54. if (vha->device_flags & DFLG_DEV_FAILED) {
  55. ql_log(ql_log_warn, vha, 0x1002,
  56. "Device in failed state, exiting.\n");
  57. return QLA_FUNCTION_TIMEOUT;
  58. }
  59. /* if PCI error, then avoid mbx processing.*/
  60. if (test_bit(PCI_ERR, &base_vha->dpc_flags)) {
  61. ql_log(ql_log_warn, vha, 0x1191,
  62. "PCI error, exiting.\n");
  63. return QLA_FUNCTION_TIMEOUT;
  64. }
  65. reg = ha->iobase;
  66. io_lock_on = base_vha->flags.init_done;
  67. rval = QLA_SUCCESS;
  68. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  69. if (ha->flags.pci_channel_io_perm_failure) {
  70. ql_log(ql_log_warn, vha, 0x1003,
  71. "Perm failure on EEH timeout MBX, exiting.\n");
  72. return QLA_FUNCTION_TIMEOUT;
  73. }
  74. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  75. /* Setting Link-Down error */
  76. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  77. ql_log(ql_log_warn, vha, 0x1004,
  78. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  79. return QLA_FUNCTION_TIMEOUT;
  80. }
  81. /*
  82. * Wait for active mailbox commands to finish by waiting at most tov
  83. * seconds. This is to serialize actual issuing of mailbox cmds during
  84. * non ISP abort time.
  85. */
  86. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  87. /* Timeout occurred. Return error. */
  88. ql_log(ql_log_warn, vha, 0x1005,
  89. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  90. mcp->mb[0]);
  91. return QLA_FUNCTION_TIMEOUT;
  92. }
  93. ha->flags.mbox_busy = 1;
  94. /* Save mailbox command for debug */
  95. ha->mcp = mcp;
  96. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  97. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  98. spin_lock_irqsave(&ha->hardware_lock, flags);
  99. /* Load mailbox registers. */
  100. if (IS_P3P_TYPE(ha))
  101. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  102. else if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha)))
  103. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  104. else
  105. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  106. iptr = mcp->mb;
  107. command = mcp->mb[0];
  108. mboxes = mcp->out_mb;
  109. ql_dbg(ql_dbg_mbx, vha, 0x1111,
  110. "Mailbox registers (OUT):\n");
  111. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  112. if (IS_QLA2200(ha) && cnt == 8)
  113. optr =
  114. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  115. if (mboxes & BIT_0) {
  116. ql_dbg(ql_dbg_mbx, vha, 0x1112,
  117. "mbox[%d]<-0x%04x\n", cnt, *iptr);
  118. WRT_REG_WORD(optr, *iptr);
  119. }
  120. mboxes >>= 1;
  121. optr++;
  122. iptr++;
  123. }
  124. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  125. "I/O Address = %p.\n", optr);
  126. /* Issue set host interrupt command to send cmd out. */
  127. ha->flags.mbox_int = 0;
  128. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  129. /* Unlock mbx registers and wait for interrupt */
  130. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  131. "Going to unlock irq & waiting for interrupts. "
  132. "jiffies=%lx.\n", jiffies);
  133. /* Wait for mbx cmd completion until timeout */
  134. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  135. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  136. if (IS_P3P_TYPE(ha)) {
  137. if (RD_REG_DWORD(&reg->isp82.hint) &
  138. HINT_MBX_INT_PENDING) {
  139. spin_unlock_irqrestore(&ha->hardware_lock,
  140. flags);
  141. ha->flags.mbox_busy = 0;
  142. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  143. "Pending mailbox timeout, exiting.\n");
  144. rval = QLA_FUNCTION_TIMEOUT;
  145. goto premature_exit;
  146. }
  147. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  148. } else if (IS_FWI2_CAPABLE(ha))
  149. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  150. else
  151. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  152. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  153. if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
  154. mcp->tov * HZ)) {
  155. ql_dbg(ql_dbg_mbx, vha, 0x117a,
  156. "cmd=%x Timeout.\n", command);
  157. spin_lock_irqsave(&ha->hardware_lock, flags);
  158. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  159. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  160. }
  161. } else {
  162. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  163. "Cmd=%x Polling Mode.\n", command);
  164. if (IS_P3P_TYPE(ha)) {
  165. if (RD_REG_DWORD(&reg->isp82.hint) &
  166. HINT_MBX_INT_PENDING) {
  167. spin_unlock_irqrestore(&ha->hardware_lock,
  168. flags);
  169. ha->flags.mbox_busy = 0;
  170. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  171. "Pending mailbox timeout, exiting.\n");
  172. rval = QLA_FUNCTION_TIMEOUT;
  173. goto premature_exit;
  174. }
  175. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  176. } else if (IS_FWI2_CAPABLE(ha))
  177. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  178. else
  179. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  180. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  181. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  182. while (!ha->flags.mbox_int) {
  183. if (time_after(jiffies, wait_time))
  184. break;
  185. /* Check for pending interrupts. */
  186. qla2x00_poll(ha->rsp_q_map[0]);
  187. if (!ha->flags.mbox_int &&
  188. !(IS_QLA2200(ha) &&
  189. command == MBC_LOAD_RISC_RAM_EXTENDED))
  190. msleep(10);
  191. } /* while */
  192. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  193. "Waited %d sec.\n",
  194. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  195. }
  196. /* Check whether we timed out */
  197. if (ha->flags.mbox_int) {
  198. uint16_t *iptr2;
  199. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  200. "Cmd=%x completed.\n", command);
  201. /* Got interrupt. Clear the flag. */
  202. ha->flags.mbox_int = 0;
  203. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  204. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  205. ha->flags.mbox_busy = 0;
  206. /* Setting Link-Down error */
  207. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  208. ha->mcp = NULL;
  209. rval = QLA_FUNCTION_FAILED;
  210. ql_log(ql_log_warn, vha, 0x1015,
  211. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  212. goto premature_exit;
  213. }
  214. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  215. rval = QLA_FUNCTION_FAILED;
  216. /* Load return mailbox registers. */
  217. iptr2 = mcp->mb;
  218. iptr = (uint16_t *)&ha->mailbox_out[0];
  219. mboxes = mcp->in_mb;
  220. ql_dbg(ql_dbg_mbx, vha, 0x1113,
  221. "Mailbox registers (IN):\n");
  222. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  223. if (mboxes & BIT_0) {
  224. *iptr2 = *iptr;
  225. ql_dbg(ql_dbg_mbx, vha, 0x1114,
  226. "mbox[%d]->0x%04x\n", cnt, *iptr2);
  227. }
  228. mboxes >>= 1;
  229. iptr2++;
  230. iptr++;
  231. }
  232. } else {
  233. uint16_t mb0;
  234. uint32_t ictrl;
  235. uint16_t w;
  236. if (IS_FWI2_CAPABLE(ha)) {
  237. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  238. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  239. } else {
  240. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  241. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  242. }
  243. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  244. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  245. "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
  246. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  247. /* Capture FW dump only, if PCI device active */
  248. if (!pci_channel_offline(vha->hw->pdev)) {
  249. pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
  250. if (w == 0xffff || ictrl == 0xffffffff) {
  251. /* This is special case if there is unload
  252. * of driver happening and if PCI device go
  253. * into bad state due to PCI error condition
  254. * then only PCI ERR flag would be set.
  255. * we will do premature exit for above case.
  256. */
  257. if (test_bit(UNLOADING, &base_vha->dpc_flags))
  258. set_bit(PCI_ERR, &base_vha->dpc_flags);
  259. ha->flags.mbox_busy = 0;
  260. rval = QLA_FUNCTION_TIMEOUT;
  261. goto premature_exit;
  262. }
  263. /* Attempt to capture firmware dump for further
  264. * anallysis of the current formware state. we do not
  265. * need to do this if we are intentionally generating
  266. * a dump
  267. */
  268. if (mcp->mb[0] != MBC_GEN_SYSTEM_ERROR)
  269. ha->isp_ops->fw_dump(vha, 0);
  270. rval = QLA_FUNCTION_TIMEOUT;
  271. }
  272. }
  273. ha->flags.mbox_busy = 0;
  274. /* Clean up */
  275. ha->mcp = NULL;
  276. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  277. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  278. "Checking for additional resp interrupt.\n");
  279. /* polling mode for non isp_abort commands. */
  280. qla2x00_poll(ha->rsp_q_map[0]);
  281. }
  282. if (rval == QLA_FUNCTION_TIMEOUT &&
  283. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  284. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  285. ha->flags.eeh_busy) {
  286. /* not in dpc. schedule it for dpc to take over. */
  287. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  288. "Timeout, schedule isp_abort_needed.\n");
  289. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  290. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  291. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  292. if (IS_QLA82XX(ha)) {
  293. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  294. "disabling pause transmit on port "
  295. "0 & 1.\n");
  296. qla82xx_wr_32(ha,
  297. QLA82XX_CRB_NIU + 0x98,
  298. CRB_NIU_XG_PAUSE_CTL_P0|
  299. CRB_NIU_XG_PAUSE_CTL_P1);
  300. }
  301. ql_log(ql_log_info, base_vha, 0x101c,
  302. "Mailbox cmd timeout occurred, cmd=0x%x, "
  303. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  304. "abort.\n", command, mcp->mb[0],
  305. ha->flags.eeh_busy);
  306. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  307. qla2xxx_wake_dpc(vha);
  308. }
  309. } else if (!abort_active) {
  310. /* call abort directly since we are in the DPC thread */
  311. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  312. "Timeout, calling abort_isp.\n");
  313. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  314. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  315. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  316. if (IS_QLA82XX(ha)) {
  317. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  318. "disabling pause transmit on port "
  319. "0 & 1.\n");
  320. qla82xx_wr_32(ha,
  321. QLA82XX_CRB_NIU + 0x98,
  322. CRB_NIU_XG_PAUSE_CTL_P0|
  323. CRB_NIU_XG_PAUSE_CTL_P1);
  324. }
  325. ql_log(ql_log_info, base_vha, 0x101e,
  326. "Mailbox cmd timeout occurred, cmd=0x%x, "
  327. "mb[0]=0x%x. Scheduling ISP abort ",
  328. command, mcp->mb[0]);
  329. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  330. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  331. /* Allow next mbx cmd to come in. */
  332. complete(&ha->mbx_cmd_comp);
  333. if (ha->isp_ops->abort_isp(vha)) {
  334. /* Failed. retry later. */
  335. set_bit(ISP_ABORT_NEEDED,
  336. &vha->dpc_flags);
  337. }
  338. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  339. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  340. "Finished abort_isp.\n");
  341. goto mbx_done;
  342. }
  343. }
  344. }
  345. premature_exit:
  346. /* Allow next mbx cmd to come in. */
  347. complete(&ha->mbx_cmd_comp);
  348. mbx_done:
  349. if (rval) {
  350. ql_dbg(ql_dbg_disc, base_vha, 0x1020,
  351. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  352. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  353. ql_dbg(ql_dbg_mbx, vha, 0x1198,
  354. "host status: 0x%x, flags:0x%lx, intr ctrl reg:0x%x, intr status:0x%x\n",
  355. RD_REG_DWORD(&reg->isp24.host_status),
  356. ha->fw_dump_cap_flags,
  357. RD_REG_DWORD(&reg->isp24.ictrl),
  358. RD_REG_DWORD(&reg->isp24.istatus));
  359. mbx_reg = &reg->isp24.mailbox0;
  360. for (i = 0; i < 6; i++)
  361. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1199,
  362. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  363. } else {
  364. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  365. }
  366. return rval;
  367. }
  368. int
  369. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  370. uint32_t risc_code_size)
  371. {
  372. int rval;
  373. struct qla_hw_data *ha = vha->hw;
  374. mbx_cmd_t mc;
  375. mbx_cmd_t *mcp = &mc;
  376. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  377. "Entered %s.\n", __func__);
  378. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  379. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  380. mcp->mb[8] = MSW(risc_addr);
  381. mcp->out_mb = MBX_8|MBX_0;
  382. } else {
  383. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  384. mcp->out_mb = MBX_0;
  385. }
  386. mcp->mb[1] = LSW(risc_addr);
  387. mcp->mb[2] = MSW(req_dma);
  388. mcp->mb[3] = LSW(req_dma);
  389. mcp->mb[6] = MSW(MSD(req_dma));
  390. mcp->mb[7] = LSW(MSD(req_dma));
  391. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  392. if (IS_FWI2_CAPABLE(ha)) {
  393. mcp->mb[4] = MSW(risc_code_size);
  394. mcp->mb[5] = LSW(risc_code_size);
  395. mcp->out_mb |= MBX_5|MBX_4;
  396. } else {
  397. mcp->mb[4] = LSW(risc_code_size);
  398. mcp->out_mb |= MBX_4;
  399. }
  400. mcp->in_mb = MBX_0;
  401. mcp->tov = MBX_TOV_SECONDS;
  402. mcp->flags = 0;
  403. rval = qla2x00_mailbox_command(vha, mcp);
  404. if (rval != QLA_SUCCESS) {
  405. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  406. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  407. } else {
  408. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  409. "Done %s.\n", __func__);
  410. }
  411. return rval;
  412. }
  413. #define EXTENDED_BB_CREDITS BIT_0
  414. /*
  415. * qla2x00_execute_fw
  416. * Start adapter firmware.
  417. *
  418. * Input:
  419. * ha = adapter block pointer.
  420. * TARGET_QUEUE_LOCK must be released.
  421. * ADAPTER_STATE_LOCK must be released.
  422. *
  423. * Returns:
  424. * qla2x00 local function return status code.
  425. *
  426. * Context:
  427. * Kernel context.
  428. */
  429. int
  430. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  431. {
  432. int rval;
  433. struct qla_hw_data *ha = vha->hw;
  434. mbx_cmd_t mc;
  435. mbx_cmd_t *mcp = &mc;
  436. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  437. "Entered %s.\n", __func__);
  438. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  439. mcp->out_mb = MBX_0;
  440. mcp->in_mb = MBX_0;
  441. if (IS_FWI2_CAPABLE(ha)) {
  442. mcp->mb[1] = MSW(risc_addr);
  443. mcp->mb[2] = LSW(risc_addr);
  444. mcp->mb[3] = 0;
  445. if (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) ||
  446. IS_QLA27XX(ha)) {
  447. struct nvram_81xx *nv = ha->nvram;
  448. mcp->mb[4] = (nv->enhanced_features &
  449. EXTENDED_BB_CREDITS);
  450. } else
  451. mcp->mb[4] = 0;
  452. if (ha->flags.exlogins_enabled)
  453. mcp->mb[4] |= ENABLE_EXTENDED_LOGIN;
  454. if (ha->flags.exchoffld_enabled)
  455. mcp->mb[4] |= ENABLE_EXCHANGE_OFFLD;
  456. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  457. mcp->in_mb |= MBX_1;
  458. } else {
  459. mcp->mb[1] = LSW(risc_addr);
  460. mcp->out_mb |= MBX_1;
  461. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  462. mcp->mb[2] = 0;
  463. mcp->out_mb |= MBX_2;
  464. }
  465. }
  466. mcp->tov = MBX_TOV_SECONDS;
  467. mcp->flags = 0;
  468. rval = qla2x00_mailbox_command(vha, mcp);
  469. if (rval != QLA_SUCCESS) {
  470. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  471. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  472. } else {
  473. if (IS_FWI2_CAPABLE(ha)) {
  474. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
  475. "Done exchanges=%x.\n", mcp->mb[1]);
  476. } else {
  477. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  478. "Done %s.\n", __func__);
  479. }
  480. }
  481. return rval;
  482. }
  483. /*
  484. * qla_get_exlogin_status
  485. * Get extended login status
  486. * uses the memory offload control/status Mailbox
  487. *
  488. * Input:
  489. * ha: adapter state pointer.
  490. * fwopt: firmware options
  491. *
  492. * Returns:
  493. * qla2x00 local function status
  494. *
  495. * Context:
  496. * Kernel context.
  497. */
  498. #define FETCH_XLOGINS_STAT 0x8
  499. int
  500. qla_get_exlogin_status(scsi_qla_host_t *vha, uint16_t *buf_sz,
  501. uint16_t *ex_logins_cnt)
  502. {
  503. int rval;
  504. mbx_cmd_t mc;
  505. mbx_cmd_t *mcp = &mc;
  506. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118f,
  507. "Entered %s\n", __func__);
  508. memset(mcp->mb, 0 , sizeof(mcp->mb));
  509. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  510. mcp->mb[1] = FETCH_XLOGINS_STAT;
  511. mcp->out_mb = MBX_1|MBX_0;
  512. mcp->in_mb = MBX_10|MBX_4|MBX_0;
  513. mcp->tov = MBX_TOV_SECONDS;
  514. mcp->flags = 0;
  515. rval = qla2x00_mailbox_command(vha, mcp);
  516. if (rval != QLA_SUCCESS) {
  517. ql_dbg(ql_dbg_mbx, vha, 0x1115, "Failed=%x.\n", rval);
  518. } else {
  519. *buf_sz = mcp->mb[4];
  520. *ex_logins_cnt = mcp->mb[10];
  521. ql_log(ql_log_info, vha, 0x1190,
  522. "buffer size 0x%x, exchange login count=%d\n",
  523. mcp->mb[4], mcp->mb[10]);
  524. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1116,
  525. "Done %s.\n", __func__);
  526. }
  527. return rval;
  528. }
  529. /*
  530. * qla_set_exlogin_mem_cfg
  531. * set extended login memory configuration
  532. * Mbx needs to be issues before init_cb is set
  533. *
  534. * Input:
  535. * ha: adapter state pointer.
  536. * buffer: buffer pointer
  537. * phys_addr: physical address of buffer
  538. * size: size of buffer
  539. * TARGET_QUEUE_LOCK must be released
  540. * ADAPTER_STATE_LOCK must be release
  541. *
  542. * Returns:
  543. * qla2x00 local funxtion status code.
  544. *
  545. * Context:
  546. * Kernel context.
  547. */
  548. #define CONFIG_XLOGINS_MEM 0x3
  549. int
  550. qla_set_exlogin_mem_cfg(scsi_qla_host_t *vha, dma_addr_t phys_addr)
  551. {
  552. int rval;
  553. mbx_cmd_t mc;
  554. mbx_cmd_t *mcp = &mc;
  555. struct qla_hw_data *ha = vha->hw;
  556. int configured_count;
  557. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111a,
  558. "Entered %s.\n", __func__);
  559. memset(mcp->mb, 0 , sizeof(mcp->mb));
  560. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  561. mcp->mb[1] = CONFIG_XLOGINS_MEM;
  562. mcp->mb[2] = MSW(phys_addr);
  563. mcp->mb[3] = LSW(phys_addr);
  564. mcp->mb[6] = MSW(MSD(phys_addr));
  565. mcp->mb[7] = LSW(MSD(phys_addr));
  566. mcp->mb[8] = MSW(ha->exlogin_size);
  567. mcp->mb[9] = LSW(ha->exlogin_size);
  568. mcp->out_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  569. mcp->in_mb = MBX_11|MBX_0;
  570. mcp->tov = MBX_TOV_SECONDS;
  571. mcp->flags = 0;
  572. rval = qla2x00_mailbox_command(vha, mcp);
  573. if (rval != QLA_SUCCESS) {
  574. /*EMPTY*/
  575. ql_dbg(ql_dbg_mbx, vha, 0x111b, "Failed=%x.\n", rval);
  576. } else {
  577. configured_count = mcp->mb[11];
  578. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118c,
  579. "Done %s.\n", __func__);
  580. }
  581. return rval;
  582. }
  583. /*
  584. * qla_get_exchoffld_status
  585. * Get exchange offload status
  586. * uses the memory offload control/status Mailbox
  587. *
  588. * Input:
  589. * ha: adapter state pointer.
  590. * fwopt: firmware options
  591. *
  592. * Returns:
  593. * qla2x00 local function status
  594. *
  595. * Context:
  596. * Kernel context.
  597. */
  598. #define FETCH_XCHOFFLD_STAT 0x2
  599. int
  600. qla_get_exchoffld_status(scsi_qla_host_t *vha, uint16_t *buf_sz,
  601. uint16_t *ex_logins_cnt)
  602. {
  603. int rval;
  604. mbx_cmd_t mc;
  605. mbx_cmd_t *mcp = &mc;
  606. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1019,
  607. "Entered %s\n", __func__);
  608. memset(mcp->mb, 0 , sizeof(mcp->mb));
  609. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  610. mcp->mb[1] = FETCH_XCHOFFLD_STAT;
  611. mcp->out_mb = MBX_1|MBX_0;
  612. mcp->in_mb = MBX_10|MBX_4|MBX_0;
  613. mcp->tov = MBX_TOV_SECONDS;
  614. mcp->flags = 0;
  615. rval = qla2x00_mailbox_command(vha, mcp);
  616. if (rval != QLA_SUCCESS) {
  617. ql_dbg(ql_dbg_mbx, vha, 0x1155, "Failed=%x.\n", rval);
  618. } else {
  619. *buf_sz = mcp->mb[4];
  620. *ex_logins_cnt = mcp->mb[10];
  621. ql_log(ql_log_info, vha, 0x118e,
  622. "buffer size 0x%x, exchange offload count=%d\n",
  623. mcp->mb[4], mcp->mb[10]);
  624. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1156,
  625. "Done %s.\n", __func__);
  626. }
  627. return rval;
  628. }
  629. /*
  630. * qla_set_exchoffld_mem_cfg
  631. * Set exchange offload memory configuration
  632. * Mbx needs to be issues before init_cb is set
  633. *
  634. * Input:
  635. * ha: adapter state pointer.
  636. * buffer: buffer pointer
  637. * phys_addr: physical address of buffer
  638. * size: size of buffer
  639. * TARGET_QUEUE_LOCK must be released
  640. * ADAPTER_STATE_LOCK must be release
  641. *
  642. * Returns:
  643. * qla2x00 local funxtion status code.
  644. *
  645. * Context:
  646. * Kernel context.
  647. */
  648. #define CONFIG_XCHOFFLD_MEM 0x3
  649. int
  650. qla_set_exchoffld_mem_cfg(scsi_qla_host_t *vha, dma_addr_t phys_addr)
  651. {
  652. int rval;
  653. mbx_cmd_t mc;
  654. mbx_cmd_t *mcp = &mc;
  655. struct qla_hw_data *ha = vha->hw;
  656. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1157,
  657. "Entered %s.\n", __func__);
  658. memset(mcp->mb, 0 , sizeof(mcp->mb));
  659. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  660. mcp->mb[1] = CONFIG_XCHOFFLD_MEM;
  661. mcp->mb[2] = MSW(phys_addr);
  662. mcp->mb[3] = LSW(phys_addr);
  663. mcp->mb[6] = MSW(MSD(phys_addr));
  664. mcp->mb[7] = LSW(MSD(phys_addr));
  665. mcp->mb[8] = MSW(ha->exlogin_size);
  666. mcp->mb[9] = LSW(ha->exlogin_size);
  667. mcp->out_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  668. mcp->in_mb = MBX_11|MBX_0;
  669. mcp->tov = MBX_TOV_SECONDS;
  670. mcp->flags = 0;
  671. rval = qla2x00_mailbox_command(vha, mcp);
  672. if (rval != QLA_SUCCESS) {
  673. /*EMPTY*/
  674. ql_dbg(ql_dbg_mbx, vha, 0x1158, "Failed=%x.\n", rval);
  675. } else {
  676. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1192,
  677. "Done %s.\n", __func__);
  678. }
  679. return rval;
  680. }
  681. /*
  682. * qla2x00_get_fw_version
  683. * Get firmware version.
  684. *
  685. * Input:
  686. * ha: adapter state pointer.
  687. * major: pointer for major number.
  688. * minor: pointer for minor number.
  689. * subminor: pointer for subminor number.
  690. *
  691. * Returns:
  692. * qla2x00 local function return status code.
  693. *
  694. * Context:
  695. * Kernel context.
  696. */
  697. int
  698. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  699. {
  700. int rval;
  701. mbx_cmd_t mc;
  702. mbx_cmd_t *mcp = &mc;
  703. struct qla_hw_data *ha = vha->hw;
  704. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  705. "Entered %s.\n", __func__);
  706. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  707. mcp->out_mb = MBX_0;
  708. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  709. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha) || IS_QLA8044(ha))
  710. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  711. if (IS_FWI2_CAPABLE(ha))
  712. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  713. if (IS_QLA27XX(ha))
  714. mcp->in_mb |=
  715. MBX_25|MBX_24|MBX_23|MBX_22|MBX_21|MBX_20|MBX_19|MBX_18|
  716. MBX_14|MBX_13|MBX_11|MBX_10|MBX_9|MBX_8;
  717. mcp->flags = 0;
  718. mcp->tov = MBX_TOV_SECONDS;
  719. rval = qla2x00_mailbox_command(vha, mcp);
  720. if (rval != QLA_SUCCESS)
  721. goto failed;
  722. /* Return mailbox data. */
  723. ha->fw_major_version = mcp->mb[1];
  724. ha->fw_minor_version = mcp->mb[2];
  725. ha->fw_subminor_version = mcp->mb[3];
  726. ha->fw_attributes = mcp->mb[6];
  727. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  728. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  729. else
  730. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  731. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
  732. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  733. ha->mpi_version[1] = mcp->mb[11] >> 8;
  734. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  735. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  736. ha->phy_version[0] = mcp->mb[8] & 0xff;
  737. ha->phy_version[1] = mcp->mb[9] >> 8;
  738. ha->phy_version[2] = mcp->mb[9] & 0xff;
  739. }
  740. if (IS_FWI2_CAPABLE(ha)) {
  741. ha->fw_attributes_h = mcp->mb[15];
  742. ha->fw_attributes_ext[0] = mcp->mb[16];
  743. ha->fw_attributes_ext[1] = mcp->mb[17];
  744. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  745. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  746. __func__, mcp->mb[15], mcp->mb[6]);
  747. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  748. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  749. __func__, mcp->mb[17], mcp->mb[16]);
  750. if (ha->fw_attributes_h & 0x4)
  751. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118d,
  752. "%s: Firmware supports Extended Login 0x%x\n",
  753. __func__, ha->fw_attributes_h);
  754. if (ha->fw_attributes_h & 0x8)
  755. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1191,
  756. "%s: Firmware supports Exchange Offload 0x%x\n",
  757. __func__, ha->fw_attributes_h);
  758. }
  759. if (IS_QLA27XX(ha)) {
  760. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  761. ha->mpi_version[1] = mcp->mb[11] >> 8;
  762. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  763. ha->pep_version[0] = mcp->mb[13] & 0xff;
  764. ha->pep_version[1] = mcp->mb[14] >> 8;
  765. ha->pep_version[2] = mcp->mb[14] & 0xff;
  766. ha->fw_shared_ram_start = (mcp->mb[19] << 16) | mcp->mb[18];
  767. ha->fw_shared_ram_end = (mcp->mb[21] << 16) | mcp->mb[20];
  768. ha->fw_ddr_ram_start = (mcp->mb[23] << 16) | mcp->mb[22];
  769. ha->fw_ddr_ram_end = (mcp->mb[25] << 16) | mcp->mb[24];
  770. }
  771. failed:
  772. if (rval != QLA_SUCCESS) {
  773. /*EMPTY*/
  774. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  775. } else {
  776. /*EMPTY*/
  777. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  778. "Done %s.\n", __func__);
  779. }
  780. return rval;
  781. }
  782. /*
  783. * qla2x00_get_fw_options
  784. * Set firmware options.
  785. *
  786. * Input:
  787. * ha = adapter block pointer.
  788. * fwopt = pointer for firmware options.
  789. *
  790. * Returns:
  791. * qla2x00 local function return status code.
  792. *
  793. * Context:
  794. * Kernel context.
  795. */
  796. int
  797. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  798. {
  799. int rval;
  800. mbx_cmd_t mc;
  801. mbx_cmd_t *mcp = &mc;
  802. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  803. "Entered %s.\n", __func__);
  804. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  805. mcp->out_mb = MBX_0;
  806. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  807. mcp->tov = MBX_TOV_SECONDS;
  808. mcp->flags = 0;
  809. rval = qla2x00_mailbox_command(vha, mcp);
  810. if (rval != QLA_SUCCESS) {
  811. /*EMPTY*/
  812. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  813. } else {
  814. fwopts[0] = mcp->mb[0];
  815. fwopts[1] = mcp->mb[1];
  816. fwopts[2] = mcp->mb[2];
  817. fwopts[3] = mcp->mb[3];
  818. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  819. "Done %s.\n", __func__);
  820. }
  821. return rval;
  822. }
  823. /*
  824. * qla2x00_set_fw_options
  825. * Set firmware options.
  826. *
  827. * Input:
  828. * ha = adapter block pointer.
  829. * fwopt = pointer for firmware options.
  830. *
  831. * Returns:
  832. * qla2x00 local function return status code.
  833. *
  834. * Context:
  835. * Kernel context.
  836. */
  837. int
  838. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  839. {
  840. int rval;
  841. mbx_cmd_t mc;
  842. mbx_cmd_t *mcp = &mc;
  843. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  844. "Entered %s.\n", __func__);
  845. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  846. mcp->mb[1] = fwopts[1];
  847. mcp->mb[2] = fwopts[2];
  848. mcp->mb[3] = fwopts[3];
  849. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  850. mcp->in_mb = MBX_0;
  851. if (IS_FWI2_CAPABLE(vha->hw)) {
  852. mcp->in_mb |= MBX_1;
  853. } else {
  854. mcp->mb[10] = fwopts[10];
  855. mcp->mb[11] = fwopts[11];
  856. mcp->mb[12] = 0; /* Undocumented, but used */
  857. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  858. }
  859. mcp->tov = MBX_TOV_SECONDS;
  860. mcp->flags = 0;
  861. rval = qla2x00_mailbox_command(vha, mcp);
  862. fwopts[0] = mcp->mb[0];
  863. if (rval != QLA_SUCCESS) {
  864. /*EMPTY*/
  865. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  866. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  867. } else {
  868. /*EMPTY*/
  869. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  870. "Done %s.\n", __func__);
  871. }
  872. return rval;
  873. }
  874. /*
  875. * qla2x00_mbx_reg_test
  876. * Mailbox register wrap test.
  877. *
  878. * Input:
  879. * ha = adapter block pointer.
  880. * TARGET_QUEUE_LOCK must be released.
  881. * ADAPTER_STATE_LOCK must be released.
  882. *
  883. * Returns:
  884. * qla2x00 local function return status code.
  885. *
  886. * Context:
  887. * Kernel context.
  888. */
  889. int
  890. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  891. {
  892. int rval;
  893. mbx_cmd_t mc;
  894. mbx_cmd_t *mcp = &mc;
  895. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  896. "Entered %s.\n", __func__);
  897. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  898. mcp->mb[1] = 0xAAAA;
  899. mcp->mb[2] = 0x5555;
  900. mcp->mb[3] = 0xAA55;
  901. mcp->mb[4] = 0x55AA;
  902. mcp->mb[5] = 0xA5A5;
  903. mcp->mb[6] = 0x5A5A;
  904. mcp->mb[7] = 0x2525;
  905. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  906. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  907. mcp->tov = MBX_TOV_SECONDS;
  908. mcp->flags = 0;
  909. rval = qla2x00_mailbox_command(vha, mcp);
  910. if (rval == QLA_SUCCESS) {
  911. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  912. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  913. rval = QLA_FUNCTION_FAILED;
  914. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  915. mcp->mb[7] != 0x2525)
  916. rval = QLA_FUNCTION_FAILED;
  917. }
  918. if (rval != QLA_SUCCESS) {
  919. /*EMPTY*/
  920. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  921. } else {
  922. /*EMPTY*/
  923. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  924. "Done %s.\n", __func__);
  925. }
  926. return rval;
  927. }
  928. /*
  929. * qla2x00_verify_checksum
  930. * Verify firmware checksum.
  931. *
  932. * Input:
  933. * ha = adapter block pointer.
  934. * TARGET_QUEUE_LOCK must be released.
  935. * ADAPTER_STATE_LOCK must be released.
  936. *
  937. * Returns:
  938. * qla2x00 local function return status code.
  939. *
  940. * Context:
  941. * Kernel context.
  942. */
  943. int
  944. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  945. {
  946. int rval;
  947. mbx_cmd_t mc;
  948. mbx_cmd_t *mcp = &mc;
  949. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  950. "Entered %s.\n", __func__);
  951. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  952. mcp->out_mb = MBX_0;
  953. mcp->in_mb = MBX_0;
  954. if (IS_FWI2_CAPABLE(vha->hw)) {
  955. mcp->mb[1] = MSW(risc_addr);
  956. mcp->mb[2] = LSW(risc_addr);
  957. mcp->out_mb |= MBX_2|MBX_1;
  958. mcp->in_mb |= MBX_2|MBX_1;
  959. } else {
  960. mcp->mb[1] = LSW(risc_addr);
  961. mcp->out_mb |= MBX_1;
  962. mcp->in_mb |= MBX_1;
  963. }
  964. mcp->tov = MBX_TOV_SECONDS;
  965. mcp->flags = 0;
  966. rval = qla2x00_mailbox_command(vha, mcp);
  967. if (rval != QLA_SUCCESS) {
  968. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  969. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  970. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  971. } else {
  972. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  973. "Done %s.\n", __func__);
  974. }
  975. return rval;
  976. }
  977. /*
  978. * qla2x00_issue_iocb
  979. * Issue IOCB using mailbox command
  980. *
  981. * Input:
  982. * ha = adapter state pointer.
  983. * buffer = buffer pointer.
  984. * phys_addr = physical address of buffer.
  985. * size = size of buffer.
  986. * TARGET_QUEUE_LOCK must be released.
  987. * ADAPTER_STATE_LOCK must be released.
  988. *
  989. * Returns:
  990. * qla2x00 local function return status code.
  991. *
  992. * Context:
  993. * Kernel context.
  994. */
  995. int
  996. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  997. dma_addr_t phys_addr, size_t size, uint32_t tov)
  998. {
  999. int rval;
  1000. mbx_cmd_t mc;
  1001. mbx_cmd_t *mcp = &mc;
  1002. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  1003. "Entered %s.\n", __func__);
  1004. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  1005. mcp->mb[1] = 0;
  1006. mcp->mb[2] = MSW(phys_addr);
  1007. mcp->mb[3] = LSW(phys_addr);
  1008. mcp->mb[6] = MSW(MSD(phys_addr));
  1009. mcp->mb[7] = LSW(MSD(phys_addr));
  1010. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1011. mcp->in_mb = MBX_2|MBX_0;
  1012. mcp->tov = tov;
  1013. mcp->flags = 0;
  1014. rval = qla2x00_mailbox_command(vha, mcp);
  1015. if (rval != QLA_SUCCESS) {
  1016. /*EMPTY*/
  1017. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  1018. } else {
  1019. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  1020. /* Mask reserved bits. */
  1021. sts_entry->entry_status &=
  1022. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  1023. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  1024. "Done %s.\n", __func__);
  1025. }
  1026. return rval;
  1027. }
  1028. int
  1029. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  1030. size_t size)
  1031. {
  1032. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  1033. MBX_TOV_SECONDS);
  1034. }
  1035. /*
  1036. * qla2x00_abort_command
  1037. * Abort command aborts a specified IOCB.
  1038. *
  1039. * Input:
  1040. * ha = adapter block pointer.
  1041. * sp = SB structure pointer.
  1042. *
  1043. * Returns:
  1044. * qla2x00 local function return status code.
  1045. *
  1046. * Context:
  1047. * Kernel context.
  1048. */
  1049. int
  1050. qla2x00_abort_command(srb_t *sp)
  1051. {
  1052. unsigned long flags = 0;
  1053. int rval;
  1054. uint32_t handle = 0;
  1055. mbx_cmd_t mc;
  1056. mbx_cmd_t *mcp = &mc;
  1057. fc_port_t *fcport = sp->fcport;
  1058. scsi_qla_host_t *vha = fcport->vha;
  1059. struct qla_hw_data *ha = vha->hw;
  1060. struct req_que *req = vha->req;
  1061. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  1062. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  1063. "Entered %s.\n", __func__);
  1064. spin_lock_irqsave(&ha->hardware_lock, flags);
  1065. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  1066. if (req->outstanding_cmds[handle] == sp)
  1067. break;
  1068. }
  1069. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1070. if (handle == req->num_outstanding_cmds) {
  1071. /* command not found */
  1072. return QLA_FUNCTION_FAILED;
  1073. }
  1074. mcp->mb[0] = MBC_ABORT_COMMAND;
  1075. if (HAS_EXTENDED_IDS(ha))
  1076. mcp->mb[1] = fcport->loop_id;
  1077. else
  1078. mcp->mb[1] = fcport->loop_id << 8;
  1079. mcp->mb[2] = (uint16_t)handle;
  1080. mcp->mb[3] = (uint16_t)(handle >> 16);
  1081. mcp->mb[6] = (uint16_t)cmd->device->lun;
  1082. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1083. mcp->in_mb = MBX_0;
  1084. mcp->tov = MBX_TOV_SECONDS;
  1085. mcp->flags = 0;
  1086. rval = qla2x00_mailbox_command(vha, mcp);
  1087. if (rval != QLA_SUCCESS) {
  1088. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  1089. } else {
  1090. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  1091. "Done %s.\n", __func__);
  1092. }
  1093. return rval;
  1094. }
  1095. int
  1096. qla2x00_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  1097. {
  1098. int rval, rval2;
  1099. mbx_cmd_t mc;
  1100. mbx_cmd_t *mcp = &mc;
  1101. scsi_qla_host_t *vha;
  1102. struct req_que *req;
  1103. struct rsp_que *rsp;
  1104. l = l;
  1105. vha = fcport->vha;
  1106. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  1107. "Entered %s.\n", __func__);
  1108. req = vha->hw->req_q_map[0];
  1109. rsp = req->rsp;
  1110. mcp->mb[0] = MBC_ABORT_TARGET;
  1111. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  1112. if (HAS_EXTENDED_IDS(vha->hw)) {
  1113. mcp->mb[1] = fcport->loop_id;
  1114. mcp->mb[10] = 0;
  1115. mcp->out_mb |= MBX_10;
  1116. } else {
  1117. mcp->mb[1] = fcport->loop_id << 8;
  1118. }
  1119. mcp->mb[2] = vha->hw->loop_reset_delay;
  1120. mcp->mb[9] = vha->vp_idx;
  1121. mcp->in_mb = MBX_0;
  1122. mcp->tov = MBX_TOV_SECONDS;
  1123. mcp->flags = 0;
  1124. rval = qla2x00_mailbox_command(vha, mcp);
  1125. if (rval != QLA_SUCCESS) {
  1126. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  1127. "Failed=%x.\n", rval);
  1128. }
  1129. /* Issue marker IOCB. */
  1130. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  1131. MK_SYNC_ID);
  1132. if (rval2 != QLA_SUCCESS) {
  1133. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  1134. "Failed to issue marker IOCB (%x).\n", rval2);
  1135. } else {
  1136. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  1137. "Done %s.\n", __func__);
  1138. }
  1139. return rval;
  1140. }
  1141. int
  1142. qla2x00_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  1143. {
  1144. int rval, rval2;
  1145. mbx_cmd_t mc;
  1146. mbx_cmd_t *mcp = &mc;
  1147. scsi_qla_host_t *vha;
  1148. struct req_que *req;
  1149. struct rsp_que *rsp;
  1150. vha = fcport->vha;
  1151. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  1152. "Entered %s.\n", __func__);
  1153. req = vha->hw->req_q_map[0];
  1154. rsp = req->rsp;
  1155. mcp->mb[0] = MBC_LUN_RESET;
  1156. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  1157. if (HAS_EXTENDED_IDS(vha->hw))
  1158. mcp->mb[1] = fcport->loop_id;
  1159. else
  1160. mcp->mb[1] = fcport->loop_id << 8;
  1161. mcp->mb[2] = (u32)l;
  1162. mcp->mb[3] = 0;
  1163. mcp->mb[9] = vha->vp_idx;
  1164. mcp->in_mb = MBX_0;
  1165. mcp->tov = MBX_TOV_SECONDS;
  1166. mcp->flags = 0;
  1167. rval = qla2x00_mailbox_command(vha, mcp);
  1168. if (rval != QLA_SUCCESS) {
  1169. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  1170. }
  1171. /* Issue marker IOCB. */
  1172. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  1173. MK_SYNC_ID_LUN);
  1174. if (rval2 != QLA_SUCCESS) {
  1175. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  1176. "Failed to issue marker IOCB (%x).\n", rval2);
  1177. } else {
  1178. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  1179. "Done %s.\n", __func__);
  1180. }
  1181. return rval;
  1182. }
  1183. /*
  1184. * qla2x00_get_adapter_id
  1185. * Get adapter ID and topology.
  1186. *
  1187. * Input:
  1188. * ha = adapter block pointer.
  1189. * id = pointer for loop ID.
  1190. * al_pa = pointer for AL_PA.
  1191. * area = pointer for area.
  1192. * domain = pointer for domain.
  1193. * top = pointer for topology.
  1194. * TARGET_QUEUE_LOCK must be released.
  1195. * ADAPTER_STATE_LOCK must be released.
  1196. *
  1197. * Returns:
  1198. * qla2x00 local function return status code.
  1199. *
  1200. * Context:
  1201. * Kernel context.
  1202. */
  1203. int
  1204. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  1205. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  1206. {
  1207. int rval;
  1208. mbx_cmd_t mc;
  1209. mbx_cmd_t *mcp = &mc;
  1210. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  1211. "Entered %s.\n", __func__);
  1212. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  1213. mcp->mb[9] = vha->vp_idx;
  1214. mcp->out_mb = MBX_9|MBX_0;
  1215. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1216. if (IS_CNA_CAPABLE(vha->hw))
  1217. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  1218. if (IS_FWI2_CAPABLE(vha->hw))
  1219. mcp->in_mb |= MBX_19|MBX_18|MBX_17|MBX_16;
  1220. if (IS_QLA27XX(vha->hw))
  1221. mcp->in_mb |= MBX_15;
  1222. mcp->tov = MBX_TOV_SECONDS;
  1223. mcp->flags = 0;
  1224. rval = qla2x00_mailbox_command(vha, mcp);
  1225. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  1226. rval = QLA_COMMAND_ERROR;
  1227. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  1228. rval = QLA_INVALID_COMMAND;
  1229. /* Return data. */
  1230. *id = mcp->mb[1];
  1231. *al_pa = LSB(mcp->mb[2]);
  1232. *area = MSB(mcp->mb[2]);
  1233. *domain = LSB(mcp->mb[3]);
  1234. *top = mcp->mb[6];
  1235. *sw_cap = mcp->mb[7];
  1236. if (rval != QLA_SUCCESS) {
  1237. /*EMPTY*/
  1238. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  1239. } else {
  1240. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  1241. "Done %s.\n", __func__);
  1242. if (IS_CNA_CAPABLE(vha->hw)) {
  1243. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  1244. vha->fcoe_fcf_idx = mcp->mb[10];
  1245. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  1246. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  1247. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  1248. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  1249. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  1250. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  1251. }
  1252. /* If FA-WWN supported */
  1253. if (IS_FAWWN_CAPABLE(vha->hw)) {
  1254. if (mcp->mb[7] & BIT_14) {
  1255. vha->port_name[0] = MSB(mcp->mb[16]);
  1256. vha->port_name[1] = LSB(mcp->mb[16]);
  1257. vha->port_name[2] = MSB(mcp->mb[17]);
  1258. vha->port_name[3] = LSB(mcp->mb[17]);
  1259. vha->port_name[4] = MSB(mcp->mb[18]);
  1260. vha->port_name[5] = LSB(mcp->mb[18]);
  1261. vha->port_name[6] = MSB(mcp->mb[19]);
  1262. vha->port_name[7] = LSB(mcp->mb[19]);
  1263. fc_host_port_name(vha->host) =
  1264. wwn_to_u64(vha->port_name);
  1265. ql_dbg(ql_dbg_mbx, vha, 0x10ca,
  1266. "FA-WWN acquired %016llx\n",
  1267. wwn_to_u64(vha->port_name));
  1268. }
  1269. }
  1270. if (IS_QLA27XX(vha->hw))
  1271. vha->bbcr = mcp->mb[15];
  1272. }
  1273. return rval;
  1274. }
  1275. /*
  1276. * qla2x00_get_retry_cnt
  1277. * Get current firmware login retry count and delay.
  1278. *
  1279. * Input:
  1280. * ha = adapter block pointer.
  1281. * retry_cnt = pointer to login retry count.
  1282. * tov = pointer to login timeout value.
  1283. *
  1284. * Returns:
  1285. * qla2x00 local function return status code.
  1286. *
  1287. * Context:
  1288. * Kernel context.
  1289. */
  1290. int
  1291. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1292. uint16_t *r_a_tov)
  1293. {
  1294. int rval;
  1295. uint16_t ratov;
  1296. mbx_cmd_t mc;
  1297. mbx_cmd_t *mcp = &mc;
  1298. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1299. "Entered %s.\n", __func__);
  1300. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1301. mcp->out_mb = MBX_0;
  1302. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1303. mcp->tov = MBX_TOV_SECONDS;
  1304. mcp->flags = 0;
  1305. rval = qla2x00_mailbox_command(vha, mcp);
  1306. if (rval != QLA_SUCCESS) {
  1307. /*EMPTY*/
  1308. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1309. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1310. } else {
  1311. /* Convert returned data and check our values. */
  1312. *r_a_tov = mcp->mb[3] / 2;
  1313. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1314. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1315. /* Update to the larger values */
  1316. *retry_cnt = (uint8_t)mcp->mb[1];
  1317. *tov = ratov;
  1318. }
  1319. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1320. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1321. }
  1322. return rval;
  1323. }
  1324. /*
  1325. * qla2x00_init_firmware
  1326. * Initialize adapter firmware.
  1327. *
  1328. * Input:
  1329. * ha = adapter block pointer.
  1330. * dptr = Initialization control block pointer.
  1331. * size = size of initialization control block.
  1332. * TARGET_QUEUE_LOCK must be released.
  1333. * ADAPTER_STATE_LOCK must be released.
  1334. *
  1335. * Returns:
  1336. * qla2x00 local function return status code.
  1337. *
  1338. * Context:
  1339. * Kernel context.
  1340. */
  1341. int
  1342. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1343. {
  1344. int rval;
  1345. mbx_cmd_t mc;
  1346. mbx_cmd_t *mcp = &mc;
  1347. struct qla_hw_data *ha = vha->hw;
  1348. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1349. "Entered %s.\n", __func__);
  1350. if (IS_P3P_TYPE(ha) && ql2xdbwr)
  1351. qla82xx_wr_32(ha, (uintptr_t __force)ha->nxdb_wr_ptr,
  1352. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1353. if (ha->flags.npiv_supported)
  1354. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1355. else
  1356. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1357. mcp->mb[1] = 0;
  1358. mcp->mb[2] = MSW(ha->init_cb_dma);
  1359. mcp->mb[3] = LSW(ha->init_cb_dma);
  1360. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1361. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1362. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1363. if (ha->ex_init_cb && ha->ex_init_cb->ex_version) {
  1364. mcp->mb[1] = BIT_0;
  1365. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1366. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1367. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1368. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1369. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1370. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1371. }
  1372. /* 1 and 2 should normally be captured. */
  1373. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1374. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  1375. /* mb3 is additional info about the installed SFP. */
  1376. mcp->in_mb |= MBX_3;
  1377. mcp->buf_size = size;
  1378. mcp->flags = MBX_DMA_OUT;
  1379. mcp->tov = MBX_TOV_SECONDS;
  1380. rval = qla2x00_mailbox_command(vha, mcp);
  1381. if (rval != QLA_SUCCESS) {
  1382. /*EMPTY*/
  1383. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1384. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1385. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1386. } else {
  1387. /*EMPTY*/
  1388. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1389. "Done %s.\n", __func__);
  1390. }
  1391. return rval;
  1392. }
  1393. /*
  1394. * qla2x00_get_node_name_list
  1395. * Issue get node name list mailbox command, kmalloc()
  1396. * and return the resulting list. Caller must kfree() it!
  1397. *
  1398. * Input:
  1399. * ha = adapter state pointer.
  1400. * out_data = resulting list
  1401. * out_len = length of the resulting list
  1402. *
  1403. * Returns:
  1404. * qla2x00 local function return status code.
  1405. *
  1406. * Context:
  1407. * Kernel context.
  1408. */
  1409. int
  1410. qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
  1411. {
  1412. struct qla_hw_data *ha = vha->hw;
  1413. struct qla_port_24xx_data *list = NULL;
  1414. void *pmap;
  1415. mbx_cmd_t mc;
  1416. dma_addr_t pmap_dma;
  1417. ulong dma_size;
  1418. int rval, left;
  1419. left = 1;
  1420. while (left > 0) {
  1421. dma_size = left * sizeof(*list);
  1422. pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
  1423. &pmap_dma, GFP_KERNEL);
  1424. if (!pmap) {
  1425. ql_log(ql_log_warn, vha, 0x113f,
  1426. "%s(%ld): DMA Alloc failed of %ld\n",
  1427. __func__, vha->host_no, dma_size);
  1428. rval = QLA_MEMORY_ALLOC_FAILED;
  1429. goto out;
  1430. }
  1431. mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
  1432. mc.mb[1] = BIT_1 | BIT_3;
  1433. mc.mb[2] = MSW(pmap_dma);
  1434. mc.mb[3] = LSW(pmap_dma);
  1435. mc.mb[6] = MSW(MSD(pmap_dma));
  1436. mc.mb[7] = LSW(MSD(pmap_dma));
  1437. mc.mb[8] = dma_size;
  1438. mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
  1439. mc.in_mb = MBX_0|MBX_1;
  1440. mc.tov = 30;
  1441. mc.flags = MBX_DMA_IN;
  1442. rval = qla2x00_mailbox_command(vha, &mc);
  1443. if (rval != QLA_SUCCESS) {
  1444. if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
  1445. (mc.mb[1] == 0xA)) {
  1446. left += le16_to_cpu(mc.mb[2]) /
  1447. sizeof(struct qla_port_24xx_data);
  1448. goto restart;
  1449. }
  1450. goto out_free;
  1451. }
  1452. left = 0;
  1453. list = kmemdup(pmap, dma_size, GFP_KERNEL);
  1454. if (!list) {
  1455. ql_log(ql_log_warn, vha, 0x1140,
  1456. "%s(%ld): failed to allocate node names list "
  1457. "structure.\n", __func__, vha->host_no);
  1458. rval = QLA_MEMORY_ALLOC_FAILED;
  1459. goto out_free;
  1460. }
  1461. restart:
  1462. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1463. }
  1464. *out_data = list;
  1465. *out_len = dma_size;
  1466. out:
  1467. return rval;
  1468. out_free:
  1469. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1470. return rval;
  1471. }
  1472. /*
  1473. * qla2x00_get_port_database
  1474. * Issue normal/enhanced get port database mailbox command
  1475. * and copy device name as necessary.
  1476. *
  1477. * Input:
  1478. * ha = adapter state pointer.
  1479. * dev = structure pointer.
  1480. * opt = enhanced cmd option byte.
  1481. *
  1482. * Returns:
  1483. * qla2x00 local function return status code.
  1484. *
  1485. * Context:
  1486. * Kernel context.
  1487. */
  1488. int
  1489. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1490. {
  1491. int rval;
  1492. mbx_cmd_t mc;
  1493. mbx_cmd_t *mcp = &mc;
  1494. port_database_t *pd;
  1495. struct port_database_24xx *pd24;
  1496. dma_addr_t pd_dma;
  1497. struct qla_hw_data *ha = vha->hw;
  1498. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1499. "Entered %s.\n", __func__);
  1500. pd24 = NULL;
  1501. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1502. if (pd == NULL) {
  1503. ql_log(ql_log_warn, vha, 0x1050,
  1504. "Failed to allocate port database structure.\n");
  1505. return QLA_MEMORY_ALLOC_FAILED;
  1506. }
  1507. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1508. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1509. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1510. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1511. mcp->mb[2] = MSW(pd_dma);
  1512. mcp->mb[3] = LSW(pd_dma);
  1513. mcp->mb[6] = MSW(MSD(pd_dma));
  1514. mcp->mb[7] = LSW(MSD(pd_dma));
  1515. mcp->mb[9] = vha->vp_idx;
  1516. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1517. mcp->in_mb = MBX_0;
  1518. if (IS_FWI2_CAPABLE(ha)) {
  1519. mcp->mb[1] = fcport->loop_id;
  1520. mcp->mb[10] = opt;
  1521. mcp->out_mb |= MBX_10|MBX_1;
  1522. mcp->in_mb |= MBX_1;
  1523. } else if (HAS_EXTENDED_IDS(ha)) {
  1524. mcp->mb[1] = fcport->loop_id;
  1525. mcp->mb[10] = opt;
  1526. mcp->out_mb |= MBX_10|MBX_1;
  1527. } else {
  1528. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1529. mcp->out_mb |= MBX_1;
  1530. }
  1531. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1532. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1533. mcp->flags = MBX_DMA_IN;
  1534. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1535. rval = qla2x00_mailbox_command(vha, mcp);
  1536. if (rval != QLA_SUCCESS)
  1537. goto gpd_error_out;
  1538. if (IS_FWI2_CAPABLE(ha)) {
  1539. uint64_t zero = 0;
  1540. pd24 = (struct port_database_24xx *) pd;
  1541. /* Check for logged in state. */
  1542. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1543. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1544. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1545. "Unable to verify login-state (%x/%x) for "
  1546. "loop_id %x.\n", pd24->current_login_state,
  1547. pd24->last_login_state, fcport->loop_id);
  1548. rval = QLA_FUNCTION_FAILED;
  1549. goto gpd_error_out;
  1550. }
  1551. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1552. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1553. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1554. /* We lost the device mid way. */
  1555. rval = QLA_NOT_LOGGED_IN;
  1556. goto gpd_error_out;
  1557. }
  1558. /* Names are little-endian. */
  1559. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1560. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1561. /* Get port_id of device. */
  1562. fcport->d_id.b.domain = pd24->port_id[0];
  1563. fcport->d_id.b.area = pd24->port_id[1];
  1564. fcport->d_id.b.al_pa = pd24->port_id[2];
  1565. fcport->d_id.b.rsvd_1 = 0;
  1566. /* If not target must be initiator or unknown type. */
  1567. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1568. fcport->port_type = FCT_INITIATOR;
  1569. else
  1570. fcport->port_type = FCT_TARGET;
  1571. /* Passback COS information. */
  1572. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1573. FC_COS_CLASS2 : FC_COS_CLASS3;
  1574. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1575. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1576. } else {
  1577. uint64_t zero = 0;
  1578. /* Check for logged in state. */
  1579. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1580. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1581. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1582. "Unable to verify login-state (%x/%x) - "
  1583. "portid=%02x%02x%02x.\n", pd->master_state,
  1584. pd->slave_state, fcport->d_id.b.domain,
  1585. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1586. rval = QLA_FUNCTION_FAILED;
  1587. goto gpd_error_out;
  1588. }
  1589. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1590. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1591. memcmp(fcport->port_name, pd->port_name, 8))) {
  1592. /* We lost the device mid way. */
  1593. rval = QLA_NOT_LOGGED_IN;
  1594. goto gpd_error_out;
  1595. }
  1596. /* Names are little-endian. */
  1597. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1598. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1599. /* Get port_id of device. */
  1600. fcport->d_id.b.domain = pd->port_id[0];
  1601. fcport->d_id.b.area = pd->port_id[3];
  1602. fcport->d_id.b.al_pa = pd->port_id[2];
  1603. fcport->d_id.b.rsvd_1 = 0;
  1604. /* If not target must be initiator or unknown type. */
  1605. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1606. fcport->port_type = FCT_INITIATOR;
  1607. else
  1608. fcport->port_type = FCT_TARGET;
  1609. /* Passback COS information. */
  1610. fcport->supported_classes = (pd->options & BIT_4) ?
  1611. FC_COS_CLASS2: FC_COS_CLASS3;
  1612. }
  1613. gpd_error_out:
  1614. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1615. if (rval != QLA_SUCCESS) {
  1616. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1617. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1618. mcp->mb[0], mcp->mb[1]);
  1619. } else {
  1620. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1621. "Done %s.\n", __func__);
  1622. }
  1623. return rval;
  1624. }
  1625. /*
  1626. * qla2x00_get_firmware_state
  1627. * Get adapter firmware state.
  1628. *
  1629. * Input:
  1630. * ha = adapter block pointer.
  1631. * dptr = pointer for firmware state.
  1632. * TARGET_QUEUE_LOCK must be released.
  1633. * ADAPTER_STATE_LOCK must be released.
  1634. *
  1635. * Returns:
  1636. * qla2x00 local function return status code.
  1637. *
  1638. * Context:
  1639. * Kernel context.
  1640. */
  1641. int
  1642. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1643. {
  1644. int rval;
  1645. mbx_cmd_t mc;
  1646. mbx_cmd_t *mcp = &mc;
  1647. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1648. "Entered %s.\n", __func__);
  1649. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1650. mcp->out_mb = MBX_0;
  1651. if (IS_FWI2_CAPABLE(vha->hw))
  1652. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1653. else
  1654. mcp->in_mb = MBX_1|MBX_0;
  1655. mcp->tov = MBX_TOV_SECONDS;
  1656. mcp->flags = 0;
  1657. rval = qla2x00_mailbox_command(vha, mcp);
  1658. /* Return firmware states. */
  1659. states[0] = mcp->mb[1];
  1660. if (IS_FWI2_CAPABLE(vha->hw)) {
  1661. states[1] = mcp->mb[2];
  1662. states[2] = mcp->mb[3]; /* SFP info */
  1663. states[3] = mcp->mb[4];
  1664. states[4] = mcp->mb[5];
  1665. states[5] = mcp->mb[6]; /* DPORT status */
  1666. }
  1667. if (rval != QLA_SUCCESS) {
  1668. /*EMPTY*/
  1669. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1670. } else {
  1671. /*EMPTY*/
  1672. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1673. "Done %s.\n", __func__);
  1674. }
  1675. return rval;
  1676. }
  1677. /*
  1678. * qla2x00_get_port_name
  1679. * Issue get port name mailbox command.
  1680. * Returned name is in big endian format.
  1681. *
  1682. * Input:
  1683. * ha = adapter block pointer.
  1684. * loop_id = loop ID of device.
  1685. * name = pointer for name.
  1686. * TARGET_QUEUE_LOCK must be released.
  1687. * ADAPTER_STATE_LOCK must be released.
  1688. *
  1689. * Returns:
  1690. * qla2x00 local function return status code.
  1691. *
  1692. * Context:
  1693. * Kernel context.
  1694. */
  1695. int
  1696. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1697. uint8_t opt)
  1698. {
  1699. int rval;
  1700. mbx_cmd_t mc;
  1701. mbx_cmd_t *mcp = &mc;
  1702. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  1703. "Entered %s.\n", __func__);
  1704. mcp->mb[0] = MBC_GET_PORT_NAME;
  1705. mcp->mb[9] = vha->vp_idx;
  1706. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1707. if (HAS_EXTENDED_IDS(vha->hw)) {
  1708. mcp->mb[1] = loop_id;
  1709. mcp->mb[10] = opt;
  1710. mcp->out_mb |= MBX_10;
  1711. } else {
  1712. mcp->mb[1] = loop_id << 8 | opt;
  1713. }
  1714. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1715. mcp->tov = MBX_TOV_SECONDS;
  1716. mcp->flags = 0;
  1717. rval = qla2x00_mailbox_command(vha, mcp);
  1718. if (rval != QLA_SUCCESS) {
  1719. /*EMPTY*/
  1720. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1721. } else {
  1722. if (name != NULL) {
  1723. /* This function returns name in big endian. */
  1724. name[0] = MSB(mcp->mb[2]);
  1725. name[1] = LSB(mcp->mb[2]);
  1726. name[2] = MSB(mcp->mb[3]);
  1727. name[3] = LSB(mcp->mb[3]);
  1728. name[4] = MSB(mcp->mb[6]);
  1729. name[5] = LSB(mcp->mb[6]);
  1730. name[6] = MSB(mcp->mb[7]);
  1731. name[7] = LSB(mcp->mb[7]);
  1732. }
  1733. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  1734. "Done %s.\n", __func__);
  1735. }
  1736. return rval;
  1737. }
  1738. /*
  1739. * qla24xx_link_initialization
  1740. * Issue link initialization mailbox command.
  1741. *
  1742. * Input:
  1743. * ha = adapter block pointer.
  1744. * TARGET_QUEUE_LOCK must be released.
  1745. * ADAPTER_STATE_LOCK must be released.
  1746. *
  1747. * Returns:
  1748. * qla2x00 local function return status code.
  1749. *
  1750. * Context:
  1751. * Kernel context.
  1752. */
  1753. int
  1754. qla24xx_link_initialize(scsi_qla_host_t *vha)
  1755. {
  1756. int rval;
  1757. mbx_cmd_t mc;
  1758. mbx_cmd_t *mcp = &mc;
  1759. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
  1760. "Entered %s.\n", __func__);
  1761. if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
  1762. return QLA_FUNCTION_FAILED;
  1763. mcp->mb[0] = MBC_LINK_INITIALIZATION;
  1764. mcp->mb[1] = BIT_4;
  1765. if (vha->hw->operating_mode == LOOP)
  1766. mcp->mb[1] |= BIT_6;
  1767. else
  1768. mcp->mb[1] |= BIT_5;
  1769. mcp->mb[2] = 0;
  1770. mcp->mb[3] = 0;
  1771. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1772. mcp->in_mb = MBX_0;
  1773. mcp->tov = MBX_TOV_SECONDS;
  1774. mcp->flags = 0;
  1775. rval = qla2x00_mailbox_command(vha, mcp);
  1776. if (rval != QLA_SUCCESS) {
  1777. ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
  1778. } else {
  1779. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
  1780. "Done %s.\n", __func__);
  1781. }
  1782. return rval;
  1783. }
  1784. /*
  1785. * qla2x00_lip_reset
  1786. * Issue LIP reset mailbox command.
  1787. *
  1788. * Input:
  1789. * ha = adapter block pointer.
  1790. * TARGET_QUEUE_LOCK must be released.
  1791. * ADAPTER_STATE_LOCK must be released.
  1792. *
  1793. * Returns:
  1794. * qla2x00 local function return status code.
  1795. *
  1796. * Context:
  1797. * Kernel context.
  1798. */
  1799. int
  1800. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1801. {
  1802. int rval;
  1803. mbx_cmd_t mc;
  1804. mbx_cmd_t *mcp = &mc;
  1805. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
  1806. "Entered %s.\n", __func__);
  1807. if (IS_CNA_CAPABLE(vha->hw)) {
  1808. /* Logout across all FCFs. */
  1809. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1810. mcp->mb[1] = BIT_1;
  1811. mcp->mb[2] = 0;
  1812. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1813. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1814. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1815. mcp->mb[1] = BIT_6;
  1816. mcp->mb[2] = 0;
  1817. mcp->mb[3] = vha->hw->loop_reset_delay;
  1818. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1819. } else {
  1820. mcp->mb[0] = MBC_LIP_RESET;
  1821. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1822. if (HAS_EXTENDED_IDS(vha->hw)) {
  1823. mcp->mb[1] = 0x00ff;
  1824. mcp->mb[10] = 0;
  1825. mcp->out_mb |= MBX_10;
  1826. } else {
  1827. mcp->mb[1] = 0xff00;
  1828. }
  1829. mcp->mb[2] = vha->hw->loop_reset_delay;
  1830. mcp->mb[3] = 0;
  1831. }
  1832. mcp->in_mb = MBX_0;
  1833. mcp->tov = MBX_TOV_SECONDS;
  1834. mcp->flags = 0;
  1835. rval = qla2x00_mailbox_command(vha, mcp);
  1836. if (rval != QLA_SUCCESS) {
  1837. /*EMPTY*/
  1838. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1839. } else {
  1840. /*EMPTY*/
  1841. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  1842. "Done %s.\n", __func__);
  1843. }
  1844. return rval;
  1845. }
  1846. /*
  1847. * qla2x00_send_sns
  1848. * Send SNS command.
  1849. *
  1850. * Input:
  1851. * ha = adapter block pointer.
  1852. * sns = pointer for command.
  1853. * cmd_size = command size.
  1854. * buf_size = response/command size.
  1855. * TARGET_QUEUE_LOCK must be released.
  1856. * ADAPTER_STATE_LOCK must be released.
  1857. *
  1858. * Returns:
  1859. * qla2x00 local function return status code.
  1860. *
  1861. * Context:
  1862. * Kernel context.
  1863. */
  1864. int
  1865. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1866. uint16_t cmd_size, size_t buf_size)
  1867. {
  1868. int rval;
  1869. mbx_cmd_t mc;
  1870. mbx_cmd_t *mcp = &mc;
  1871. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  1872. "Entered %s.\n", __func__);
  1873. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  1874. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1875. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1876. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1877. mcp->mb[1] = cmd_size;
  1878. mcp->mb[2] = MSW(sns_phys_address);
  1879. mcp->mb[3] = LSW(sns_phys_address);
  1880. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1881. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1882. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1883. mcp->in_mb = MBX_0|MBX_1;
  1884. mcp->buf_size = buf_size;
  1885. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1886. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1887. rval = qla2x00_mailbox_command(vha, mcp);
  1888. if (rval != QLA_SUCCESS) {
  1889. /*EMPTY*/
  1890. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1891. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1892. rval, mcp->mb[0], mcp->mb[1]);
  1893. } else {
  1894. /*EMPTY*/
  1895. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  1896. "Done %s.\n", __func__);
  1897. }
  1898. return rval;
  1899. }
  1900. int
  1901. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1902. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1903. {
  1904. int rval;
  1905. struct logio_entry_24xx *lg;
  1906. dma_addr_t lg_dma;
  1907. uint32_t iop[2];
  1908. struct qla_hw_data *ha = vha->hw;
  1909. struct req_que *req;
  1910. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  1911. "Entered %s.\n", __func__);
  1912. if (ha->flags.cpu_affinity_enabled)
  1913. req = ha->req_q_map[0];
  1914. else
  1915. req = vha->req;
  1916. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1917. if (lg == NULL) {
  1918. ql_log(ql_log_warn, vha, 0x1062,
  1919. "Failed to allocate login IOCB.\n");
  1920. return QLA_MEMORY_ALLOC_FAILED;
  1921. }
  1922. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1923. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1924. lg->entry_count = 1;
  1925. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1926. lg->nport_handle = cpu_to_le16(loop_id);
  1927. lg->control_flags = cpu_to_le16(LCF_COMMAND_PLOGI);
  1928. if (opt & BIT_0)
  1929. lg->control_flags |= cpu_to_le16(LCF_COND_PLOGI);
  1930. if (opt & BIT_1)
  1931. lg->control_flags |= cpu_to_le16(LCF_SKIP_PRLI);
  1932. lg->port_id[0] = al_pa;
  1933. lg->port_id[1] = area;
  1934. lg->port_id[2] = domain;
  1935. lg->vp_index = vha->vp_idx;
  1936. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1937. (ha->r_a_tov / 10 * 2) + 2);
  1938. if (rval != QLA_SUCCESS) {
  1939. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1940. "Failed to issue login IOCB (%x).\n", rval);
  1941. } else if (lg->entry_status != 0) {
  1942. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1943. "Failed to complete IOCB -- error status (%x).\n",
  1944. lg->entry_status);
  1945. rval = QLA_FUNCTION_FAILED;
  1946. } else if (lg->comp_status != cpu_to_le16(CS_COMPLETE)) {
  1947. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1948. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1949. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1950. "Failed to complete IOCB -- completion status (%x) "
  1951. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1952. iop[0], iop[1]);
  1953. switch (iop[0]) {
  1954. case LSC_SCODE_PORTID_USED:
  1955. mb[0] = MBS_PORT_ID_USED;
  1956. mb[1] = LSW(iop[1]);
  1957. break;
  1958. case LSC_SCODE_NPORT_USED:
  1959. mb[0] = MBS_LOOP_ID_USED;
  1960. break;
  1961. case LSC_SCODE_NOLINK:
  1962. case LSC_SCODE_NOIOCB:
  1963. case LSC_SCODE_NOXCB:
  1964. case LSC_SCODE_CMD_FAILED:
  1965. case LSC_SCODE_NOFABRIC:
  1966. case LSC_SCODE_FW_NOT_READY:
  1967. case LSC_SCODE_NOT_LOGGED_IN:
  1968. case LSC_SCODE_NOPCB:
  1969. case LSC_SCODE_ELS_REJECT:
  1970. case LSC_SCODE_CMD_PARAM_ERR:
  1971. case LSC_SCODE_NONPORT:
  1972. case LSC_SCODE_LOGGED_IN:
  1973. case LSC_SCODE_NOFLOGI_ACC:
  1974. default:
  1975. mb[0] = MBS_COMMAND_ERROR;
  1976. break;
  1977. }
  1978. } else {
  1979. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  1980. "Done %s.\n", __func__);
  1981. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1982. mb[0] = MBS_COMMAND_COMPLETE;
  1983. mb[1] = 0;
  1984. if (iop[0] & BIT_4) {
  1985. if (iop[0] & BIT_8)
  1986. mb[1] |= BIT_1;
  1987. } else
  1988. mb[1] = BIT_0;
  1989. /* Passback COS information. */
  1990. mb[10] = 0;
  1991. if (lg->io_parameter[7] || lg->io_parameter[8])
  1992. mb[10] |= BIT_0; /* Class 2. */
  1993. if (lg->io_parameter[9] || lg->io_parameter[10])
  1994. mb[10] |= BIT_1; /* Class 3. */
  1995. if (lg->io_parameter[0] & cpu_to_le32(BIT_7))
  1996. mb[10] |= BIT_7; /* Confirmed Completion
  1997. * Allowed
  1998. */
  1999. }
  2000. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  2001. return rval;
  2002. }
  2003. /*
  2004. * qla2x00_login_fabric
  2005. * Issue login fabric port mailbox command.
  2006. *
  2007. * Input:
  2008. * ha = adapter block pointer.
  2009. * loop_id = device loop ID.
  2010. * domain = device domain.
  2011. * area = device area.
  2012. * al_pa = device AL_PA.
  2013. * status = pointer for return status.
  2014. * opt = command options.
  2015. * TARGET_QUEUE_LOCK must be released.
  2016. * ADAPTER_STATE_LOCK must be released.
  2017. *
  2018. * Returns:
  2019. * qla2x00 local function return status code.
  2020. *
  2021. * Context:
  2022. * Kernel context.
  2023. */
  2024. int
  2025. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2026. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  2027. {
  2028. int rval;
  2029. mbx_cmd_t mc;
  2030. mbx_cmd_t *mcp = &mc;
  2031. struct qla_hw_data *ha = vha->hw;
  2032. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  2033. "Entered %s.\n", __func__);
  2034. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  2035. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2036. if (HAS_EXTENDED_IDS(ha)) {
  2037. mcp->mb[1] = loop_id;
  2038. mcp->mb[10] = opt;
  2039. mcp->out_mb |= MBX_10;
  2040. } else {
  2041. mcp->mb[1] = (loop_id << 8) | opt;
  2042. }
  2043. mcp->mb[2] = domain;
  2044. mcp->mb[3] = area << 8 | al_pa;
  2045. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  2046. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2047. mcp->flags = 0;
  2048. rval = qla2x00_mailbox_command(vha, mcp);
  2049. /* Return mailbox statuses. */
  2050. if (mb != NULL) {
  2051. mb[0] = mcp->mb[0];
  2052. mb[1] = mcp->mb[1];
  2053. mb[2] = mcp->mb[2];
  2054. mb[6] = mcp->mb[6];
  2055. mb[7] = mcp->mb[7];
  2056. /* COS retrieved from Get-Port-Database mailbox command. */
  2057. mb[10] = 0;
  2058. }
  2059. if (rval != QLA_SUCCESS) {
  2060. /* RLU tmp code: need to change main mailbox_command function to
  2061. * return ok even when the mailbox completion value is not
  2062. * SUCCESS. The caller needs to be responsible to interpret
  2063. * the return values of this mailbox command if we're not
  2064. * to change too much of the existing code.
  2065. */
  2066. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  2067. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  2068. mcp->mb[0] == 0x4006)
  2069. rval = QLA_SUCCESS;
  2070. /*EMPTY*/
  2071. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  2072. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  2073. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  2074. } else {
  2075. /*EMPTY*/
  2076. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  2077. "Done %s.\n", __func__);
  2078. }
  2079. return rval;
  2080. }
  2081. /*
  2082. * qla2x00_login_local_device
  2083. * Issue login loop port mailbox command.
  2084. *
  2085. * Input:
  2086. * ha = adapter block pointer.
  2087. * loop_id = device loop ID.
  2088. * opt = command options.
  2089. *
  2090. * Returns:
  2091. * Return status code.
  2092. *
  2093. * Context:
  2094. * Kernel context.
  2095. *
  2096. */
  2097. int
  2098. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  2099. uint16_t *mb_ret, uint8_t opt)
  2100. {
  2101. int rval;
  2102. mbx_cmd_t mc;
  2103. mbx_cmd_t *mcp = &mc;
  2104. struct qla_hw_data *ha = vha->hw;
  2105. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  2106. "Entered %s.\n", __func__);
  2107. if (IS_FWI2_CAPABLE(ha))
  2108. return qla24xx_login_fabric(vha, fcport->loop_id,
  2109. fcport->d_id.b.domain, fcport->d_id.b.area,
  2110. fcport->d_id.b.al_pa, mb_ret, opt);
  2111. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  2112. if (HAS_EXTENDED_IDS(ha))
  2113. mcp->mb[1] = fcport->loop_id;
  2114. else
  2115. mcp->mb[1] = fcport->loop_id << 8;
  2116. mcp->mb[2] = opt;
  2117. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2118. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  2119. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2120. mcp->flags = 0;
  2121. rval = qla2x00_mailbox_command(vha, mcp);
  2122. /* Return mailbox statuses. */
  2123. if (mb_ret != NULL) {
  2124. mb_ret[0] = mcp->mb[0];
  2125. mb_ret[1] = mcp->mb[1];
  2126. mb_ret[6] = mcp->mb[6];
  2127. mb_ret[7] = mcp->mb[7];
  2128. }
  2129. if (rval != QLA_SUCCESS) {
  2130. /* AV tmp code: need to change main mailbox_command function to
  2131. * return ok even when the mailbox completion value is not
  2132. * SUCCESS. The caller needs to be responsible to interpret
  2133. * the return values of this mailbox command if we're not
  2134. * to change too much of the existing code.
  2135. */
  2136. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  2137. rval = QLA_SUCCESS;
  2138. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  2139. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  2140. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  2141. } else {
  2142. /*EMPTY*/
  2143. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  2144. "Done %s.\n", __func__);
  2145. }
  2146. return (rval);
  2147. }
  2148. int
  2149. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2150. uint8_t area, uint8_t al_pa)
  2151. {
  2152. int rval;
  2153. struct logio_entry_24xx *lg;
  2154. dma_addr_t lg_dma;
  2155. struct qla_hw_data *ha = vha->hw;
  2156. struct req_que *req;
  2157. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  2158. "Entered %s.\n", __func__);
  2159. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  2160. if (lg == NULL) {
  2161. ql_log(ql_log_warn, vha, 0x106e,
  2162. "Failed to allocate logout IOCB.\n");
  2163. return QLA_MEMORY_ALLOC_FAILED;
  2164. }
  2165. memset(lg, 0, sizeof(struct logio_entry_24xx));
  2166. if (ql2xmaxqueues > 1)
  2167. req = ha->req_q_map[0];
  2168. else
  2169. req = vha->req;
  2170. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  2171. lg->entry_count = 1;
  2172. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  2173. lg->nport_handle = cpu_to_le16(loop_id);
  2174. lg->control_flags =
  2175. cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  2176. LCF_FREE_NPORT);
  2177. lg->port_id[0] = al_pa;
  2178. lg->port_id[1] = area;
  2179. lg->port_id[2] = domain;
  2180. lg->vp_index = vha->vp_idx;
  2181. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  2182. (ha->r_a_tov / 10 * 2) + 2);
  2183. if (rval != QLA_SUCCESS) {
  2184. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  2185. "Failed to issue logout IOCB (%x).\n", rval);
  2186. } else if (lg->entry_status != 0) {
  2187. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  2188. "Failed to complete IOCB -- error status (%x).\n",
  2189. lg->entry_status);
  2190. rval = QLA_FUNCTION_FAILED;
  2191. } else if (lg->comp_status != cpu_to_le16(CS_COMPLETE)) {
  2192. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  2193. "Failed to complete IOCB -- completion status (%x) "
  2194. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  2195. le32_to_cpu(lg->io_parameter[0]),
  2196. le32_to_cpu(lg->io_parameter[1]));
  2197. } else {
  2198. /*EMPTY*/
  2199. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  2200. "Done %s.\n", __func__);
  2201. }
  2202. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  2203. return rval;
  2204. }
  2205. /*
  2206. * qla2x00_fabric_logout
  2207. * Issue logout fabric port mailbox command.
  2208. *
  2209. * Input:
  2210. * ha = adapter block pointer.
  2211. * loop_id = device loop ID.
  2212. * TARGET_QUEUE_LOCK must be released.
  2213. * ADAPTER_STATE_LOCK must be released.
  2214. *
  2215. * Returns:
  2216. * qla2x00 local function return status code.
  2217. *
  2218. * Context:
  2219. * Kernel context.
  2220. */
  2221. int
  2222. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2223. uint8_t area, uint8_t al_pa)
  2224. {
  2225. int rval;
  2226. mbx_cmd_t mc;
  2227. mbx_cmd_t *mcp = &mc;
  2228. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  2229. "Entered %s.\n", __func__);
  2230. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  2231. mcp->out_mb = MBX_1|MBX_0;
  2232. if (HAS_EXTENDED_IDS(vha->hw)) {
  2233. mcp->mb[1] = loop_id;
  2234. mcp->mb[10] = 0;
  2235. mcp->out_mb |= MBX_10;
  2236. } else {
  2237. mcp->mb[1] = loop_id << 8;
  2238. }
  2239. mcp->in_mb = MBX_1|MBX_0;
  2240. mcp->tov = MBX_TOV_SECONDS;
  2241. mcp->flags = 0;
  2242. rval = qla2x00_mailbox_command(vha, mcp);
  2243. if (rval != QLA_SUCCESS) {
  2244. /*EMPTY*/
  2245. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  2246. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  2247. } else {
  2248. /*EMPTY*/
  2249. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  2250. "Done %s.\n", __func__);
  2251. }
  2252. return rval;
  2253. }
  2254. /*
  2255. * qla2x00_full_login_lip
  2256. * Issue full login LIP mailbox command.
  2257. *
  2258. * Input:
  2259. * ha = adapter block pointer.
  2260. * TARGET_QUEUE_LOCK must be released.
  2261. * ADAPTER_STATE_LOCK must be released.
  2262. *
  2263. * Returns:
  2264. * qla2x00 local function return status code.
  2265. *
  2266. * Context:
  2267. * Kernel context.
  2268. */
  2269. int
  2270. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  2271. {
  2272. int rval;
  2273. mbx_cmd_t mc;
  2274. mbx_cmd_t *mcp = &mc;
  2275. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  2276. "Entered %s.\n", __func__);
  2277. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  2278. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  2279. mcp->mb[2] = 0;
  2280. mcp->mb[3] = 0;
  2281. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2282. mcp->in_mb = MBX_0;
  2283. mcp->tov = MBX_TOV_SECONDS;
  2284. mcp->flags = 0;
  2285. rval = qla2x00_mailbox_command(vha, mcp);
  2286. if (rval != QLA_SUCCESS) {
  2287. /*EMPTY*/
  2288. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  2289. } else {
  2290. /*EMPTY*/
  2291. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  2292. "Done %s.\n", __func__);
  2293. }
  2294. return rval;
  2295. }
  2296. /*
  2297. * qla2x00_get_id_list
  2298. *
  2299. * Input:
  2300. * ha = adapter block pointer.
  2301. *
  2302. * Returns:
  2303. * qla2x00 local function return status code.
  2304. *
  2305. * Context:
  2306. * Kernel context.
  2307. */
  2308. int
  2309. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  2310. uint16_t *entries)
  2311. {
  2312. int rval;
  2313. mbx_cmd_t mc;
  2314. mbx_cmd_t *mcp = &mc;
  2315. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  2316. "Entered %s.\n", __func__);
  2317. if (id_list == NULL)
  2318. return QLA_FUNCTION_FAILED;
  2319. mcp->mb[0] = MBC_GET_ID_LIST;
  2320. mcp->out_mb = MBX_0;
  2321. if (IS_FWI2_CAPABLE(vha->hw)) {
  2322. mcp->mb[2] = MSW(id_list_dma);
  2323. mcp->mb[3] = LSW(id_list_dma);
  2324. mcp->mb[6] = MSW(MSD(id_list_dma));
  2325. mcp->mb[7] = LSW(MSD(id_list_dma));
  2326. mcp->mb[8] = 0;
  2327. mcp->mb[9] = vha->vp_idx;
  2328. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  2329. } else {
  2330. mcp->mb[1] = MSW(id_list_dma);
  2331. mcp->mb[2] = LSW(id_list_dma);
  2332. mcp->mb[3] = MSW(MSD(id_list_dma));
  2333. mcp->mb[6] = LSW(MSD(id_list_dma));
  2334. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2335. }
  2336. mcp->in_mb = MBX_1|MBX_0;
  2337. mcp->tov = MBX_TOV_SECONDS;
  2338. mcp->flags = 0;
  2339. rval = qla2x00_mailbox_command(vha, mcp);
  2340. if (rval != QLA_SUCCESS) {
  2341. /*EMPTY*/
  2342. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2343. } else {
  2344. *entries = mcp->mb[1];
  2345. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2346. "Done %s.\n", __func__);
  2347. }
  2348. return rval;
  2349. }
  2350. /*
  2351. * qla2x00_get_resource_cnts
  2352. * Get current firmware resource counts.
  2353. *
  2354. * Input:
  2355. * ha = adapter block pointer.
  2356. *
  2357. * Returns:
  2358. * qla2x00 local function return status code.
  2359. *
  2360. * Context:
  2361. * Kernel context.
  2362. */
  2363. int
  2364. qla2x00_get_resource_cnts(scsi_qla_host_t *vha)
  2365. {
  2366. struct qla_hw_data *ha = vha->hw;
  2367. int rval;
  2368. mbx_cmd_t mc;
  2369. mbx_cmd_t *mcp = &mc;
  2370. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2371. "Entered %s.\n", __func__);
  2372. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2373. mcp->out_mb = MBX_0;
  2374. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2375. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw) || IS_QLA27XX(vha->hw))
  2376. mcp->in_mb |= MBX_12;
  2377. mcp->tov = MBX_TOV_SECONDS;
  2378. mcp->flags = 0;
  2379. rval = qla2x00_mailbox_command(vha, mcp);
  2380. if (rval != QLA_SUCCESS) {
  2381. /*EMPTY*/
  2382. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2383. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2384. } else {
  2385. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2386. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2387. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2388. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2389. mcp->mb[11], mcp->mb[12]);
  2390. ha->orig_fw_tgt_xcb_count = mcp->mb[1];
  2391. ha->cur_fw_tgt_xcb_count = mcp->mb[2];
  2392. ha->cur_fw_xcb_count = mcp->mb[3];
  2393. ha->orig_fw_xcb_count = mcp->mb[6];
  2394. ha->cur_fw_iocb_count = mcp->mb[7];
  2395. ha->orig_fw_iocb_count = mcp->mb[10];
  2396. if (ha->flags.npiv_supported)
  2397. ha->max_npiv_vports = mcp->mb[11];
  2398. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  2399. ha->fw_max_fcf_count = mcp->mb[12];
  2400. }
  2401. return (rval);
  2402. }
  2403. /*
  2404. * qla2x00_get_fcal_position_map
  2405. * Get FCAL (LILP) position map using mailbox command
  2406. *
  2407. * Input:
  2408. * ha = adapter state pointer.
  2409. * pos_map = buffer pointer (can be NULL).
  2410. *
  2411. * Returns:
  2412. * qla2x00 local function return status code.
  2413. *
  2414. * Context:
  2415. * Kernel context.
  2416. */
  2417. int
  2418. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  2419. {
  2420. int rval;
  2421. mbx_cmd_t mc;
  2422. mbx_cmd_t *mcp = &mc;
  2423. char *pmap;
  2424. dma_addr_t pmap_dma;
  2425. struct qla_hw_data *ha = vha->hw;
  2426. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2427. "Entered %s.\n", __func__);
  2428. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2429. if (pmap == NULL) {
  2430. ql_log(ql_log_warn, vha, 0x1080,
  2431. "Memory alloc failed.\n");
  2432. return QLA_MEMORY_ALLOC_FAILED;
  2433. }
  2434. memset(pmap, 0, FCAL_MAP_SIZE);
  2435. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2436. mcp->mb[2] = MSW(pmap_dma);
  2437. mcp->mb[3] = LSW(pmap_dma);
  2438. mcp->mb[6] = MSW(MSD(pmap_dma));
  2439. mcp->mb[7] = LSW(MSD(pmap_dma));
  2440. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2441. mcp->in_mb = MBX_1|MBX_0;
  2442. mcp->buf_size = FCAL_MAP_SIZE;
  2443. mcp->flags = MBX_DMA_IN;
  2444. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2445. rval = qla2x00_mailbox_command(vha, mcp);
  2446. if (rval == QLA_SUCCESS) {
  2447. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2448. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2449. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2450. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2451. pmap, pmap[0] + 1);
  2452. if (pos_map)
  2453. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2454. }
  2455. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2456. if (rval != QLA_SUCCESS) {
  2457. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2458. } else {
  2459. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2460. "Done %s.\n", __func__);
  2461. }
  2462. return rval;
  2463. }
  2464. /*
  2465. * qla2x00_get_link_status
  2466. *
  2467. * Input:
  2468. * ha = adapter block pointer.
  2469. * loop_id = device loop ID.
  2470. * ret_buf = pointer to link status return buffer.
  2471. *
  2472. * Returns:
  2473. * 0 = success.
  2474. * BIT_0 = mem alloc error.
  2475. * BIT_1 = mailbox error.
  2476. */
  2477. int
  2478. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2479. struct link_statistics *stats, dma_addr_t stats_dma)
  2480. {
  2481. int rval;
  2482. mbx_cmd_t mc;
  2483. mbx_cmd_t *mcp = &mc;
  2484. uint32_t *iter = (void *)stats;
  2485. ushort dwords = offsetof(typeof(*stats), link_up_cnt)/sizeof(*iter);
  2486. struct qla_hw_data *ha = vha->hw;
  2487. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2488. "Entered %s.\n", __func__);
  2489. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2490. mcp->mb[2] = MSW(LSD(stats_dma));
  2491. mcp->mb[3] = LSW(LSD(stats_dma));
  2492. mcp->mb[6] = MSW(MSD(stats_dma));
  2493. mcp->mb[7] = LSW(MSD(stats_dma));
  2494. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2495. mcp->in_mb = MBX_0;
  2496. if (IS_FWI2_CAPABLE(ha)) {
  2497. mcp->mb[1] = loop_id;
  2498. mcp->mb[4] = 0;
  2499. mcp->mb[10] = 0;
  2500. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2501. mcp->in_mb |= MBX_1;
  2502. } else if (HAS_EXTENDED_IDS(ha)) {
  2503. mcp->mb[1] = loop_id;
  2504. mcp->mb[10] = 0;
  2505. mcp->out_mb |= MBX_10|MBX_1;
  2506. } else {
  2507. mcp->mb[1] = loop_id << 8;
  2508. mcp->out_mb |= MBX_1;
  2509. }
  2510. mcp->tov = MBX_TOV_SECONDS;
  2511. mcp->flags = IOCTL_CMD;
  2512. rval = qla2x00_mailbox_command(vha, mcp);
  2513. if (rval == QLA_SUCCESS) {
  2514. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2515. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2516. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2517. rval = QLA_FUNCTION_FAILED;
  2518. } else {
  2519. /* Re-endianize - firmware data is le32. */
  2520. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2521. "Done %s.\n", __func__);
  2522. for ( ; dwords--; iter++)
  2523. le32_to_cpus(iter);
  2524. }
  2525. } else {
  2526. /* Failed. */
  2527. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2528. }
  2529. return rval;
  2530. }
  2531. int
  2532. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2533. dma_addr_t stats_dma, uint options)
  2534. {
  2535. int rval;
  2536. mbx_cmd_t mc;
  2537. mbx_cmd_t *mcp = &mc;
  2538. uint32_t *iter, dwords;
  2539. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2540. "Entered %s.\n", __func__);
  2541. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2542. mcp->mb[2] = MSW(stats_dma);
  2543. mcp->mb[3] = LSW(stats_dma);
  2544. mcp->mb[6] = MSW(MSD(stats_dma));
  2545. mcp->mb[7] = LSW(MSD(stats_dma));
  2546. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2547. mcp->mb[9] = vha->vp_idx;
  2548. mcp->mb[10] = options;
  2549. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2550. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2551. mcp->tov = MBX_TOV_SECONDS;
  2552. mcp->flags = IOCTL_CMD;
  2553. rval = qla2x00_mailbox_command(vha, mcp);
  2554. if (rval == QLA_SUCCESS) {
  2555. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2556. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2557. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2558. rval = QLA_FUNCTION_FAILED;
  2559. } else {
  2560. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2561. "Done %s.\n", __func__);
  2562. /* Re-endianize - firmware data is le32. */
  2563. dwords = sizeof(struct link_statistics) / 4;
  2564. iter = &stats->link_fail_cnt;
  2565. for ( ; dwords--; iter++)
  2566. le32_to_cpus(iter);
  2567. }
  2568. } else {
  2569. /* Failed. */
  2570. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2571. }
  2572. return rval;
  2573. }
  2574. int
  2575. qla24xx_abort_command(srb_t *sp)
  2576. {
  2577. int rval;
  2578. unsigned long flags = 0;
  2579. struct abort_entry_24xx *abt;
  2580. dma_addr_t abt_dma;
  2581. uint32_t handle;
  2582. fc_port_t *fcport = sp->fcport;
  2583. struct scsi_qla_host *vha = fcport->vha;
  2584. struct qla_hw_data *ha = vha->hw;
  2585. struct req_que *req = vha->req;
  2586. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2587. "Entered %s.\n", __func__);
  2588. if (ql2xasynctmfenable)
  2589. return qla24xx_async_abort_command(sp);
  2590. spin_lock_irqsave(&ha->hardware_lock, flags);
  2591. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  2592. if (req->outstanding_cmds[handle] == sp)
  2593. break;
  2594. }
  2595. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2596. if (handle == req->num_outstanding_cmds) {
  2597. /* Command not found. */
  2598. return QLA_FUNCTION_FAILED;
  2599. }
  2600. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2601. if (abt == NULL) {
  2602. ql_log(ql_log_warn, vha, 0x108d,
  2603. "Failed to allocate abort IOCB.\n");
  2604. return QLA_MEMORY_ALLOC_FAILED;
  2605. }
  2606. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2607. abt->entry_type = ABORT_IOCB_TYPE;
  2608. abt->entry_count = 1;
  2609. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2610. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2611. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2612. abt->port_id[0] = fcport->d_id.b.al_pa;
  2613. abt->port_id[1] = fcport->d_id.b.area;
  2614. abt->port_id[2] = fcport->d_id.b.domain;
  2615. abt->vp_index = fcport->vha->vp_idx;
  2616. abt->req_que_no = cpu_to_le16(req->id);
  2617. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2618. if (rval != QLA_SUCCESS) {
  2619. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2620. "Failed to issue IOCB (%x).\n", rval);
  2621. } else if (abt->entry_status != 0) {
  2622. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2623. "Failed to complete IOCB -- error status (%x).\n",
  2624. abt->entry_status);
  2625. rval = QLA_FUNCTION_FAILED;
  2626. } else if (abt->nport_handle != cpu_to_le16(0)) {
  2627. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2628. "Failed to complete IOCB -- completion status (%x).\n",
  2629. le16_to_cpu(abt->nport_handle));
  2630. if (abt->nport_handle == CS_IOCB_ERROR)
  2631. rval = QLA_FUNCTION_PARAMETER_ERROR;
  2632. else
  2633. rval = QLA_FUNCTION_FAILED;
  2634. } else {
  2635. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2636. "Done %s.\n", __func__);
  2637. }
  2638. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2639. return rval;
  2640. }
  2641. struct tsk_mgmt_cmd {
  2642. union {
  2643. struct tsk_mgmt_entry tsk;
  2644. struct sts_entry_24xx sts;
  2645. } p;
  2646. };
  2647. static int
  2648. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2649. uint64_t l, int tag)
  2650. {
  2651. int rval, rval2;
  2652. struct tsk_mgmt_cmd *tsk;
  2653. struct sts_entry_24xx *sts;
  2654. dma_addr_t tsk_dma;
  2655. scsi_qla_host_t *vha;
  2656. struct qla_hw_data *ha;
  2657. struct req_que *req;
  2658. struct rsp_que *rsp;
  2659. vha = fcport->vha;
  2660. ha = vha->hw;
  2661. req = vha->req;
  2662. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2663. "Entered %s.\n", __func__);
  2664. if (ha->flags.cpu_affinity_enabled)
  2665. rsp = ha->rsp_q_map[tag + 1];
  2666. else
  2667. rsp = req->rsp;
  2668. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2669. if (tsk == NULL) {
  2670. ql_log(ql_log_warn, vha, 0x1093,
  2671. "Failed to allocate task management IOCB.\n");
  2672. return QLA_MEMORY_ALLOC_FAILED;
  2673. }
  2674. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2675. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2676. tsk->p.tsk.entry_count = 1;
  2677. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2678. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2679. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2680. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2681. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2682. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2683. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2684. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  2685. if (type == TCF_LUN_RESET) {
  2686. int_to_scsilun(l, &tsk->p.tsk.lun);
  2687. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2688. sizeof(tsk->p.tsk.lun));
  2689. }
  2690. sts = &tsk->p.sts;
  2691. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2692. if (rval != QLA_SUCCESS) {
  2693. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2694. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2695. } else if (sts->entry_status != 0) {
  2696. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2697. "Failed to complete IOCB -- error status (%x).\n",
  2698. sts->entry_status);
  2699. rval = QLA_FUNCTION_FAILED;
  2700. } else if (sts->comp_status != cpu_to_le16(CS_COMPLETE)) {
  2701. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2702. "Failed to complete IOCB -- completion status (%x).\n",
  2703. le16_to_cpu(sts->comp_status));
  2704. rval = QLA_FUNCTION_FAILED;
  2705. } else if (le16_to_cpu(sts->scsi_status) &
  2706. SS_RESPONSE_INFO_LEN_VALID) {
  2707. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2708. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  2709. "Ignoring inconsistent data length -- not enough "
  2710. "response info (%d).\n",
  2711. le32_to_cpu(sts->rsp_data_len));
  2712. } else if (sts->data[3]) {
  2713. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2714. "Failed to complete IOCB -- response (%x).\n",
  2715. sts->data[3]);
  2716. rval = QLA_FUNCTION_FAILED;
  2717. }
  2718. }
  2719. /* Issue marker IOCB. */
  2720. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2721. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2722. if (rval2 != QLA_SUCCESS) {
  2723. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2724. "Failed to issue marker IOCB (%x).\n", rval2);
  2725. } else {
  2726. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  2727. "Done %s.\n", __func__);
  2728. }
  2729. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2730. return rval;
  2731. }
  2732. int
  2733. qla24xx_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  2734. {
  2735. struct qla_hw_data *ha = fcport->vha->hw;
  2736. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2737. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2738. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2739. }
  2740. int
  2741. qla24xx_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  2742. {
  2743. struct qla_hw_data *ha = fcport->vha->hw;
  2744. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2745. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2746. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2747. }
  2748. int
  2749. qla2x00_system_error(scsi_qla_host_t *vha)
  2750. {
  2751. int rval;
  2752. mbx_cmd_t mc;
  2753. mbx_cmd_t *mcp = &mc;
  2754. struct qla_hw_data *ha = vha->hw;
  2755. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2756. return QLA_FUNCTION_FAILED;
  2757. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  2758. "Entered %s.\n", __func__);
  2759. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2760. mcp->out_mb = MBX_0;
  2761. mcp->in_mb = MBX_0;
  2762. mcp->tov = 5;
  2763. mcp->flags = 0;
  2764. rval = qla2x00_mailbox_command(vha, mcp);
  2765. if (rval != QLA_SUCCESS) {
  2766. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2767. } else {
  2768. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  2769. "Done %s.\n", __func__);
  2770. }
  2771. return rval;
  2772. }
  2773. int
  2774. qla2x00_write_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t data)
  2775. {
  2776. int rval;
  2777. mbx_cmd_t mc;
  2778. mbx_cmd_t *mcp = &mc;
  2779. if (!IS_QLA25XX(vha->hw) && !IS_QLA2031(vha->hw) &&
  2780. !IS_QLA27XX(vha->hw))
  2781. return QLA_FUNCTION_FAILED;
  2782. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1182,
  2783. "Entered %s.\n", __func__);
  2784. mcp->mb[0] = MBC_WRITE_SERDES;
  2785. mcp->mb[1] = addr;
  2786. if (IS_QLA2031(vha->hw))
  2787. mcp->mb[2] = data & 0xff;
  2788. else
  2789. mcp->mb[2] = data;
  2790. mcp->mb[3] = 0;
  2791. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2792. mcp->in_mb = MBX_0;
  2793. mcp->tov = MBX_TOV_SECONDS;
  2794. mcp->flags = 0;
  2795. rval = qla2x00_mailbox_command(vha, mcp);
  2796. if (rval != QLA_SUCCESS) {
  2797. ql_dbg(ql_dbg_mbx, vha, 0x1183,
  2798. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2799. } else {
  2800. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1184,
  2801. "Done %s.\n", __func__);
  2802. }
  2803. return rval;
  2804. }
  2805. int
  2806. qla2x00_read_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t *data)
  2807. {
  2808. int rval;
  2809. mbx_cmd_t mc;
  2810. mbx_cmd_t *mcp = &mc;
  2811. if (!IS_QLA25XX(vha->hw) && !IS_QLA2031(vha->hw) &&
  2812. !IS_QLA27XX(vha->hw))
  2813. return QLA_FUNCTION_FAILED;
  2814. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1185,
  2815. "Entered %s.\n", __func__);
  2816. mcp->mb[0] = MBC_READ_SERDES;
  2817. mcp->mb[1] = addr;
  2818. mcp->mb[3] = 0;
  2819. mcp->out_mb = MBX_3|MBX_1|MBX_0;
  2820. mcp->in_mb = MBX_1|MBX_0;
  2821. mcp->tov = MBX_TOV_SECONDS;
  2822. mcp->flags = 0;
  2823. rval = qla2x00_mailbox_command(vha, mcp);
  2824. if (IS_QLA2031(vha->hw))
  2825. *data = mcp->mb[1] & 0xff;
  2826. else
  2827. *data = mcp->mb[1];
  2828. if (rval != QLA_SUCCESS) {
  2829. ql_dbg(ql_dbg_mbx, vha, 0x1186,
  2830. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2831. } else {
  2832. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1187,
  2833. "Done %s.\n", __func__);
  2834. }
  2835. return rval;
  2836. }
  2837. int
  2838. qla8044_write_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  2839. {
  2840. int rval;
  2841. mbx_cmd_t mc;
  2842. mbx_cmd_t *mcp = &mc;
  2843. if (!IS_QLA8044(vha->hw))
  2844. return QLA_FUNCTION_FAILED;
  2845. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1186,
  2846. "Entered %s.\n", __func__);
  2847. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2848. mcp->mb[1] = HCS_WRITE_SERDES;
  2849. mcp->mb[3] = LSW(addr);
  2850. mcp->mb[4] = MSW(addr);
  2851. mcp->mb[5] = LSW(data);
  2852. mcp->mb[6] = MSW(data);
  2853. mcp->out_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_1|MBX_0;
  2854. mcp->in_mb = MBX_0;
  2855. mcp->tov = MBX_TOV_SECONDS;
  2856. mcp->flags = 0;
  2857. rval = qla2x00_mailbox_command(vha, mcp);
  2858. if (rval != QLA_SUCCESS) {
  2859. ql_dbg(ql_dbg_mbx, vha, 0x1187,
  2860. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2861. } else {
  2862. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1188,
  2863. "Done %s.\n", __func__);
  2864. }
  2865. return rval;
  2866. }
  2867. int
  2868. qla8044_read_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  2869. {
  2870. int rval;
  2871. mbx_cmd_t mc;
  2872. mbx_cmd_t *mcp = &mc;
  2873. if (!IS_QLA8044(vha->hw))
  2874. return QLA_FUNCTION_FAILED;
  2875. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1189,
  2876. "Entered %s.\n", __func__);
  2877. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2878. mcp->mb[1] = HCS_READ_SERDES;
  2879. mcp->mb[3] = LSW(addr);
  2880. mcp->mb[4] = MSW(addr);
  2881. mcp->out_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  2882. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2883. mcp->tov = MBX_TOV_SECONDS;
  2884. mcp->flags = 0;
  2885. rval = qla2x00_mailbox_command(vha, mcp);
  2886. *data = mcp->mb[2] << 16 | mcp->mb[1];
  2887. if (rval != QLA_SUCCESS) {
  2888. ql_dbg(ql_dbg_mbx, vha, 0x118a,
  2889. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2890. } else {
  2891. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118b,
  2892. "Done %s.\n", __func__);
  2893. }
  2894. return rval;
  2895. }
  2896. /**
  2897. * qla2x00_set_serdes_params() -
  2898. * @ha: HA context
  2899. *
  2900. * Returns
  2901. */
  2902. int
  2903. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2904. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2905. {
  2906. int rval;
  2907. mbx_cmd_t mc;
  2908. mbx_cmd_t *mcp = &mc;
  2909. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  2910. "Entered %s.\n", __func__);
  2911. mcp->mb[0] = MBC_SERDES_PARAMS;
  2912. mcp->mb[1] = BIT_0;
  2913. mcp->mb[2] = sw_em_1g | BIT_15;
  2914. mcp->mb[3] = sw_em_2g | BIT_15;
  2915. mcp->mb[4] = sw_em_4g | BIT_15;
  2916. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2917. mcp->in_mb = MBX_0;
  2918. mcp->tov = MBX_TOV_SECONDS;
  2919. mcp->flags = 0;
  2920. rval = qla2x00_mailbox_command(vha, mcp);
  2921. if (rval != QLA_SUCCESS) {
  2922. /*EMPTY*/
  2923. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2924. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2925. } else {
  2926. /*EMPTY*/
  2927. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  2928. "Done %s.\n", __func__);
  2929. }
  2930. return rval;
  2931. }
  2932. int
  2933. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2934. {
  2935. int rval;
  2936. mbx_cmd_t mc;
  2937. mbx_cmd_t *mcp = &mc;
  2938. if (!IS_FWI2_CAPABLE(vha->hw))
  2939. return QLA_FUNCTION_FAILED;
  2940. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  2941. "Entered %s.\n", __func__);
  2942. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2943. mcp->mb[1] = 0;
  2944. mcp->out_mb = MBX_1|MBX_0;
  2945. mcp->in_mb = MBX_0;
  2946. mcp->tov = 5;
  2947. mcp->flags = 0;
  2948. rval = qla2x00_mailbox_command(vha, mcp);
  2949. if (rval != QLA_SUCCESS) {
  2950. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2951. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2952. rval = QLA_INVALID_COMMAND;
  2953. } else {
  2954. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  2955. "Done %s.\n", __func__);
  2956. }
  2957. return rval;
  2958. }
  2959. int
  2960. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2961. uint16_t buffers)
  2962. {
  2963. int rval;
  2964. mbx_cmd_t mc;
  2965. mbx_cmd_t *mcp = &mc;
  2966. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  2967. "Entered %s.\n", __func__);
  2968. if (!IS_FWI2_CAPABLE(vha->hw))
  2969. return QLA_FUNCTION_FAILED;
  2970. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2971. return QLA_FUNCTION_FAILED;
  2972. mcp->mb[0] = MBC_TRACE_CONTROL;
  2973. mcp->mb[1] = TC_EFT_ENABLE;
  2974. mcp->mb[2] = LSW(eft_dma);
  2975. mcp->mb[3] = MSW(eft_dma);
  2976. mcp->mb[4] = LSW(MSD(eft_dma));
  2977. mcp->mb[5] = MSW(MSD(eft_dma));
  2978. mcp->mb[6] = buffers;
  2979. mcp->mb[7] = TC_AEN_DISABLE;
  2980. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2981. mcp->in_mb = MBX_1|MBX_0;
  2982. mcp->tov = MBX_TOV_SECONDS;
  2983. mcp->flags = 0;
  2984. rval = qla2x00_mailbox_command(vha, mcp);
  2985. if (rval != QLA_SUCCESS) {
  2986. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2987. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2988. rval, mcp->mb[0], mcp->mb[1]);
  2989. } else {
  2990. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  2991. "Done %s.\n", __func__);
  2992. }
  2993. return rval;
  2994. }
  2995. int
  2996. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2997. {
  2998. int rval;
  2999. mbx_cmd_t mc;
  3000. mbx_cmd_t *mcp = &mc;
  3001. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  3002. "Entered %s.\n", __func__);
  3003. if (!IS_FWI2_CAPABLE(vha->hw))
  3004. return QLA_FUNCTION_FAILED;
  3005. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3006. return QLA_FUNCTION_FAILED;
  3007. mcp->mb[0] = MBC_TRACE_CONTROL;
  3008. mcp->mb[1] = TC_EFT_DISABLE;
  3009. mcp->out_mb = MBX_1|MBX_0;
  3010. mcp->in_mb = MBX_1|MBX_0;
  3011. mcp->tov = MBX_TOV_SECONDS;
  3012. mcp->flags = 0;
  3013. rval = qla2x00_mailbox_command(vha, mcp);
  3014. if (rval != QLA_SUCCESS) {
  3015. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  3016. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3017. rval, mcp->mb[0], mcp->mb[1]);
  3018. } else {
  3019. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  3020. "Done %s.\n", __func__);
  3021. }
  3022. return rval;
  3023. }
  3024. int
  3025. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  3026. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  3027. {
  3028. int rval;
  3029. mbx_cmd_t mc;
  3030. mbx_cmd_t *mcp = &mc;
  3031. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  3032. "Entered %s.\n", __func__);
  3033. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  3034. !IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw))
  3035. return QLA_FUNCTION_FAILED;
  3036. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3037. return QLA_FUNCTION_FAILED;
  3038. mcp->mb[0] = MBC_TRACE_CONTROL;
  3039. mcp->mb[1] = TC_FCE_ENABLE;
  3040. mcp->mb[2] = LSW(fce_dma);
  3041. mcp->mb[3] = MSW(fce_dma);
  3042. mcp->mb[4] = LSW(MSD(fce_dma));
  3043. mcp->mb[5] = MSW(MSD(fce_dma));
  3044. mcp->mb[6] = buffers;
  3045. mcp->mb[7] = TC_AEN_DISABLE;
  3046. mcp->mb[8] = 0;
  3047. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  3048. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  3049. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  3050. MBX_1|MBX_0;
  3051. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3052. mcp->tov = MBX_TOV_SECONDS;
  3053. mcp->flags = 0;
  3054. rval = qla2x00_mailbox_command(vha, mcp);
  3055. if (rval != QLA_SUCCESS) {
  3056. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  3057. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3058. rval, mcp->mb[0], mcp->mb[1]);
  3059. } else {
  3060. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  3061. "Done %s.\n", __func__);
  3062. if (mb)
  3063. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  3064. if (dwords)
  3065. *dwords = buffers;
  3066. }
  3067. return rval;
  3068. }
  3069. int
  3070. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  3071. {
  3072. int rval;
  3073. mbx_cmd_t mc;
  3074. mbx_cmd_t *mcp = &mc;
  3075. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  3076. "Entered %s.\n", __func__);
  3077. if (!IS_FWI2_CAPABLE(vha->hw))
  3078. return QLA_FUNCTION_FAILED;
  3079. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3080. return QLA_FUNCTION_FAILED;
  3081. mcp->mb[0] = MBC_TRACE_CONTROL;
  3082. mcp->mb[1] = TC_FCE_DISABLE;
  3083. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  3084. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  3085. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  3086. MBX_1|MBX_0;
  3087. mcp->tov = MBX_TOV_SECONDS;
  3088. mcp->flags = 0;
  3089. rval = qla2x00_mailbox_command(vha, mcp);
  3090. if (rval != QLA_SUCCESS) {
  3091. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  3092. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3093. rval, mcp->mb[0], mcp->mb[1]);
  3094. } else {
  3095. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  3096. "Done %s.\n", __func__);
  3097. if (wr)
  3098. *wr = (uint64_t) mcp->mb[5] << 48 |
  3099. (uint64_t) mcp->mb[4] << 32 |
  3100. (uint64_t) mcp->mb[3] << 16 |
  3101. (uint64_t) mcp->mb[2];
  3102. if (rd)
  3103. *rd = (uint64_t) mcp->mb[9] << 48 |
  3104. (uint64_t) mcp->mb[8] << 32 |
  3105. (uint64_t) mcp->mb[7] << 16 |
  3106. (uint64_t) mcp->mb[6];
  3107. }
  3108. return rval;
  3109. }
  3110. int
  3111. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  3112. uint16_t *port_speed, uint16_t *mb)
  3113. {
  3114. int rval;
  3115. mbx_cmd_t mc;
  3116. mbx_cmd_t *mcp = &mc;
  3117. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  3118. "Entered %s.\n", __func__);
  3119. if (!IS_IIDMA_CAPABLE(vha->hw))
  3120. return QLA_FUNCTION_FAILED;
  3121. mcp->mb[0] = MBC_PORT_PARAMS;
  3122. mcp->mb[1] = loop_id;
  3123. mcp->mb[2] = mcp->mb[3] = 0;
  3124. mcp->mb[9] = vha->vp_idx;
  3125. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  3126. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  3127. mcp->tov = MBX_TOV_SECONDS;
  3128. mcp->flags = 0;
  3129. rval = qla2x00_mailbox_command(vha, mcp);
  3130. /* Return mailbox statuses. */
  3131. if (mb != NULL) {
  3132. mb[0] = mcp->mb[0];
  3133. mb[1] = mcp->mb[1];
  3134. mb[3] = mcp->mb[3];
  3135. }
  3136. if (rval != QLA_SUCCESS) {
  3137. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  3138. } else {
  3139. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  3140. "Done %s.\n", __func__);
  3141. if (port_speed)
  3142. *port_speed = mcp->mb[3];
  3143. }
  3144. return rval;
  3145. }
  3146. int
  3147. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  3148. uint16_t port_speed, uint16_t *mb)
  3149. {
  3150. int rval;
  3151. mbx_cmd_t mc;
  3152. mbx_cmd_t *mcp = &mc;
  3153. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  3154. "Entered %s.\n", __func__);
  3155. if (!IS_IIDMA_CAPABLE(vha->hw))
  3156. return QLA_FUNCTION_FAILED;
  3157. mcp->mb[0] = MBC_PORT_PARAMS;
  3158. mcp->mb[1] = loop_id;
  3159. mcp->mb[2] = BIT_0;
  3160. if (IS_CNA_CAPABLE(vha->hw))
  3161. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  3162. else
  3163. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  3164. mcp->mb[9] = vha->vp_idx;
  3165. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  3166. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  3167. mcp->tov = MBX_TOV_SECONDS;
  3168. mcp->flags = 0;
  3169. rval = qla2x00_mailbox_command(vha, mcp);
  3170. /* Return mailbox statuses. */
  3171. if (mb != NULL) {
  3172. mb[0] = mcp->mb[0];
  3173. mb[1] = mcp->mb[1];
  3174. mb[3] = mcp->mb[3];
  3175. }
  3176. if (rval != QLA_SUCCESS) {
  3177. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  3178. "Failed=%x.\n", rval);
  3179. } else {
  3180. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  3181. "Done %s.\n", __func__);
  3182. }
  3183. return rval;
  3184. }
  3185. void
  3186. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  3187. struct vp_rpt_id_entry_24xx *rptid_entry)
  3188. {
  3189. uint8_t vp_idx;
  3190. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  3191. struct qla_hw_data *ha = vha->hw;
  3192. scsi_qla_host_t *vp;
  3193. unsigned long flags;
  3194. int found;
  3195. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  3196. "Entered %s.\n", __func__);
  3197. if (rptid_entry->entry_status != 0)
  3198. return;
  3199. if (rptid_entry->format == 0) {
  3200. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
  3201. "Format 0 : Number of VPs setup %d, number of "
  3202. "VPs acquired %d.\n",
  3203. MSB(le16_to_cpu(rptid_entry->vp_count)),
  3204. LSB(le16_to_cpu(rptid_entry->vp_count)));
  3205. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
  3206. "Primary port id %02x%02x%02x.\n",
  3207. rptid_entry->port_id[2], rptid_entry->port_id[1],
  3208. rptid_entry->port_id[0]);
  3209. } else if (rptid_entry->format == 1) {
  3210. vp_idx = LSB(stat);
  3211. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
  3212. "Format 1: VP[%d] enabled - status %d - with "
  3213. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  3214. rptid_entry->port_id[2], rptid_entry->port_id[1],
  3215. rptid_entry->port_id[0]);
  3216. /* buffer to buffer credit flag */
  3217. vha->flags.bbcr_enable = (rptid_entry->bbcr & 0xf) != 0;
  3218. /* FA-WWN is only for physical port */
  3219. if (!vp_idx) {
  3220. void *wwpn = ha->init_cb->port_name;
  3221. if (!MSB(stat)) {
  3222. if (rptid_entry->vp_idx_map[1] & BIT_6)
  3223. wwpn = rptid_entry->reserved_4 + 8;
  3224. }
  3225. memcpy(vha->port_name, wwpn, WWN_SIZE);
  3226. fc_host_port_name(vha->host) =
  3227. wwn_to_u64(vha->port_name);
  3228. ql_dbg(ql_dbg_mbx, vha, 0x1018,
  3229. "FA-WWN portname %016llx (%x)\n",
  3230. fc_host_port_name(vha->host), MSB(stat));
  3231. }
  3232. vp = vha;
  3233. if (vp_idx == 0)
  3234. goto reg_needed;
  3235. if (MSB(stat) != 0 && MSB(stat) != 2) {
  3236. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  3237. "Could not acquire ID for VP[%d].\n", vp_idx);
  3238. return;
  3239. }
  3240. found = 0;
  3241. spin_lock_irqsave(&ha->vport_slock, flags);
  3242. list_for_each_entry(vp, &ha->vp_list, list) {
  3243. if (vp_idx == vp->vp_idx) {
  3244. found = 1;
  3245. break;
  3246. }
  3247. }
  3248. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3249. if (!found)
  3250. return;
  3251. vp->d_id.b.domain = rptid_entry->port_id[2];
  3252. vp->d_id.b.area = rptid_entry->port_id[1];
  3253. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  3254. /*
  3255. * Cannot configure here as we are still sitting on the
  3256. * response queue. Handle it in dpc context.
  3257. */
  3258. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  3259. reg_needed:
  3260. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  3261. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  3262. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  3263. qla2xxx_wake_dpc(vha);
  3264. }
  3265. }
  3266. /*
  3267. * qla24xx_modify_vp_config
  3268. * Change VP configuration for vha
  3269. *
  3270. * Input:
  3271. * vha = adapter block pointer.
  3272. *
  3273. * Returns:
  3274. * qla2xxx local function return status code.
  3275. *
  3276. * Context:
  3277. * Kernel context.
  3278. */
  3279. int
  3280. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  3281. {
  3282. int rval;
  3283. struct vp_config_entry_24xx *vpmod;
  3284. dma_addr_t vpmod_dma;
  3285. struct qla_hw_data *ha = vha->hw;
  3286. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3287. /* This can be called by the parent */
  3288. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  3289. "Entered %s.\n", __func__);
  3290. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  3291. if (!vpmod) {
  3292. ql_log(ql_log_warn, vha, 0x10bc,
  3293. "Failed to allocate modify VP IOCB.\n");
  3294. return QLA_MEMORY_ALLOC_FAILED;
  3295. }
  3296. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  3297. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  3298. vpmod->entry_count = 1;
  3299. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  3300. vpmod->vp_count = 1;
  3301. vpmod->vp_index1 = vha->vp_idx;
  3302. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  3303. qlt_modify_vp_config(vha, vpmod);
  3304. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  3305. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  3306. vpmod->entry_count = 1;
  3307. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  3308. if (rval != QLA_SUCCESS) {
  3309. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  3310. "Failed to issue VP config IOCB (%x).\n", rval);
  3311. } else if (vpmod->comp_status != 0) {
  3312. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  3313. "Failed to complete IOCB -- error status (%x).\n",
  3314. vpmod->comp_status);
  3315. rval = QLA_FUNCTION_FAILED;
  3316. } else if (vpmod->comp_status != cpu_to_le16(CS_COMPLETE)) {
  3317. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  3318. "Failed to complete IOCB -- completion status (%x).\n",
  3319. le16_to_cpu(vpmod->comp_status));
  3320. rval = QLA_FUNCTION_FAILED;
  3321. } else {
  3322. /* EMPTY */
  3323. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  3324. "Done %s.\n", __func__);
  3325. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  3326. }
  3327. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  3328. return rval;
  3329. }
  3330. /*
  3331. * qla24xx_control_vp
  3332. * Enable a virtual port for given host
  3333. *
  3334. * Input:
  3335. * ha = adapter block pointer.
  3336. * vhba = virtual adapter (unused)
  3337. * index = index number for enabled VP
  3338. *
  3339. * Returns:
  3340. * qla2xxx local function return status code.
  3341. *
  3342. * Context:
  3343. * Kernel context.
  3344. */
  3345. int
  3346. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  3347. {
  3348. int rval;
  3349. int map, pos;
  3350. struct vp_ctrl_entry_24xx *vce;
  3351. dma_addr_t vce_dma;
  3352. struct qla_hw_data *ha = vha->hw;
  3353. int vp_index = vha->vp_idx;
  3354. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3355. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
  3356. "Entered %s enabling index %d.\n", __func__, vp_index);
  3357. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  3358. return QLA_PARAMETER_ERROR;
  3359. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  3360. if (!vce) {
  3361. ql_log(ql_log_warn, vha, 0x10c2,
  3362. "Failed to allocate VP control IOCB.\n");
  3363. return QLA_MEMORY_ALLOC_FAILED;
  3364. }
  3365. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  3366. vce->entry_type = VP_CTRL_IOCB_TYPE;
  3367. vce->entry_count = 1;
  3368. vce->command = cpu_to_le16(cmd);
  3369. vce->vp_count = cpu_to_le16(1);
  3370. /* index map in firmware starts with 1; decrement index
  3371. * this is ok as we never use index 0
  3372. */
  3373. map = (vp_index - 1) / 8;
  3374. pos = (vp_index - 1) & 7;
  3375. mutex_lock(&ha->vport_lock);
  3376. vce->vp_idx_map[map] |= 1 << pos;
  3377. mutex_unlock(&ha->vport_lock);
  3378. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  3379. if (rval != QLA_SUCCESS) {
  3380. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  3381. "Failed to issue VP control IOCB (%x).\n", rval);
  3382. } else if (vce->entry_status != 0) {
  3383. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  3384. "Failed to complete IOCB -- error status (%x).\n",
  3385. vce->entry_status);
  3386. rval = QLA_FUNCTION_FAILED;
  3387. } else if (vce->comp_status != cpu_to_le16(CS_COMPLETE)) {
  3388. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  3389. "Failed to complet IOCB -- completion status (%x).\n",
  3390. le16_to_cpu(vce->comp_status));
  3391. rval = QLA_FUNCTION_FAILED;
  3392. } else {
  3393. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
  3394. "Done %s.\n", __func__);
  3395. }
  3396. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  3397. return rval;
  3398. }
  3399. /*
  3400. * qla2x00_send_change_request
  3401. * Receive or disable RSCN request from fabric controller
  3402. *
  3403. * Input:
  3404. * ha = adapter block pointer
  3405. * format = registration format:
  3406. * 0 - Reserved
  3407. * 1 - Fabric detected registration
  3408. * 2 - N_port detected registration
  3409. * 3 - Full registration
  3410. * FF - clear registration
  3411. * vp_idx = Virtual port index
  3412. *
  3413. * Returns:
  3414. * qla2x00 local function return status code.
  3415. *
  3416. * Context:
  3417. * Kernel Context
  3418. */
  3419. int
  3420. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  3421. uint16_t vp_idx)
  3422. {
  3423. int rval;
  3424. mbx_cmd_t mc;
  3425. mbx_cmd_t *mcp = &mc;
  3426. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  3427. "Entered %s.\n", __func__);
  3428. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  3429. mcp->mb[1] = format;
  3430. mcp->mb[9] = vp_idx;
  3431. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  3432. mcp->in_mb = MBX_0|MBX_1;
  3433. mcp->tov = MBX_TOV_SECONDS;
  3434. mcp->flags = 0;
  3435. rval = qla2x00_mailbox_command(vha, mcp);
  3436. if (rval == QLA_SUCCESS) {
  3437. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  3438. rval = BIT_1;
  3439. }
  3440. } else
  3441. rval = BIT_1;
  3442. return rval;
  3443. }
  3444. int
  3445. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  3446. uint32_t size)
  3447. {
  3448. int rval;
  3449. mbx_cmd_t mc;
  3450. mbx_cmd_t *mcp = &mc;
  3451. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  3452. "Entered %s.\n", __func__);
  3453. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  3454. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  3455. mcp->mb[8] = MSW(addr);
  3456. mcp->out_mb = MBX_8|MBX_0;
  3457. } else {
  3458. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  3459. mcp->out_mb = MBX_0;
  3460. }
  3461. mcp->mb[1] = LSW(addr);
  3462. mcp->mb[2] = MSW(req_dma);
  3463. mcp->mb[3] = LSW(req_dma);
  3464. mcp->mb[6] = MSW(MSD(req_dma));
  3465. mcp->mb[7] = LSW(MSD(req_dma));
  3466. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  3467. if (IS_FWI2_CAPABLE(vha->hw)) {
  3468. mcp->mb[4] = MSW(size);
  3469. mcp->mb[5] = LSW(size);
  3470. mcp->out_mb |= MBX_5|MBX_4;
  3471. } else {
  3472. mcp->mb[4] = LSW(size);
  3473. mcp->out_mb |= MBX_4;
  3474. }
  3475. mcp->in_mb = MBX_0;
  3476. mcp->tov = MBX_TOV_SECONDS;
  3477. mcp->flags = 0;
  3478. rval = qla2x00_mailbox_command(vha, mcp);
  3479. if (rval != QLA_SUCCESS) {
  3480. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3481. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3482. } else {
  3483. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3484. "Done %s.\n", __func__);
  3485. }
  3486. return rval;
  3487. }
  3488. /* 84XX Support **************************************************************/
  3489. struct cs84xx_mgmt_cmd {
  3490. union {
  3491. struct verify_chip_entry_84xx req;
  3492. struct verify_chip_rsp_84xx rsp;
  3493. } p;
  3494. };
  3495. int
  3496. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3497. {
  3498. int rval, retry;
  3499. struct cs84xx_mgmt_cmd *mn;
  3500. dma_addr_t mn_dma;
  3501. uint16_t options;
  3502. unsigned long flags;
  3503. struct qla_hw_data *ha = vha->hw;
  3504. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3505. "Entered %s.\n", __func__);
  3506. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3507. if (mn == NULL) {
  3508. return QLA_MEMORY_ALLOC_FAILED;
  3509. }
  3510. /* Force Update? */
  3511. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3512. /* Diagnostic firmware? */
  3513. /* options |= MENLO_DIAG_FW; */
  3514. /* We update the firmware with only one data sequence. */
  3515. options |= VCO_END_OF_DATA;
  3516. do {
  3517. retry = 0;
  3518. memset(mn, 0, sizeof(*mn));
  3519. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3520. mn->p.req.entry_count = 1;
  3521. mn->p.req.options = cpu_to_le16(options);
  3522. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3523. "Dump of Verify Request.\n");
  3524. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3525. (uint8_t *)mn, sizeof(*mn));
  3526. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3527. if (rval != QLA_SUCCESS) {
  3528. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3529. "Failed to issue verify IOCB (%x).\n", rval);
  3530. goto verify_done;
  3531. }
  3532. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3533. "Dump of Verify Response.\n");
  3534. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3535. (uint8_t *)mn, sizeof(*mn));
  3536. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3537. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3538. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3539. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3540. "cs=%x fc=%x.\n", status[0], status[1]);
  3541. if (status[0] != CS_COMPLETE) {
  3542. rval = QLA_FUNCTION_FAILED;
  3543. if (!(options & VCO_DONT_UPDATE_FW)) {
  3544. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3545. "Firmware update failed. Retrying "
  3546. "without update firmware.\n");
  3547. options |= VCO_DONT_UPDATE_FW;
  3548. options &= ~VCO_FORCE_UPDATE;
  3549. retry = 1;
  3550. }
  3551. } else {
  3552. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3553. "Firmware updated to %x.\n",
  3554. le32_to_cpu(mn->p.rsp.fw_ver));
  3555. /* NOTE: we only update OP firmware. */
  3556. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3557. ha->cs84xx->op_fw_version =
  3558. le32_to_cpu(mn->p.rsp.fw_ver);
  3559. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3560. flags);
  3561. }
  3562. } while (retry);
  3563. verify_done:
  3564. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3565. if (rval != QLA_SUCCESS) {
  3566. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3567. "Failed=%x.\n", rval);
  3568. } else {
  3569. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3570. "Done %s.\n", __func__);
  3571. }
  3572. return rval;
  3573. }
  3574. int
  3575. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3576. {
  3577. int rval;
  3578. unsigned long flags;
  3579. mbx_cmd_t mc;
  3580. mbx_cmd_t *mcp = &mc;
  3581. struct qla_hw_data *ha = vha->hw;
  3582. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3583. "Entered %s.\n", __func__);
  3584. if (IS_SHADOW_REG_CAPABLE(ha))
  3585. req->options |= BIT_13;
  3586. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3587. mcp->mb[1] = req->options;
  3588. mcp->mb[2] = MSW(LSD(req->dma));
  3589. mcp->mb[3] = LSW(LSD(req->dma));
  3590. mcp->mb[6] = MSW(MSD(req->dma));
  3591. mcp->mb[7] = LSW(MSD(req->dma));
  3592. mcp->mb[5] = req->length;
  3593. if (req->rsp)
  3594. mcp->mb[10] = req->rsp->id;
  3595. mcp->mb[12] = req->qos;
  3596. mcp->mb[11] = req->vp_idx;
  3597. mcp->mb[13] = req->rid;
  3598. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3599. mcp->mb[15] = 0;
  3600. mcp->mb[4] = req->id;
  3601. /* que in ptr index */
  3602. mcp->mb[8] = 0;
  3603. /* que out ptr index */
  3604. mcp->mb[9] = *req->out_ptr = 0;
  3605. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3606. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3607. mcp->in_mb = MBX_0;
  3608. mcp->flags = MBX_DMA_OUT;
  3609. mcp->tov = MBX_TOV_SECONDS * 2;
  3610. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3611. mcp->in_mb |= MBX_1;
  3612. if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3613. mcp->out_mb |= MBX_15;
  3614. /* debug q create issue in SR-IOV */
  3615. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3616. }
  3617. spin_lock_irqsave(&ha->hardware_lock, flags);
  3618. if (!(req->options & BIT_0)) {
  3619. WRT_REG_DWORD(req->req_q_in, 0);
  3620. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  3621. WRT_REG_DWORD(req->req_q_out, 0);
  3622. }
  3623. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3624. rval = qla2x00_mailbox_command(vha, mcp);
  3625. if (rval != QLA_SUCCESS) {
  3626. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  3627. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3628. } else {
  3629. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  3630. "Done %s.\n", __func__);
  3631. }
  3632. return rval;
  3633. }
  3634. int
  3635. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  3636. {
  3637. int rval;
  3638. unsigned long flags;
  3639. mbx_cmd_t mc;
  3640. mbx_cmd_t *mcp = &mc;
  3641. struct qla_hw_data *ha = vha->hw;
  3642. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  3643. "Entered %s.\n", __func__);
  3644. if (IS_SHADOW_REG_CAPABLE(ha))
  3645. rsp->options |= BIT_13;
  3646. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3647. mcp->mb[1] = rsp->options;
  3648. mcp->mb[2] = MSW(LSD(rsp->dma));
  3649. mcp->mb[3] = LSW(LSD(rsp->dma));
  3650. mcp->mb[6] = MSW(MSD(rsp->dma));
  3651. mcp->mb[7] = LSW(MSD(rsp->dma));
  3652. mcp->mb[5] = rsp->length;
  3653. mcp->mb[14] = rsp->msix->entry;
  3654. mcp->mb[13] = rsp->rid;
  3655. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3656. mcp->mb[15] = 0;
  3657. mcp->mb[4] = rsp->id;
  3658. /* que in ptr index */
  3659. mcp->mb[8] = *rsp->in_ptr = 0;
  3660. /* que out ptr index */
  3661. mcp->mb[9] = 0;
  3662. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3663. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3664. mcp->in_mb = MBX_0;
  3665. mcp->flags = MBX_DMA_OUT;
  3666. mcp->tov = MBX_TOV_SECONDS * 2;
  3667. if (IS_QLA81XX(ha)) {
  3668. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3669. mcp->in_mb |= MBX_1;
  3670. } else if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3671. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3672. mcp->in_mb |= MBX_1;
  3673. /* debug q create issue in SR-IOV */
  3674. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3675. }
  3676. spin_lock_irqsave(&ha->hardware_lock, flags);
  3677. if (!(rsp->options & BIT_0)) {
  3678. WRT_REG_DWORD(rsp->rsp_q_out, 0);
  3679. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  3680. WRT_REG_DWORD(rsp->rsp_q_in, 0);
  3681. }
  3682. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3683. rval = qla2x00_mailbox_command(vha, mcp);
  3684. if (rval != QLA_SUCCESS) {
  3685. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3686. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3687. } else {
  3688. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  3689. "Done %s.\n", __func__);
  3690. }
  3691. return rval;
  3692. }
  3693. int
  3694. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3695. {
  3696. int rval;
  3697. mbx_cmd_t mc;
  3698. mbx_cmd_t *mcp = &mc;
  3699. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  3700. "Entered %s.\n", __func__);
  3701. mcp->mb[0] = MBC_IDC_ACK;
  3702. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3703. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3704. mcp->in_mb = MBX_0;
  3705. mcp->tov = MBX_TOV_SECONDS;
  3706. mcp->flags = 0;
  3707. rval = qla2x00_mailbox_command(vha, mcp);
  3708. if (rval != QLA_SUCCESS) {
  3709. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3710. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3711. } else {
  3712. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  3713. "Done %s.\n", __func__);
  3714. }
  3715. return rval;
  3716. }
  3717. int
  3718. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3719. {
  3720. int rval;
  3721. mbx_cmd_t mc;
  3722. mbx_cmd_t *mcp = &mc;
  3723. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  3724. "Entered %s.\n", __func__);
  3725. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3726. !IS_QLA27XX(vha->hw))
  3727. return QLA_FUNCTION_FAILED;
  3728. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3729. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3730. mcp->out_mb = MBX_1|MBX_0;
  3731. mcp->in_mb = MBX_1|MBX_0;
  3732. mcp->tov = MBX_TOV_SECONDS;
  3733. mcp->flags = 0;
  3734. rval = qla2x00_mailbox_command(vha, mcp);
  3735. if (rval != QLA_SUCCESS) {
  3736. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3737. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3738. rval, mcp->mb[0], mcp->mb[1]);
  3739. } else {
  3740. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  3741. "Done %s.\n", __func__);
  3742. *sector_size = mcp->mb[1];
  3743. }
  3744. return rval;
  3745. }
  3746. int
  3747. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3748. {
  3749. int rval;
  3750. mbx_cmd_t mc;
  3751. mbx_cmd_t *mcp = &mc;
  3752. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3753. !IS_QLA27XX(vha->hw))
  3754. return QLA_FUNCTION_FAILED;
  3755. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  3756. "Entered %s.\n", __func__);
  3757. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3758. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3759. FAC_OPT_CMD_WRITE_PROTECT;
  3760. mcp->out_mb = MBX_1|MBX_0;
  3761. mcp->in_mb = MBX_1|MBX_0;
  3762. mcp->tov = MBX_TOV_SECONDS;
  3763. mcp->flags = 0;
  3764. rval = qla2x00_mailbox_command(vha, mcp);
  3765. if (rval != QLA_SUCCESS) {
  3766. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3767. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3768. rval, mcp->mb[0], mcp->mb[1]);
  3769. } else {
  3770. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  3771. "Done %s.\n", __func__);
  3772. }
  3773. return rval;
  3774. }
  3775. int
  3776. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3777. {
  3778. int rval;
  3779. mbx_cmd_t mc;
  3780. mbx_cmd_t *mcp = &mc;
  3781. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3782. !IS_QLA27XX(vha->hw))
  3783. return QLA_FUNCTION_FAILED;
  3784. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  3785. "Entered %s.\n", __func__);
  3786. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3787. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3788. mcp->mb[2] = LSW(start);
  3789. mcp->mb[3] = MSW(start);
  3790. mcp->mb[4] = LSW(finish);
  3791. mcp->mb[5] = MSW(finish);
  3792. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3793. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3794. mcp->tov = MBX_TOV_SECONDS;
  3795. mcp->flags = 0;
  3796. rval = qla2x00_mailbox_command(vha, mcp);
  3797. if (rval != QLA_SUCCESS) {
  3798. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3799. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3800. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3801. } else {
  3802. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  3803. "Done %s.\n", __func__);
  3804. }
  3805. return rval;
  3806. }
  3807. int
  3808. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3809. {
  3810. int rval = 0;
  3811. mbx_cmd_t mc;
  3812. mbx_cmd_t *mcp = &mc;
  3813. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  3814. "Entered %s.\n", __func__);
  3815. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3816. mcp->out_mb = MBX_0;
  3817. mcp->in_mb = MBX_0|MBX_1;
  3818. mcp->tov = MBX_TOV_SECONDS;
  3819. mcp->flags = 0;
  3820. rval = qla2x00_mailbox_command(vha, mcp);
  3821. if (rval != QLA_SUCCESS) {
  3822. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3823. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3824. rval, mcp->mb[0], mcp->mb[1]);
  3825. } else {
  3826. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  3827. "Done %s.\n", __func__);
  3828. }
  3829. return rval;
  3830. }
  3831. int
  3832. qla82xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3833. {
  3834. int rval;
  3835. mbx_cmd_t mc;
  3836. mbx_cmd_t *mcp = &mc;
  3837. int i;
  3838. int len;
  3839. uint16_t *str;
  3840. struct qla_hw_data *ha = vha->hw;
  3841. if (!IS_P3P_TYPE(ha))
  3842. return QLA_FUNCTION_FAILED;
  3843. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117b,
  3844. "Entered %s.\n", __func__);
  3845. str = (void *)version;
  3846. len = strlen(version);
  3847. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3848. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8;
  3849. mcp->out_mb = MBX_1|MBX_0;
  3850. for (i = 4; i < 16 && len; i++, str++, len -= 2) {
  3851. mcp->mb[i] = cpu_to_le16p(str);
  3852. mcp->out_mb |= 1<<i;
  3853. }
  3854. for (; i < 16; i++) {
  3855. mcp->mb[i] = 0;
  3856. mcp->out_mb |= 1<<i;
  3857. }
  3858. mcp->in_mb = MBX_1|MBX_0;
  3859. mcp->tov = MBX_TOV_SECONDS;
  3860. mcp->flags = 0;
  3861. rval = qla2x00_mailbox_command(vha, mcp);
  3862. if (rval != QLA_SUCCESS) {
  3863. ql_dbg(ql_dbg_mbx, vha, 0x117c,
  3864. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3865. } else {
  3866. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117d,
  3867. "Done %s.\n", __func__);
  3868. }
  3869. return rval;
  3870. }
  3871. int
  3872. qla25xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3873. {
  3874. int rval;
  3875. mbx_cmd_t mc;
  3876. mbx_cmd_t *mcp = &mc;
  3877. int len;
  3878. uint16_t dwlen;
  3879. uint8_t *str;
  3880. dma_addr_t str_dma;
  3881. struct qla_hw_data *ha = vha->hw;
  3882. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha) ||
  3883. IS_P3P_TYPE(ha))
  3884. return QLA_FUNCTION_FAILED;
  3885. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117e,
  3886. "Entered %s.\n", __func__);
  3887. str = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &str_dma);
  3888. if (!str) {
  3889. ql_log(ql_log_warn, vha, 0x117f,
  3890. "Failed to allocate driver version param.\n");
  3891. return QLA_MEMORY_ALLOC_FAILED;
  3892. }
  3893. memcpy(str, "\x7\x3\x11\x0", 4);
  3894. dwlen = str[0];
  3895. len = dwlen * 4 - 4;
  3896. memset(str + 4, 0, len);
  3897. if (len > strlen(version))
  3898. len = strlen(version);
  3899. memcpy(str + 4, version, len);
  3900. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3901. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8 | dwlen;
  3902. mcp->mb[2] = MSW(LSD(str_dma));
  3903. mcp->mb[3] = LSW(LSD(str_dma));
  3904. mcp->mb[6] = MSW(MSD(str_dma));
  3905. mcp->mb[7] = LSW(MSD(str_dma));
  3906. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3907. mcp->in_mb = MBX_1|MBX_0;
  3908. mcp->tov = MBX_TOV_SECONDS;
  3909. mcp->flags = 0;
  3910. rval = qla2x00_mailbox_command(vha, mcp);
  3911. if (rval != QLA_SUCCESS) {
  3912. ql_dbg(ql_dbg_mbx, vha, 0x1180,
  3913. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3914. } else {
  3915. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1181,
  3916. "Done %s.\n", __func__);
  3917. }
  3918. dma_pool_free(ha->s_dma_pool, str, str_dma);
  3919. return rval;
  3920. }
  3921. static int
  3922. qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
  3923. {
  3924. int rval;
  3925. mbx_cmd_t mc;
  3926. mbx_cmd_t *mcp = &mc;
  3927. if (!IS_FWI2_CAPABLE(vha->hw))
  3928. return QLA_FUNCTION_FAILED;
  3929. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  3930. "Entered %s.\n", __func__);
  3931. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  3932. mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
  3933. mcp->out_mb = MBX_1|MBX_0;
  3934. mcp->in_mb = MBX_1|MBX_0;
  3935. mcp->tov = MBX_TOV_SECONDS;
  3936. mcp->flags = 0;
  3937. rval = qla2x00_mailbox_command(vha, mcp);
  3938. *temp = mcp->mb[1];
  3939. if (rval != QLA_SUCCESS) {
  3940. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  3941. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3942. } else {
  3943. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  3944. "Done %s.\n", __func__);
  3945. }
  3946. return rval;
  3947. }
  3948. int
  3949. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3950. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3951. {
  3952. int rval;
  3953. mbx_cmd_t mc;
  3954. mbx_cmd_t *mcp = &mc;
  3955. struct qla_hw_data *ha = vha->hw;
  3956. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  3957. "Entered %s.\n", __func__);
  3958. if (!IS_FWI2_CAPABLE(ha))
  3959. return QLA_FUNCTION_FAILED;
  3960. if (len == 1)
  3961. opt |= BIT_0;
  3962. mcp->mb[0] = MBC_READ_SFP;
  3963. mcp->mb[1] = dev;
  3964. mcp->mb[2] = MSW(sfp_dma);
  3965. mcp->mb[3] = LSW(sfp_dma);
  3966. mcp->mb[6] = MSW(MSD(sfp_dma));
  3967. mcp->mb[7] = LSW(MSD(sfp_dma));
  3968. mcp->mb[8] = len;
  3969. mcp->mb[9] = off;
  3970. mcp->mb[10] = opt;
  3971. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3972. mcp->in_mb = MBX_1|MBX_0;
  3973. mcp->tov = MBX_TOV_SECONDS;
  3974. mcp->flags = 0;
  3975. rval = qla2x00_mailbox_command(vha, mcp);
  3976. if (opt & BIT_0)
  3977. *sfp = mcp->mb[1];
  3978. if (rval != QLA_SUCCESS) {
  3979. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3980. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3981. } else {
  3982. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  3983. "Done %s.\n", __func__);
  3984. }
  3985. return rval;
  3986. }
  3987. int
  3988. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3989. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3990. {
  3991. int rval;
  3992. mbx_cmd_t mc;
  3993. mbx_cmd_t *mcp = &mc;
  3994. struct qla_hw_data *ha = vha->hw;
  3995. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  3996. "Entered %s.\n", __func__);
  3997. if (!IS_FWI2_CAPABLE(ha))
  3998. return QLA_FUNCTION_FAILED;
  3999. if (len == 1)
  4000. opt |= BIT_0;
  4001. if (opt & BIT_0)
  4002. len = *sfp;
  4003. mcp->mb[0] = MBC_WRITE_SFP;
  4004. mcp->mb[1] = dev;
  4005. mcp->mb[2] = MSW(sfp_dma);
  4006. mcp->mb[3] = LSW(sfp_dma);
  4007. mcp->mb[6] = MSW(MSD(sfp_dma));
  4008. mcp->mb[7] = LSW(MSD(sfp_dma));
  4009. mcp->mb[8] = len;
  4010. mcp->mb[9] = off;
  4011. mcp->mb[10] = opt;
  4012. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4013. mcp->in_mb = MBX_1|MBX_0;
  4014. mcp->tov = MBX_TOV_SECONDS;
  4015. mcp->flags = 0;
  4016. rval = qla2x00_mailbox_command(vha, mcp);
  4017. if (rval != QLA_SUCCESS) {
  4018. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  4019. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4020. } else {
  4021. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  4022. "Done %s.\n", __func__);
  4023. }
  4024. return rval;
  4025. }
  4026. int
  4027. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  4028. uint16_t size_in_bytes, uint16_t *actual_size)
  4029. {
  4030. int rval;
  4031. mbx_cmd_t mc;
  4032. mbx_cmd_t *mcp = &mc;
  4033. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  4034. "Entered %s.\n", __func__);
  4035. if (!IS_CNA_CAPABLE(vha->hw))
  4036. return QLA_FUNCTION_FAILED;
  4037. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  4038. mcp->mb[2] = MSW(stats_dma);
  4039. mcp->mb[3] = LSW(stats_dma);
  4040. mcp->mb[6] = MSW(MSD(stats_dma));
  4041. mcp->mb[7] = LSW(MSD(stats_dma));
  4042. mcp->mb[8] = size_in_bytes >> 2;
  4043. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  4044. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4045. mcp->tov = MBX_TOV_SECONDS;
  4046. mcp->flags = 0;
  4047. rval = qla2x00_mailbox_command(vha, mcp);
  4048. if (rval != QLA_SUCCESS) {
  4049. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  4050. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4051. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4052. } else {
  4053. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  4054. "Done %s.\n", __func__);
  4055. *actual_size = mcp->mb[2] << 2;
  4056. }
  4057. return rval;
  4058. }
  4059. int
  4060. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  4061. uint16_t size)
  4062. {
  4063. int rval;
  4064. mbx_cmd_t mc;
  4065. mbx_cmd_t *mcp = &mc;
  4066. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  4067. "Entered %s.\n", __func__);
  4068. if (!IS_CNA_CAPABLE(vha->hw))
  4069. return QLA_FUNCTION_FAILED;
  4070. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  4071. mcp->mb[1] = 0;
  4072. mcp->mb[2] = MSW(tlv_dma);
  4073. mcp->mb[3] = LSW(tlv_dma);
  4074. mcp->mb[6] = MSW(MSD(tlv_dma));
  4075. mcp->mb[7] = LSW(MSD(tlv_dma));
  4076. mcp->mb[8] = size;
  4077. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4078. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4079. mcp->tov = MBX_TOV_SECONDS;
  4080. mcp->flags = 0;
  4081. rval = qla2x00_mailbox_command(vha, mcp);
  4082. if (rval != QLA_SUCCESS) {
  4083. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  4084. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4085. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4086. } else {
  4087. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  4088. "Done %s.\n", __func__);
  4089. }
  4090. return rval;
  4091. }
  4092. int
  4093. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  4094. {
  4095. int rval;
  4096. mbx_cmd_t mc;
  4097. mbx_cmd_t *mcp = &mc;
  4098. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  4099. "Entered %s.\n", __func__);
  4100. if (!IS_FWI2_CAPABLE(vha->hw))
  4101. return QLA_FUNCTION_FAILED;
  4102. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  4103. mcp->mb[1] = LSW(risc_addr);
  4104. mcp->mb[8] = MSW(risc_addr);
  4105. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  4106. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  4107. mcp->tov = 30;
  4108. mcp->flags = 0;
  4109. rval = qla2x00_mailbox_command(vha, mcp);
  4110. if (rval != QLA_SUCCESS) {
  4111. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  4112. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4113. } else {
  4114. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  4115. "Done %s.\n", __func__);
  4116. *data = mcp->mb[3] << 16 | mcp->mb[2];
  4117. }
  4118. return rval;
  4119. }
  4120. int
  4121. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  4122. uint16_t *mresp)
  4123. {
  4124. int rval;
  4125. mbx_cmd_t mc;
  4126. mbx_cmd_t *mcp = &mc;
  4127. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  4128. "Entered %s.\n", __func__);
  4129. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4130. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  4131. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  4132. /* transfer count */
  4133. mcp->mb[10] = LSW(mreq->transfer_size);
  4134. mcp->mb[11] = MSW(mreq->transfer_size);
  4135. /* send data address */
  4136. mcp->mb[14] = LSW(mreq->send_dma);
  4137. mcp->mb[15] = MSW(mreq->send_dma);
  4138. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  4139. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  4140. /* receive data address */
  4141. mcp->mb[16] = LSW(mreq->rcv_dma);
  4142. mcp->mb[17] = MSW(mreq->rcv_dma);
  4143. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  4144. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  4145. /* Iteration count */
  4146. mcp->mb[18] = LSW(mreq->iteration_count);
  4147. mcp->mb[19] = MSW(mreq->iteration_count);
  4148. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  4149. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  4150. if (IS_CNA_CAPABLE(vha->hw))
  4151. mcp->out_mb |= MBX_2;
  4152. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  4153. mcp->buf_size = mreq->transfer_size;
  4154. mcp->tov = MBX_TOV_SECONDS;
  4155. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4156. rval = qla2x00_mailbox_command(vha, mcp);
  4157. if (rval != QLA_SUCCESS) {
  4158. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  4159. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  4160. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  4161. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  4162. } else {
  4163. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  4164. "Done %s.\n", __func__);
  4165. }
  4166. /* Copy mailbox information */
  4167. memcpy( mresp, mcp->mb, 64);
  4168. return rval;
  4169. }
  4170. int
  4171. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  4172. uint16_t *mresp)
  4173. {
  4174. int rval;
  4175. mbx_cmd_t mc;
  4176. mbx_cmd_t *mcp = &mc;
  4177. struct qla_hw_data *ha = vha->hw;
  4178. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  4179. "Entered %s.\n", __func__);
  4180. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4181. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  4182. /* BIT_6 specifies 64bit address */
  4183. mcp->mb[1] = mreq->options | BIT_15 | BIT_6;
  4184. if (IS_CNA_CAPABLE(ha)) {
  4185. mcp->mb[2] = vha->fcoe_fcf_idx;
  4186. }
  4187. mcp->mb[16] = LSW(mreq->rcv_dma);
  4188. mcp->mb[17] = MSW(mreq->rcv_dma);
  4189. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  4190. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  4191. mcp->mb[10] = LSW(mreq->transfer_size);
  4192. mcp->mb[14] = LSW(mreq->send_dma);
  4193. mcp->mb[15] = MSW(mreq->send_dma);
  4194. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  4195. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  4196. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  4197. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  4198. if (IS_CNA_CAPABLE(ha))
  4199. mcp->out_mb |= MBX_2;
  4200. mcp->in_mb = MBX_0;
  4201. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  4202. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  4203. mcp->in_mb |= MBX_1;
  4204. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  4205. mcp->in_mb |= MBX_3;
  4206. mcp->tov = MBX_TOV_SECONDS;
  4207. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4208. mcp->buf_size = mreq->transfer_size;
  4209. rval = qla2x00_mailbox_command(vha, mcp);
  4210. if (rval != QLA_SUCCESS) {
  4211. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  4212. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4213. rval, mcp->mb[0], mcp->mb[1]);
  4214. } else {
  4215. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  4216. "Done %s.\n", __func__);
  4217. }
  4218. /* Copy mailbox information */
  4219. memcpy(mresp, mcp->mb, 64);
  4220. return rval;
  4221. }
  4222. int
  4223. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  4224. {
  4225. int rval;
  4226. mbx_cmd_t mc;
  4227. mbx_cmd_t *mcp = &mc;
  4228. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  4229. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  4230. mcp->mb[0] = MBC_ISP84XX_RESET;
  4231. mcp->mb[1] = enable_diagnostic;
  4232. mcp->out_mb = MBX_1|MBX_0;
  4233. mcp->in_mb = MBX_1|MBX_0;
  4234. mcp->tov = MBX_TOV_SECONDS;
  4235. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4236. rval = qla2x00_mailbox_command(vha, mcp);
  4237. if (rval != QLA_SUCCESS)
  4238. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  4239. else
  4240. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  4241. "Done %s.\n", __func__);
  4242. return rval;
  4243. }
  4244. int
  4245. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  4246. {
  4247. int rval;
  4248. mbx_cmd_t mc;
  4249. mbx_cmd_t *mcp = &mc;
  4250. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  4251. "Entered %s.\n", __func__);
  4252. if (!IS_FWI2_CAPABLE(vha->hw))
  4253. return QLA_FUNCTION_FAILED;
  4254. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  4255. mcp->mb[1] = LSW(risc_addr);
  4256. mcp->mb[2] = LSW(data);
  4257. mcp->mb[3] = MSW(data);
  4258. mcp->mb[8] = MSW(risc_addr);
  4259. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  4260. mcp->in_mb = MBX_0;
  4261. mcp->tov = 30;
  4262. mcp->flags = 0;
  4263. rval = qla2x00_mailbox_command(vha, mcp);
  4264. if (rval != QLA_SUCCESS) {
  4265. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  4266. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4267. } else {
  4268. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  4269. "Done %s.\n", __func__);
  4270. }
  4271. return rval;
  4272. }
  4273. int
  4274. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  4275. {
  4276. int rval;
  4277. uint32_t stat, timer;
  4278. uint16_t mb0 = 0;
  4279. struct qla_hw_data *ha = vha->hw;
  4280. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  4281. rval = QLA_SUCCESS;
  4282. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  4283. "Entered %s.\n", __func__);
  4284. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  4285. /* Write the MBC data to the registers */
  4286. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  4287. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  4288. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  4289. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  4290. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  4291. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  4292. /* Poll for MBC interrupt */
  4293. for (timer = 6000000; timer; timer--) {
  4294. /* Check for pending interrupts. */
  4295. stat = RD_REG_DWORD(&reg->host_status);
  4296. if (stat & HSRX_RISC_INT) {
  4297. stat &= 0xff;
  4298. if (stat == 0x1 || stat == 0x2 ||
  4299. stat == 0x10 || stat == 0x11) {
  4300. set_bit(MBX_INTERRUPT,
  4301. &ha->mbx_cmd_flags);
  4302. mb0 = RD_REG_WORD(&reg->mailbox0);
  4303. WRT_REG_DWORD(&reg->hccr,
  4304. HCCRX_CLR_RISC_INT);
  4305. RD_REG_DWORD(&reg->hccr);
  4306. break;
  4307. }
  4308. }
  4309. udelay(5);
  4310. }
  4311. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  4312. rval = mb0 & MBS_MASK;
  4313. else
  4314. rval = QLA_FUNCTION_FAILED;
  4315. if (rval != QLA_SUCCESS) {
  4316. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  4317. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  4318. } else {
  4319. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  4320. "Done %s.\n", __func__);
  4321. }
  4322. return rval;
  4323. }
  4324. int
  4325. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  4326. {
  4327. int rval;
  4328. mbx_cmd_t mc;
  4329. mbx_cmd_t *mcp = &mc;
  4330. struct qla_hw_data *ha = vha->hw;
  4331. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  4332. "Entered %s.\n", __func__);
  4333. if (!IS_FWI2_CAPABLE(ha))
  4334. return QLA_FUNCTION_FAILED;
  4335. mcp->mb[0] = MBC_DATA_RATE;
  4336. mcp->mb[1] = 0;
  4337. mcp->out_mb = MBX_1|MBX_0;
  4338. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4339. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  4340. mcp->in_mb |= MBX_3;
  4341. mcp->tov = MBX_TOV_SECONDS;
  4342. mcp->flags = 0;
  4343. rval = qla2x00_mailbox_command(vha, mcp);
  4344. if (rval != QLA_SUCCESS) {
  4345. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  4346. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4347. } else {
  4348. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  4349. "Done %s.\n", __func__);
  4350. if (mcp->mb[1] != 0x7)
  4351. ha->link_data_rate = mcp->mb[1];
  4352. }
  4353. return rval;
  4354. }
  4355. int
  4356. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4357. {
  4358. int rval;
  4359. mbx_cmd_t mc;
  4360. mbx_cmd_t *mcp = &mc;
  4361. struct qla_hw_data *ha = vha->hw;
  4362. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  4363. "Entered %s.\n", __func__);
  4364. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) && !IS_QLA8044(ha) &&
  4365. !IS_QLA27XX(ha))
  4366. return QLA_FUNCTION_FAILED;
  4367. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  4368. mcp->out_mb = MBX_0;
  4369. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4370. mcp->tov = MBX_TOV_SECONDS;
  4371. mcp->flags = 0;
  4372. rval = qla2x00_mailbox_command(vha, mcp);
  4373. if (rval != QLA_SUCCESS) {
  4374. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  4375. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4376. } else {
  4377. /* Copy all bits to preserve original value */
  4378. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  4379. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  4380. "Done %s.\n", __func__);
  4381. }
  4382. return rval;
  4383. }
  4384. int
  4385. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4386. {
  4387. int rval;
  4388. mbx_cmd_t mc;
  4389. mbx_cmd_t *mcp = &mc;
  4390. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  4391. "Entered %s.\n", __func__);
  4392. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  4393. /* Copy all bits to preserve original setting */
  4394. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  4395. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4396. mcp->in_mb = MBX_0;
  4397. mcp->tov = MBX_TOV_SECONDS;
  4398. mcp->flags = 0;
  4399. rval = qla2x00_mailbox_command(vha, mcp);
  4400. if (rval != QLA_SUCCESS) {
  4401. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  4402. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4403. } else
  4404. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  4405. "Done %s.\n", __func__);
  4406. return rval;
  4407. }
  4408. int
  4409. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  4410. uint16_t *mb)
  4411. {
  4412. int rval;
  4413. mbx_cmd_t mc;
  4414. mbx_cmd_t *mcp = &mc;
  4415. struct qla_hw_data *ha = vha->hw;
  4416. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  4417. "Entered %s.\n", __func__);
  4418. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  4419. return QLA_FUNCTION_FAILED;
  4420. mcp->mb[0] = MBC_PORT_PARAMS;
  4421. mcp->mb[1] = loop_id;
  4422. if (ha->flags.fcp_prio_enabled)
  4423. mcp->mb[2] = BIT_1;
  4424. else
  4425. mcp->mb[2] = BIT_2;
  4426. mcp->mb[4] = priority & 0xf;
  4427. mcp->mb[9] = vha->vp_idx;
  4428. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4429. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4430. mcp->tov = 30;
  4431. mcp->flags = 0;
  4432. rval = qla2x00_mailbox_command(vha, mcp);
  4433. if (mb != NULL) {
  4434. mb[0] = mcp->mb[0];
  4435. mb[1] = mcp->mb[1];
  4436. mb[3] = mcp->mb[3];
  4437. mb[4] = mcp->mb[4];
  4438. }
  4439. if (rval != QLA_SUCCESS) {
  4440. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  4441. } else {
  4442. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  4443. "Done %s.\n", __func__);
  4444. }
  4445. return rval;
  4446. }
  4447. int
  4448. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
  4449. {
  4450. int rval = QLA_FUNCTION_FAILED;
  4451. struct qla_hw_data *ha = vha->hw;
  4452. uint8_t byte;
  4453. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha)) {
  4454. ql_dbg(ql_dbg_mbx, vha, 0x1150,
  4455. "Thermal not supported by this card.\n");
  4456. return rval;
  4457. }
  4458. if (IS_QLA25XX(ha)) {
  4459. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  4460. ha->pdev->subsystem_device == 0x0175) {
  4461. rval = qla2x00_read_sfp(vha, 0, &byte,
  4462. 0x98, 0x1, 1, BIT_13|BIT_0);
  4463. *temp = byte;
  4464. return rval;
  4465. }
  4466. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  4467. ha->pdev->subsystem_device == 0x338e) {
  4468. rval = qla2x00_read_sfp(vha, 0, &byte,
  4469. 0x98, 0x1, 1, BIT_15|BIT_14|BIT_0);
  4470. *temp = byte;
  4471. return rval;
  4472. }
  4473. ql_dbg(ql_dbg_mbx, vha, 0x10c9,
  4474. "Thermal not supported by this card.\n");
  4475. return rval;
  4476. }
  4477. if (IS_QLA82XX(ha)) {
  4478. *temp = qla82xx_read_temperature(vha);
  4479. rval = QLA_SUCCESS;
  4480. return rval;
  4481. } else if (IS_QLA8044(ha)) {
  4482. *temp = qla8044_read_temperature(vha);
  4483. rval = QLA_SUCCESS;
  4484. return rval;
  4485. }
  4486. rval = qla2x00_read_asic_temperature(vha, temp);
  4487. return rval;
  4488. }
  4489. int
  4490. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  4491. {
  4492. int rval;
  4493. struct qla_hw_data *ha = vha->hw;
  4494. mbx_cmd_t mc;
  4495. mbx_cmd_t *mcp = &mc;
  4496. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  4497. "Entered %s.\n", __func__);
  4498. if (!IS_FWI2_CAPABLE(ha))
  4499. return QLA_FUNCTION_FAILED;
  4500. memset(mcp, 0, sizeof(mbx_cmd_t));
  4501. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4502. mcp->mb[1] = 1;
  4503. mcp->out_mb = MBX_1|MBX_0;
  4504. mcp->in_mb = MBX_0;
  4505. mcp->tov = 30;
  4506. mcp->flags = 0;
  4507. rval = qla2x00_mailbox_command(vha, mcp);
  4508. if (rval != QLA_SUCCESS) {
  4509. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  4510. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4511. } else {
  4512. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  4513. "Done %s.\n", __func__);
  4514. }
  4515. return rval;
  4516. }
  4517. int
  4518. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  4519. {
  4520. int rval;
  4521. struct qla_hw_data *ha = vha->hw;
  4522. mbx_cmd_t mc;
  4523. mbx_cmd_t *mcp = &mc;
  4524. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  4525. "Entered %s.\n", __func__);
  4526. if (!IS_P3P_TYPE(ha))
  4527. return QLA_FUNCTION_FAILED;
  4528. memset(mcp, 0, sizeof(mbx_cmd_t));
  4529. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4530. mcp->mb[1] = 0;
  4531. mcp->out_mb = MBX_1|MBX_0;
  4532. mcp->in_mb = MBX_0;
  4533. mcp->tov = 30;
  4534. mcp->flags = 0;
  4535. rval = qla2x00_mailbox_command(vha, mcp);
  4536. if (rval != QLA_SUCCESS) {
  4537. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  4538. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4539. } else {
  4540. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  4541. "Done %s.\n", __func__);
  4542. }
  4543. return rval;
  4544. }
  4545. int
  4546. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  4547. {
  4548. struct qla_hw_data *ha = vha->hw;
  4549. mbx_cmd_t mc;
  4550. mbx_cmd_t *mcp = &mc;
  4551. int rval = QLA_FUNCTION_FAILED;
  4552. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  4553. "Entered %s.\n", __func__);
  4554. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4555. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4556. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4557. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  4558. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  4559. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4560. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  4561. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4562. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4563. mcp->tov = MBX_TOV_SECONDS;
  4564. rval = qla2x00_mailbox_command(vha, mcp);
  4565. /* Always copy back return mailbox values. */
  4566. if (rval != QLA_SUCCESS) {
  4567. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  4568. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4569. (mcp->mb[1] << 16) | mcp->mb[0],
  4570. (mcp->mb[3] << 16) | mcp->mb[2]);
  4571. } else {
  4572. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  4573. "Done %s.\n", __func__);
  4574. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  4575. if (!ha->md_template_size) {
  4576. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  4577. "Null template size obtained.\n");
  4578. rval = QLA_FUNCTION_FAILED;
  4579. }
  4580. }
  4581. return rval;
  4582. }
  4583. int
  4584. qla82xx_md_get_template(scsi_qla_host_t *vha)
  4585. {
  4586. struct qla_hw_data *ha = vha->hw;
  4587. mbx_cmd_t mc;
  4588. mbx_cmd_t *mcp = &mc;
  4589. int rval = QLA_FUNCTION_FAILED;
  4590. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  4591. "Entered %s.\n", __func__);
  4592. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4593. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4594. if (!ha->md_tmplt_hdr) {
  4595. ql_log(ql_log_warn, vha, 0x1124,
  4596. "Unable to allocate memory for Minidump template.\n");
  4597. return rval;
  4598. }
  4599. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4600. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4601. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4602. mcp->mb[2] = LSW(RQST_TMPLT);
  4603. mcp->mb[3] = MSW(RQST_TMPLT);
  4604. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  4605. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  4606. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  4607. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  4608. mcp->mb[8] = LSW(ha->md_template_size);
  4609. mcp->mb[9] = MSW(ha->md_template_size);
  4610. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4611. mcp->tov = MBX_TOV_SECONDS;
  4612. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4613. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4614. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4615. rval = qla2x00_mailbox_command(vha, mcp);
  4616. if (rval != QLA_SUCCESS) {
  4617. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  4618. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4619. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4620. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4621. } else
  4622. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  4623. "Done %s.\n", __func__);
  4624. return rval;
  4625. }
  4626. int
  4627. qla8044_md_get_template(scsi_qla_host_t *vha)
  4628. {
  4629. struct qla_hw_data *ha = vha->hw;
  4630. mbx_cmd_t mc;
  4631. mbx_cmd_t *mcp = &mc;
  4632. int rval = QLA_FUNCTION_FAILED;
  4633. int offset = 0, size = MINIDUMP_SIZE_36K;
  4634. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11f,
  4635. "Entered %s.\n", __func__);
  4636. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4637. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4638. if (!ha->md_tmplt_hdr) {
  4639. ql_log(ql_log_warn, vha, 0xb11b,
  4640. "Unable to allocate memory for Minidump template.\n");
  4641. return rval;
  4642. }
  4643. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4644. while (offset < ha->md_template_size) {
  4645. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4646. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4647. mcp->mb[2] = LSW(RQST_TMPLT);
  4648. mcp->mb[3] = MSW(RQST_TMPLT);
  4649. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4650. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4651. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4652. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4653. mcp->mb[8] = LSW(size);
  4654. mcp->mb[9] = MSW(size);
  4655. mcp->mb[10] = offset & 0x0000FFFF;
  4656. mcp->mb[11] = offset & 0xFFFF0000;
  4657. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4658. mcp->tov = MBX_TOV_SECONDS;
  4659. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4660. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4661. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4662. rval = qla2x00_mailbox_command(vha, mcp);
  4663. if (rval != QLA_SUCCESS) {
  4664. ql_dbg(ql_dbg_mbx, vha, 0xb11c,
  4665. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4666. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4667. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4668. return rval;
  4669. } else
  4670. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11d,
  4671. "Done %s.\n", __func__);
  4672. offset = offset + size;
  4673. }
  4674. return rval;
  4675. }
  4676. int
  4677. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4678. {
  4679. int rval;
  4680. struct qla_hw_data *ha = vha->hw;
  4681. mbx_cmd_t mc;
  4682. mbx_cmd_t *mcp = &mc;
  4683. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4684. return QLA_FUNCTION_FAILED;
  4685. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  4686. "Entered %s.\n", __func__);
  4687. memset(mcp, 0, sizeof(mbx_cmd_t));
  4688. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4689. mcp->mb[1] = led_cfg[0];
  4690. mcp->mb[2] = led_cfg[1];
  4691. if (IS_QLA8031(ha)) {
  4692. mcp->mb[3] = led_cfg[2];
  4693. mcp->mb[4] = led_cfg[3];
  4694. mcp->mb[5] = led_cfg[4];
  4695. mcp->mb[6] = led_cfg[5];
  4696. }
  4697. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4698. if (IS_QLA8031(ha))
  4699. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4700. mcp->in_mb = MBX_0;
  4701. mcp->tov = 30;
  4702. mcp->flags = 0;
  4703. rval = qla2x00_mailbox_command(vha, mcp);
  4704. if (rval != QLA_SUCCESS) {
  4705. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  4706. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4707. } else {
  4708. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  4709. "Done %s.\n", __func__);
  4710. }
  4711. return rval;
  4712. }
  4713. int
  4714. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4715. {
  4716. int rval;
  4717. struct qla_hw_data *ha = vha->hw;
  4718. mbx_cmd_t mc;
  4719. mbx_cmd_t *mcp = &mc;
  4720. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4721. return QLA_FUNCTION_FAILED;
  4722. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  4723. "Entered %s.\n", __func__);
  4724. memset(mcp, 0, sizeof(mbx_cmd_t));
  4725. mcp->mb[0] = MBC_GET_LED_CONFIG;
  4726. mcp->out_mb = MBX_0;
  4727. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4728. if (IS_QLA8031(ha))
  4729. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4730. mcp->tov = 30;
  4731. mcp->flags = 0;
  4732. rval = qla2x00_mailbox_command(vha, mcp);
  4733. if (rval != QLA_SUCCESS) {
  4734. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  4735. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4736. } else {
  4737. led_cfg[0] = mcp->mb[1];
  4738. led_cfg[1] = mcp->mb[2];
  4739. if (IS_QLA8031(ha)) {
  4740. led_cfg[2] = mcp->mb[3];
  4741. led_cfg[3] = mcp->mb[4];
  4742. led_cfg[4] = mcp->mb[5];
  4743. led_cfg[5] = mcp->mb[6];
  4744. }
  4745. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  4746. "Done %s.\n", __func__);
  4747. }
  4748. return rval;
  4749. }
  4750. int
  4751. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  4752. {
  4753. int rval;
  4754. struct qla_hw_data *ha = vha->hw;
  4755. mbx_cmd_t mc;
  4756. mbx_cmd_t *mcp = &mc;
  4757. if (!IS_P3P_TYPE(ha))
  4758. return QLA_FUNCTION_FAILED;
  4759. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  4760. "Entered %s.\n", __func__);
  4761. memset(mcp, 0, sizeof(mbx_cmd_t));
  4762. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4763. if (enable)
  4764. mcp->mb[7] = 0xE;
  4765. else
  4766. mcp->mb[7] = 0xD;
  4767. mcp->out_mb = MBX_7|MBX_0;
  4768. mcp->in_mb = MBX_0;
  4769. mcp->tov = MBX_TOV_SECONDS;
  4770. mcp->flags = 0;
  4771. rval = qla2x00_mailbox_command(vha, mcp);
  4772. if (rval != QLA_SUCCESS) {
  4773. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  4774. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4775. } else {
  4776. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  4777. "Done %s.\n", __func__);
  4778. }
  4779. return rval;
  4780. }
  4781. int
  4782. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  4783. {
  4784. int rval;
  4785. struct qla_hw_data *ha = vha->hw;
  4786. mbx_cmd_t mc;
  4787. mbx_cmd_t *mcp = &mc;
  4788. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4789. return QLA_FUNCTION_FAILED;
  4790. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  4791. "Entered %s.\n", __func__);
  4792. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  4793. mcp->mb[1] = LSW(reg);
  4794. mcp->mb[2] = MSW(reg);
  4795. mcp->mb[3] = LSW(data);
  4796. mcp->mb[4] = MSW(data);
  4797. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4798. mcp->in_mb = MBX_1|MBX_0;
  4799. mcp->tov = MBX_TOV_SECONDS;
  4800. mcp->flags = 0;
  4801. rval = qla2x00_mailbox_command(vha, mcp);
  4802. if (rval != QLA_SUCCESS) {
  4803. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  4804. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4805. } else {
  4806. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  4807. "Done %s.\n", __func__);
  4808. }
  4809. return rval;
  4810. }
  4811. int
  4812. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  4813. {
  4814. int rval;
  4815. struct qla_hw_data *ha = vha->hw;
  4816. mbx_cmd_t mc;
  4817. mbx_cmd_t *mcp = &mc;
  4818. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  4819. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  4820. "Implicit LOGO Unsupported.\n");
  4821. return QLA_FUNCTION_FAILED;
  4822. }
  4823. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  4824. "Entering %s.\n", __func__);
  4825. /* Perform Implicit LOGO. */
  4826. mcp->mb[0] = MBC_PORT_LOGOUT;
  4827. mcp->mb[1] = fcport->loop_id;
  4828. mcp->mb[10] = BIT_15;
  4829. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  4830. mcp->in_mb = MBX_0;
  4831. mcp->tov = MBX_TOV_SECONDS;
  4832. mcp->flags = 0;
  4833. rval = qla2x00_mailbox_command(vha, mcp);
  4834. if (rval != QLA_SUCCESS)
  4835. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  4836. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4837. else
  4838. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  4839. "Done %s.\n", __func__);
  4840. return rval;
  4841. }
  4842. int
  4843. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  4844. {
  4845. int rval;
  4846. mbx_cmd_t mc;
  4847. mbx_cmd_t *mcp = &mc;
  4848. struct qla_hw_data *ha = vha->hw;
  4849. unsigned long retry_max_time = jiffies + (2 * HZ);
  4850. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4851. return QLA_FUNCTION_FAILED;
  4852. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  4853. retry_rd_reg:
  4854. mcp->mb[0] = MBC_READ_REMOTE_REG;
  4855. mcp->mb[1] = LSW(reg);
  4856. mcp->mb[2] = MSW(reg);
  4857. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4858. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4859. mcp->tov = MBX_TOV_SECONDS;
  4860. mcp->flags = 0;
  4861. rval = qla2x00_mailbox_command(vha, mcp);
  4862. if (rval != QLA_SUCCESS) {
  4863. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  4864. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4865. rval, mcp->mb[0], mcp->mb[1]);
  4866. } else {
  4867. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  4868. if (*data == QLA8XXX_BAD_VALUE) {
  4869. /*
  4870. * During soft-reset CAMRAM register reads might
  4871. * return 0xbad0bad0. So retry for MAX of 2 sec
  4872. * while reading camram registers.
  4873. */
  4874. if (time_after(jiffies, retry_max_time)) {
  4875. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  4876. "Failure to read CAMRAM register. "
  4877. "data=0x%x.\n", *data);
  4878. return QLA_FUNCTION_FAILED;
  4879. }
  4880. msleep(100);
  4881. goto retry_rd_reg;
  4882. }
  4883. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  4884. }
  4885. return rval;
  4886. }
  4887. int
  4888. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  4889. {
  4890. int rval;
  4891. mbx_cmd_t mc;
  4892. mbx_cmd_t *mcp = &mc;
  4893. struct qla_hw_data *ha = vha->hw;
  4894. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4895. return QLA_FUNCTION_FAILED;
  4896. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  4897. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  4898. mcp->out_mb = MBX_0;
  4899. mcp->in_mb = MBX_1|MBX_0;
  4900. mcp->tov = MBX_TOV_SECONDS;
  4901. mcp->flags = 0;
  4902. rval = qla2x00_mailbox_command(vha, mcp);
  4903. if (rval != QLA_SUCCESS) {
  4904. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  4905. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4906. rval, mcp->mb[0], mcp->mb[1]);
  4907. ha->isp_ops->fw_dump(vha, 0);
  4908. } else {
  4909. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  4910. }
  4911. return rval;
  4912. }
  4913. int
  4914. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  4915. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  4916. {
  4917. int rval;
  4918. mbx_cmd_t mc;
  4919. mbx_cmd_t *mcp = &mc;
  4920. uint8_t subcode = (uint8_t)options;
  4921. struct qla_hw_data *ha = vha->hw;
  4922. if (!IS_QLA8031(ha))
  4923. return QLA_FUNCTION_FAILED;
  4924. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  4925. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  4926. mcp->mb[1] = options;
  4927. mcp->out_mb = MBX_1|MBX_0;
  4928. if (subcode & BIT_2) {
  4929. mcp->mb[2] = LSW(start_addr);
  4930. mcp->mb[3] = MSW(start_addr);
  4931. mcp->mb[4] = LSW(end_addr);
  4932. mcp->mb[5] = MSW(end_addr);
  4933. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  4934. }
  4935. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4936. if (!(subcode & (BIT_2 | BIT_5)))
  4937. mcp->in_mb |= MBX_4|MBX_3;
  4938. mcp->tov = MBX_TOV_SECONDS;
  4939. mcp->flags = 0;
  4940. rval = qla2x00_mailbox_command(vha, mcp);
  4941. if (rval != QLA_SUCCESS) {
  4942. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  4943. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  4944. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  4945. mcp->mb[4]);
  4946. ha->isp_ops->fw_dump(vha, 0);
  4947. } else {
  4948. if (subcode & BIT_5)
  4949. *sector_size = mcp->mb[1];
  4950. else if (subcode & (BIT_6 | BIT_7)) {
  4951. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  4952. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4953. } else if (subcode & (BIT_3 | BIT_4)) {
  4954. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  4955. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4956. }
  4957. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  4958. }
  4959. return rval;
  4960. }
  4961. int
  4962. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  4963. uint32_t size)
  4964. {
  4965. int rval;
  4966. mbx_cmd_t mc;
  4967. mbx_cmd_t *mcp = &mc;
  4968. if (!IS_MCTP_CAPABLE(vha->hw))
  4969. return QLA_FUNCTION_FAILED;
  4970. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  4971. "Entered %s.\n", __func__);
  4972. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  4973. mcp->mb[1] = LSW(addr);
  4974. mcp->mb[2] = MSW(req_dma);
  4975. mcp->mb[3] = LSW(req_dma);
  4976. mcp->mb[4] = MSW(size);
  4977. mcp->mb[5] = LSW(size);
  4978. mcp->mb[6] = MSW(MSD(req_dma));
  4979. mcp->mb[7] = LSW(MSD(req_dma));
  4980. mcp->mb[8] = MSW(addr);
  4981. /* Setting RAM ID to valid */
  4982. mcp->mb[10] |= BIT_7;
  4983. /* For MCTP RAM ID is 0x40 */
  4984. mcp->mb[10] |= 0x40;
  4985. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  4986. MBX_0;
  4987. mcp->in_mb = MBX_0;
  4988. mcp->tov = MBX_TOV_SECONDS;
  4989. mcp->flags = 0;
  4990. rval = qla2x00_mailbox_command(vha, mcp);
  4991. if (rval != QLA_SUCCESS) {
  4992. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  4993. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4994. } else {
  4995. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  4996. "Done %s.\n", __func__);
  4997. }
  4998. return rval;
  4999. }
  5000. int
  5001. qla26xx_dport_diagnostics(scsi_qla_host_t *vha,
  5002. void *dd_buf, uint size, uint options)
  5003. {
  5004. int rval;
  5005. mbx_cmd_t mc;
  5006. mbx_cmd_t *mcp = &mc;
  5007. dma_addr_t dd_dma;
  5008. if (!IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw))
  5009. return QLA_FUNCTION_FAILED;
  5010. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1192,
  5011. "Entered %s.\n", __func__);
  5012. dd_dma = dma_map_single(&vha->hw->pdev->dev,
  5013. dd_buf, size, DMA_FROM_DEVICE);
  5014. if (!dd_dma) {
  5015. ql_log(ql_log_warn, vha, 0x1194, "Failed to map dma buffer.\n");
  5016. return QLA_MEMORY_ALLOC_FAILED;
  5017. }
  5018. memset(dd_buf, 0, size);
  5019. mcp->mb[0] = MBC_DPORT_DIAGNOSTICS;
  5020. mcp->mb[1] = options;
  5021. mcp->mb[2] = MSW(LSD(dd_dma));
  5022. mcp->mb[3] = LSW(LSD(dd_dma));
  5023. mcp->mb[6] = MSW(MSD(dd_dma));
  5024. mcp->mb[7] = LSW(MSD(dd_dma));
  5025. mcp->mb[8] = size;
  5026. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  5027. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  5028. mcp->buf_size = size;
  5029. mcp->flags = MBX_DMA_IN;
  5030. mcp->tov = MBX_TOV_SECONDS * 4;
  5031. rval = qla2x00_mailbox_command(vha, mcp);
  5032. if (rval != QLA_SUCCESS) {
  5033. ql_dbg(ql_dbg_mbx, vha, 0x1195, "Failed=%x.\n", rval);
  5034. } else {
  5035. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1196,
  5036. "Done %s.\n", __func__);
  5037. }
  5038. dma_unmap_single(&vha->hw->pdev->dev, dd_dma,
  5039. size, DMA_FROM_DEVICE);
  5040. return rval;
  5041. }