123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624 |
- #ifndef HPSA_H
- #define HPSA_H
- #include <scsi/scsicam.h>
- #define IO_OK 0
- #define IO_ERROR 1
- struct ctlr_info;
- struct access_method {
- void (*submit_command)(struct ctlr_info *h,
- struct CommandList *c);
- void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
- bool (*intr_pending)(struct ctlr_info *h);
- unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
- };
- struct hpsa_sas_node {
- struct device *parent_dev;
- struct list_head port_list_head;
- };
- struct hpsa_sas_port {
- struct list_head port_list_entry;
- u64 sas_address;
- struct sas_port *port;
- int next_phy_index;
- struct list_head phy_list_head;
- struct hpsa_sas_node *parent_node;
- struct sas_rphy *rphy;
- };
- struct hpsa_sas_phy {
- struct list_head phy_list_entry;
- struct sas_phy *phy;
- struct hpsa_sas_port *parent_port;
- bool added_to_port;
- };
- struct hpsa_scsi_dev_t {
- unsigned int devtype;
- int bus, target, lun;
- unsigned char scsi3addr[8];
- u8 physical_device : 1;
- u8 expose_device;
- u8 removed : 1;
- #define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
- unsigned char device_id[16];
- u64 sas_address;
- unsigned char vendor[8];
- unsigned char model[16];
- unsigned char rev;
- unsigned char raid_level;
- unsigned char volume_offline;
- u16 queue_depth;
- atomic_t reset_cmds_out;
- atomic_t ioaccel_cmds_out;
- u32 ioaccel_handle;
- u8 active_path_index;
- u8 path_map;
- u8 bay;
- u8 box[8];
- u16 phys_connector[8];
- int offload_config;
- int offload_enabled;
- int offload_to_be_enabled;
- int hba_ioaccel_enabled;
- int offload_to_mirror;
- struct raid_map_data raid_map;
-
- struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
- int nphysical_disks;
- int supports_aborts;
- struct hpsa_sas_port *sas_port;
- int external;
- };
- struct reply_queue_buffer {
- u64 *head;
- size_t size;
- u8 wraparound;
- u32 current_entry;
- dma_addr_t busaddr;
- };
- #pragma pack(1)
- struct bmic_controller_parameters {
- u8 led_flags;
- u8 enable_command_list_verification;
- u8 backed_out_write_drives;
- u16 stripes_for_parity;
- u8 parity_distribution_mode_flags;
- u16 max_driver_requests;
- u16 elevator_trend_count;
- u8 disable_elevator;
- u8 force_scan_complete;
- u8 scsi_transfer_mode;
- u8 force_narrow;
- u8 rebuild_priority;
- u8 expand_priority;
- u8 host_sdb_asic_fix;
- u8 pdpi_burst_from_host_disabled;
- char software_name[64];
- char hardware_name[32];
- u8 bridge_revision;
- u8 snapshot_priority;
- u32 os_specific;
- u8 post_prompt_timeout;
- u8 automatic_drive_slamming;
- u8 reserved1;
- u8 nvram_flags;
- u8 cache_nvram_flags;
- u8 drive_config_flags;
- u16 reserved2;
- u8 temp_warning_level;
- u8 temp_shutdown_level;
- u8 temp_condition_reset;
- u8 max_coalesce_commands;
- u32 max_coalesce_delay;
- u8 orca_password[4];
- u8 access_id[16];
- u8 reserved[356];
- };
- #pragma pack()
- struct ctlr_info {
- int ctlr;
- char devname[8];
- char *product_name;
- struct pci_dev *pdev;
- u32 board_id;
- u64 sas_address;
- void __iomem *vaddr;
- unsigned long paddr;
- int nr_cmds;
- #define HPSA_CMDS_RESERVED_FOR_ABORTS 2
- #define HPSA_CMDS_RESERVED_FOR_DRIVER 1
- struct CfgTable __iomem *cfgtable;
- int interrupts_enabled;
- int max_commands;
- atomic_t commands_outstanding;
- # define PERF_MODE_INT 0
- # define DOORBELL_INT 1
- # define SIMPLE_MODE_INT 2
- # define MEMQ_MODE_INT 3
- unsigned int intr[MAX_REPLY_QUEUES];
- unsigned int msix_vector;
- unsigned int msi_vector;
- int intr_mode;
- struct access_method access;
-
- unsigned int Qdepth;
- unsigned int maxSG;
- spinlock_t lock;
- int maxsgentries;
- u8 max_cmd_sg_entries;
- int chainsize;
- struct SGDescriptor **cmd_sg_list;
- struct ioaccel2_sg_element **ioaccel2_cmd_sg_list;
-
- struct CommandList *cmd_pool;
- dma_addr_t cmd_pool_dhandle;
- struct io_accel1_cmd *ioaccel_cmd_pool;
- dma_addr_t ioaccel_cmd_pool_dhandle;
- struct io_accel2_cmd *ioaccel2_cmd_pool;
- dma_addr_t ioaccel2_cmd_pool_dhandle;
- struct ErrorInfo *errinfo_pool;
- dma_addr_t errinfo_pool_dhandle;
- unsigned long *cmd_pool_bits;
- int scan_finished;
- spinlock_t scan_lock;
- wait_queue_head_t scan_wait_queue;
- struct Scsi_Host *scsi_host;
- spinlock_t devlock;
- int ndevices;
- struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
-
- u32 trans_support;
- u32 trans_offset;
- struct TransTable_struct __iomem *transtable;
- unsigned long transMethod;
-
- #define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
- atomic_t passthru_cmds_avail;
-
- size_t reply_queue_size;
- struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
- u8 nreply_queues;
- u32 *blockFetchTable;
- u32 *ioaccel1_blockFetchTable;
- u32 *ioaccel2_blockFetchTable;
- u32 __iomem *ioaccel2_bft2_regs;
- unsigned char *hba_inquiry_data;
- u32 driver_support;
- u32 fw_support;
- int ioaccel_support;
- int ioaccel_maxsg;
- u64 last_intr_timestamp;
- u32 last_heartbeat;
- u64 last_heartbeat_timestamp;
- u32 heartbeat_sample_interval;
- atomic_t firmware_flash_in_progress;
- u32 __percpu *lockup_detected;
- struct delayed_work monitor_ctlr_work;
- struct delayed_work rescan_ctlr_work;
- int remove_in_progress;
-
- u8 q[MAX_REPLY_QUEUES];
- char intrname[MAX_REPLY_QUEUES][16];
- u32 TMFSupportFlags;
- #define HPSATMF_BITS_SUPPORTED (1 << 0)
- #define HPSATMF_PHYS_LUN_RESET (1 << 1)
- #define HPSATMF_PHYS_NEX_RESET (1 << 2)
- #define HPSATMF_PHYS_TASK_ABORT (1 << 3)
- #define HPSATMF_PHYS_TSET_ABORT (1 << 4)
- #define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
- #define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
- #define HPSATMF_PHYS_QRY_TASK (1 << 7)
- #define HPSATMF_PHYS_QRY_TSET (1 << 8)
- #define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
- #define HPSATMF_IOACCEL_ENABLED (1 << 15)
- #define HPSATMF_MASK_SUPPORTED (1 << 16)
- #define HPSATMF_LOG_LUN_RESET (1 << 17)
- #define HPSATMF_LOG_NEX_RESET (1 << 18)
- #define HPSATMF_LOG_TASK_ABORT (1 << 19)
- #define HPSATMF_LOG_TSET_ABORT (1 << 20)
- #define HPSATMF_LOG_CLEAR_ACA (1 << 21)
- #define HPSATMF_LOG_CLEAR_TSET (1 << 22)
- #define HPSATMF_LOG_QRY_TASK (1 << 23)
- #define HPSATMF_LOG_QRY_TSET (1 << 24)
- #define HPSATMF_LOG_QRY_ASYNC (1 << 25)
- u32 events;
- #define CTLR_STATE_CHANGE_EVENT (1 << 0)
- #define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1)
- #define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4)
- #define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5)
- #define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6)
- #define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30)
- #define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31)
- #define RESCAN_REQUIRED_EVENT_BITS \
- (CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
- CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
- CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
- CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
- CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
- spinlock_t offline_device_lock;
- struct list_head offline_device_list;
- int acciopath_status;
- int drv_req_rescan;
- int raid_offload_debug;
- int discovery_polling;
- struct ReportLUNdata *lastlogicals;
- int needs_abort_tags_swizzled;
- struct workqueue_struct *resubmit_wq;
- struct workqueue_struct *rescan_ctlr_wq;
- atomic_t abort_cmds_available;
- wait_queue_head_t abort_cmd_wait_queue;
- wait_queue_head_t event_sync_wait_queue;
- struct mutex reset_mutex;
- u8 reset_in_progress;
- struct hpsa_sas_node *sas_host;
- };
- struct offline_device_entry {
- unsigned char scsi3addr[8];
- struct list_head offline_list;
- };
- #define HPSA_ABORT_MSG 0
- #define HPSA_DEVICE_RESET_MSG 1
- #define HPSA_RESET_TYPE_CONTROLLER 0x00
- #define HPSA_RESET_TYPE_BUS 0x01
- #define HPSA_RESET_TYPE_LUN 0x04
- #define HPSA_PHYS_TARGET_RESET 0x99
- #define HPSA_MSG_SEND_RETRY_LIMIT 10
- #define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
- #define HPSA_MAX_POLL_TIME_SECS (20)
- #define HPSA_TUR_RETRY_LIMIT (20)
- #define HPSA_MAX_WAIT_INTERVAL_SECS (30)
- #define HPSA_BOARD_READY_WAIT_SECS (120)
- #define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
- #define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
- #define HPSA_BOARD_READY_POLL_INTERVAL \
- ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
- #define HPSA_BOARD_READY_ITERATIONS \
- ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
- HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
- #define HPSA_BOARD_NOT_READY_ITERATIONS \
- ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
- HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
- #define HPSA_POST_RESET_PAUSE_MSECS (3000)
- #define HPSA_POST_RESET_NOOP_RETRIES (12)
- #define SA5_DOORBELL 0x20
- #define SA5_REQUEST_PORT_OFFSET 0x40
- #define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
- #define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
- #define SA5_REPLY_INTR_MASK_OFFSET 0x34
- #define SA5_REPLY_PORT_OFFSET 0x44
- #define SA5_INTR_STATUS 0x30
- #define SA5_SCRATCHPAD_OFFSET 0xB0
- #define SA5_CTCFG_OFFSET 0xB4
- #define SA5_CTMEM_OFFSET 0xB8
- #define SA5_INTR_OFF 0x08
- #define SA5B_INTR_OFF 0x04
- #define SA5_INTR_PENDING 0x08
- #define SA5B_INTR_PENDING 0x04
- #define FIFO_EMPTY 0xffffffff
- #define HPSA_FIRMWARE_READY 0xffff0000
- #define HPSA_ERROR_BIT 0x02
- #define SA5_PERF_INTR_PENDING 0x04
- #define SA5_PERF_INTR_OFF 0x05
- #define SA5_OUTDB_STATUS_PERF_BIT 0x01
- #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
- #define SA5_OUTDB_CLEAR 0xA0
- #define SA5_OUTDB_CLEAR_PERF_BIT 0x01
- #define SA5_OUTDB_STATUS 0x9C
- #define HPSA_INTR_ON 1
- #define HPSA_INTR_OFF 0
- #define IOACCEL2_INBOUND_POSTQ_32 0x48
- #define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
- #define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
- #define HPSA_PHYSICAL_DEVICE_BUS 0
- #define HPSA_RAID_VOLUME_BUS 1
- #define HPSA_EXTERNAL_RAID_VOLUME_BUS 2
- #define HPSA_HBA_BUS 0
- #define HPSA_LEGACY_HBA_BUS 3
- static void SA5_submit_command(struct ctlr_info *h,
- struct CommandList *c)
- {
- writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
- (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
- }
- static void SA5_submit_command_no_read(struct ctlr_info *h,
- struct CommandList *c)
- {
- writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
- }
- static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
- struct CommandList *c)
- {
- writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
- }
- static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
- {
- if (val) {
- h->interrupts_enabled = 1;
- writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- } else {
- h->interrupts_enabled = 0;
- writel(SA5_INTR_OFF,
- h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- }
- }
- static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
- {
- if (val) {
- h->interrupts_enabled = 1;
- writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- } else {
- h->interrupts_enabled = 0;
- writel(SA5_PERF_INTR_OFF,
- h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
- }
- }
- static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
- {
- struct reply_queue_buffer *rq = &h->reply_queue[q];
- unsigned long register_value = FIFO_EMPTY;
-
- if (unlikely(!(h->msi_vector || h->msix_vector))) {
-
- (void) readl(h->vaddr + SA5_OUTDB_STATUS);
- writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
-
- (void) readl(h->vaddr + SA5_OUTDB_STATUS);
- }
- if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) {
- register_value = rq->head[rq->current_entry];
- rq->current_entry++;
- atomic_dec(&h->commands_outstanding);
- } else {
- register_value = FIFO_EMPTY;
- }
-
- if (rq->current_entry == h->max_commands) {
- rq->current_entry = 0;
- rq->wraparound ^= 1;
- }
- return register_value;
- }
- static unsigned long SA5_completed(struct ctlr_info *h,
- __attribute__((unused)) u8 q)
- {
- unsigned long register_value
- = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
- if (register_value != FIFO_EMPTY)
- atomic_dec(&h->commands_outstanding);
- #ifdef HPSA_DEBUG
- if (register_value != FIFO_EMPTY)
- dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
- register_value);
- else
- dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
- #endif
- return register_value;
- }
- static bool SA5_intr_pending(struct ctlr_info *h)
- {
- unsigned long register_value =
- readl(h->vaddr + SA5_INTR_STATUS);
- return register_value & SA5_INTR_PENDING;
- }
- static bool SA5_performant_intr_pending(struct ctlr_info *h)
- {
- unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
- if (!register_value)
- return false;
-
- register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
- return register_value & SA5_OUTDB_STATUS_PERF_BIT;
- }
- #define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
- static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
- {
- unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
- return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
- true : false;
- }
- #define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
- #define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
- #define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
- #define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
- static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
- {
- u64 register_value;
- struct reply_queue_buffer *rq = &h->reply_queue[q];
- BUG_ON(q >= h->nreply_queues);
- register_value = rq->head[rq->current_entry];
- if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
- rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
- if (++rq->current_entry == rq->size)
- rq->current_entry = 0;
-
- wmb();
- writel((q << 24) | rq->current_entry, h->vaddr +
- IOACCEL_MODE1_CONSUMER_INDEX);
- atomic_dec(&h->commands_outstanding);
- }
- return (unsigned long) register_value;
- }
- static struct access_method SA5_access = {
- SA5_submit_command,
- SA5_intr_mask,
- SA5_intr_pending,
- SA5_completed,
- };
- static struct access_method SA5_ioaccel_mode1_access = {
- SA5_submit_command,
- SA5_performant_intr_mask,
- SA5_ioaccel_mode1_intr_pending,
- SA5_ioaccel_mode1_completed,
- };
- static struct access_method SA5_ioaccel_mode2_access = {
- SA5_submit_command_ioaccel2,
- SA5_performant_intr_mask,
- SA5_performant_intr_pending,
- SA5_performant_completed,
- };
- static struct access_method SA5_performant_access = {
- SA5_submit_command,
- SA5_performant_intr_mask,
- SA5_performant_intr_pending,
- SA5_performant_completed,
- };
- static struct access_method SA5_performant_access_no_read = {
- SA5_submit_command_no_read,
- SA5_performant_intr_mask,
- SA5_performant_intr_pending,
- SA5_performant_completed,
- };
- struct board_type {
- u32 board_id;
- char *product_name;
- struct access_method *access;
- };
- #endif
|