ntb_transport.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239
  1. /*
  2. * This file is provided under a dual BSD/GPLv2 license. When using or
  3. * redistributing this file, you may do so under either license.
  4. *
  5. * GPL LICENSE SUMMARY
  6. *
  7. * Copyright(c) 2012 Intel Corporation. All rights reserved.
  8. * Copyright (C) 2015 EMC Corporation. All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * BSD LICENSE
  15. *
  16. * Copyright(c) 2012 Intel Corporation. All rights reserved.
  17. * Copyright (C) 2015 EMC Corporation. All Rights Reserved.
  18. *
  19. * Redistribution and use in source and binary forms, with or without
  20. * modification, are permitted provided that the following conditions
  21. * are met:
  22. *
  23. * * Redistributions of source code must retain the above copyright
  24. * notice, this list of conditions and the following disclaimer.
  25. * * Redistributions in binary form must reproduce the above copy
  26. * notice, this list of conditions and the following disclaimer in
  27. * the documentation and/or other materials provided with the
  28. * distribution.
  29. * * Neither the name of Intel Corporation nor the names of its
  30. * contributors may be used to endorse or promote products derived
  31. * from this software without specific prior written permission.
  32. *
  33. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  34. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  35. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  36. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  37. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  38. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  39. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  40. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  41. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  42. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  43. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  44. *
  45. * PCIe NTB Transport Linux driver
  46. *
  47. * Contact Information:
  48. * Jon Mason <jon.mason@intel.com>
  49. */
  50. #include <linux/debugfs.h>
  51. #include <linux/delay.h>
  52. #include <linux/dmaengine.h>
  53. #include <linux/dma-mapping.h>
  54. #include <linux/errno.h>
  55. #include <linux/export.h>
  56. #include <linux/interrupt.h>
  57. #include <linux/module.h>
  58. #include <linux/pci.h>
  59. #include <linux/slab.h>
  60. #include <linux/types.h>
  61. #include <linux/uaccess.h>
  62. #include "linux/ntb.h"
  63. #include "linux/ntb_transport.h"
  64. #define NTB_TRANSPORT_VERSION 4
  65. #define NTB_TRANSPORT_VER "4"
  66. #define NTB_TRANSPORT_NAME "ntb_transport"
  67. #define NTB_TRANSPORT_DESC "Software Queue-Pair Transport over NTB"
  68. MODULE_DESCRIPTION(NTB_TRANSPORT_DESC);
  69. MODULE_VERSION(NTB_TRANSPORT_VER);
  70. MODULE_LICENSE("Dual BSD/GPL");
  71. MODULE_AUTHOR("Intel Corporation");
  72. static unsigned long max_mw_size;
  73. module_param(max_mw_size, ulong, 0644);
  74. MODULE_PARM_DESC(max_mw_size, "Limit size of large memory windows");
  75. static unsigned int transport_mtu = 0x10000;
  76. module_param(transport_mtu, uint, 0644);
  77. MODULE_PARM_DESC(transport_mtu, "Maximum size of NTB transport packets");
  78. static unsigned char max_num_clients;
  79. module_param(max_num_clients, byte, 0644);
  80. MODULE_PARM_DESC(max_num_clients, "Maximum number of NTB transport clients");
  81. static unsigned int copy_bytes = 1024;
  82. module_param(copy_bytes, uint, 0644);
  83. MODULE_PARM_DESC(copy_bytes, "Threshold under which NTB will use the CPU to copy instead of DMA");
  84. static bool use_dma;
  85. module_param(use_dma, bool, 0644);
  86. MODULE_PARM_DESC(use_dma, "Use DMA engine to perform large data copy");
  87. static struct dentry *nt_debugfs_dir;
  88. struct ntb_queue_entry {
  89. /* ntb_queue list reference */
  90. struct list_head entry;
  91. /* pointers to data to be transferred */
  92. void *cb_data;
  93. void *buf;
  94. unsigned int len;
  95. unsigned int flags;
  96. int retries;
  97. int errors;
  98. unsigned int tx_index;
  99. unsigned int rx_index;
  100. struct ntb_transport_qp *qp;
  101. union {
  102. struct ntb_payload_header __iomem *tx_hdr;
  103. struct ntb_payload_header *rx_hdr;
  104. };
  105. };
  106. struct ntb_rx_info {
  107. unsigned int entry;
  108. };
  109. struct ntb_transport_qp {
  110. struct ntb_transport_ctx *transport;
  111. struct ntb_dev *ndev;
  112. void *cb_data;
  113. struct dma_chan *tx_dma_chan;
  114. struct dma_chan *rx_dma_chan;
  115. bool client_ready;
  116. bool link_is_up;
  117. bool active;
  118. u8 qp_num; /* Only 64 QP's are allowed. 0-63 */
  119. u64 qp_bit;
  120. struct ntb_rx_info __iomem *rx_info;
  121. struct ntb_rx_info *remote_rx_info;
  122. void (*tx_handler)(struct ntb_transport_qp *qp, void *qp_data,
  123. void *data, int len);
  124. struct list_head tx_free_q;
  125. spinlock_t ntb_tx_free_q_lock;
  126. void __iomem *tx_mw;
  127. dma_addr_t tx_mw_phys;
  128. unsigned int tx_index;
  129. unsigned int tx_max_entry;
  130. unsigned int tx_max_frame;
  131. void (*rx_handler)(struct ntb_transport_qp *qp, void *qp_data,
  132. void *data, int len);
  133. struct list_head rx_post_q;
  134. struct list_head rx_pend_q;
  135. struct list_head rx_free_q;
  136. /* ntb_rx_q_lock: synchronize access to rx_XXXX_q */
  137. spinlock_t ntb_rx_q_lock;
  138. void *rx_buff;
  139. unsigned int rx_index;
  140. unsigned int rx_max_entry;
  141. unsigned int rx_max_frame;
  142. unsigned int rx_alloc_entry;
  143. dma_cookie_t last_cookie;
  144. struct tasklet_struct rxc_db_work;
  145. void (*event_handler)(void *data, int status);
  146. struct delayed_work link_work;
  147. struct work_struct link_cleanup;
  148. struct dentry *debugfs_dir;
  149. struct dentry *debugfs_stats;
  150. /* Stats */
  151. u64 rx_bytes;
  152. u64 rx_pkts;
  153. u64 rx_ring_empty;
  154. u64 rx_err_no_buf;
  155. u64 rx_err_oflow;
  156. u64 rx_err_ver;
  157. u64 rx_memcpy;
  158. u64 rx_async;
  159. u64 tx_bytes;
  160. u64 tx_pkts;
  161. u64 tx_ring_full;
  162. u64 tx_err_no_buf;
  163. u64 tx_memcpy;
  164. u64 tx_async;
  165. };
  166. struct ntb_transport_mw {
  167. phys_addr_t phys_addr;
  168. resource_size_t phys_size;
  169. resource_size_t xlat_align;
  170. resource_size_t xlat_align_size;
  171. void __iomem *vbase;
  172. size_t xlat_size;
  173. size_t buff_size;
  174. void *virt_addr;
  175. dma_addr_t dma_addr;
  176. };
  177. struct ntb_transport_client_dev {
  178. struct list_head entry;
  179. struct ntb_transport_ctx *nt;
  180. struct device dev;
  181. };
  182. struct ntb_transport_ctx {
  183. struct list_head entry;
  184. struct list_head client_devs;
  185. struct ntb_dev *ndev;
  186. struct ntb_transport_mw *mw_vec;
  187. struct ntb_transport_qp *qp_vec;
  188. unsigned int mw_count;
  189. unsigned int qp_count;
  190. u64 qp_bitmap;
  191. u64 qp_bitmap_free;
  192. bool link_is_up;
  193. struct delayed_work link_work;
  194. struct work_struct link_cleanup;
  195. struct dentry *debugfs_node_dir;
  196. };
  197. enum {
  198. DESC_DONE_FLAG = BIT(0),
  199. LINK_DOWN_FLAG = BIT(1),
  200. };
  201. struct ntb_payload_header {
  202. unsigned int ver;
  203. unsigned int len;
  204. unsigned int flags;
  205. };
  206. enum {
  207. VERSION = 0,
  208. QP_LINKS,
  209. NUM_QPS,
  210. NUM_MWS,
  211. MW0_SZ_HIGH,
  212. MW0_SZ_LOW,
  213. MW1_SZ_HIGH,
  214. MW1_SZ_LOW,
  215. MAX_SPAD,
  216. };
  217. #define dev_client_dev(__dev) \
  218. container_of((__dev), struct ntb_transport_client_dev, dev)
  219. #define drv_client(__drv) \
  220. container_of((__drv), struct ntb_transport_client, driver)
  221. #define QP_TO_MW(nt, qp) ((qp) % nt->mw_count)
  222. #define NTB_QP_DEF_NUM_ENTRIES 100
  223. #define NTB_LINK_DOWN_TIMEOUT 10
  224. static void ntb_transport_rxc_db(unsigned long data);
  225. static const struct ntb_ctx_ops ntb_transport_ops;
  226. static struct ntb_client ntb_transport_client;
  227. static int ntb_async_tx_submit(struct ntb_transport_qp *qp,
  228. struct ntb_queue_entry *entry);
  229. static void ntb_memcpy_tx(struct ntb_queue_entry *entry, void __iomem *offset);
  230. static int ntb_async_rx_submit(struct ntb_queue_entry *entry, void *offset);
  231. static void ntb_memcpy_rx(struct ntb_queue_entry *entry, void *offset);
  232. static int ntb_transport_bus_match(struct device *dev,
  233. struct device_driver *drv)
  234. {
  235. return !strncmp(dev_name(dev), drv->name, strlen(drv->name));
  236. }
  237. static int ntb_transport_bus_probe(struct device *dev)
  238. {
  239. const struct ntb_transport_client *client;
  240. int rc = -EINVAL;
  241. get_device(dev);
  242. client = drv_client(dev->driver);
  243. rc = client->probe(dev);
  244. if (rc)
  245. put_device(dev);
  246. return rc;
  247. }
  248. static int ntb_transport_bus_remove(struct device *dev)
  249. {
  250. const struct ntb_transport_client *client;
  251. client = drv_client(dev->driver);
  252. client->remove(dev);
  253. put_device(dev);
  254. return 0;
  255. }
  256. static struct bus_type ntb_transport_bus = {
  257. .name = "ntb_transport",
  258. .match = ntb_transport_bus_match,
  259. .probe = ntb_transport_bus_probe,
  260. .remove = ntb_transport_bus_remove,
  261. };
  262. static LIST_HEAD(ntb_transport_list);
  263. static int ntb_bus_init(struct ntb_transport_ctx *nt)
  264. {
  265. list_add_tail(&nt->entry, &ntb_transport_list);
  266. return 0;
  267. }
  268. static void ntb_bus_remove(struct ntb_transport_ctx *nt)
  269. {
  270. struct ntb_transport_client_dev *client_dev, *cd;
  271. list_for_each_entry_safe(client_dev, cd, &nt->client_devs, entry) {
  272. dev_err(client_dev->dev.parent, "%s still attached to bus, removing\n",
  273. dev_name(&client_dev->dev));
  274. list_del(&client_dev->entry);
  275. device_unregister(&client_dev->dev);
  276. }
  277. list_del(&nt->entry);
  278. }
  279. static void ntb_transport_client_release(struct device *dev)
  280. {
  281. struct ntb_transport_client_dev *client_dev;
  282. client_dev = dev_client_dev(dev);
  283. kfree(client_dev);
  284. }
  285. /**
  286. * ntb_transport_unregister_client_dev - Unregister NTB client device
  287. * @device_name: Name of NTB client device
  288. *
  289. * Unregister an NTB client device with the NTB transport layer
  290. */
  291. void ntb_transport_unregister_client_dev(char *device_name)
  292. {
  293. struct ntb_transport_client_dev *client, *cd;
  294. struct ntb_transport_ctx *nt;
  295. list_for_each_entry(nt, &ntb_transport_list, entry)
  296. list_for_each_entry_safe(client, cd, &nt->client_devs, entry)
  297. if (!strncmp(dev_name(&client->dev), device_name,
  298. strlen(device_name))) {
  299. list_del(&client->entry);
  300. device_unregister(&client->dev);
  301. }
  302. }
  303. EXPORT_SYMBOL_GPL(ntb_transport_unregister_client_dev);
  304. /**
  305. * ntb_transport_register_client_dev - Register NTB client device
  306. * @device_name: Name of NTB client device
  307. *
  308. * Register an NTB client device with the NTB transport layer
  309. */
  310. int ntb_transport_register_client_dev(char *device_name)
  311. {
  312. struct ntb_transport_client_dev *client_dev;
  313. struct ntb_transport_ctx *nt;
  314. int node;
  315. int rc, i = 0;
  316. if (list_empty(&ntb_transport_list))
  317. return -ENODEV;
  318. list_for_each_entry(nt, &ntb_transport_list, entry) {
  319. struct device *dev;
  320. node = dev_to_node(&nt->ndev->dev);
  321. client_dev = kzalloc_node(sizeof(*client_dev),
  322. GFP_KERNEL, node);
  323. if (!client_dev) {
  324. rc = -ENOMEM;
  325. goto err;
  326. }
  327. dev = &client_dev->dev;
  328. /* setup and register client devices */
  329. dev_set_name(dev, "%s%d", device_name, i);
  330. dev->bus = &ntb_transport_bus;
  331. dev->release = ntb_transport_client_release;
  332. dev->parent = &nt->ndev->dev;
  333. rc = device_register(dev);
  334. if (rc) {
  335. kfree(client_dev);
  336. goto err;
  337. }
  338. list_add_tail(&client_dev->entry, &nt->client_devs);
  339. i++;
  340. }
  341. return 0;
  342. err:
  343. ntb_transport_unregister_client_dev(device_name);
  344. return rc;
  345. }
  346. EXPORT_SYMBOL_GPL(ntb_transport_register_client_dev);
  347. /**
  348. * ntb_transport_register_client - Register NTB client driver
  349. * @drv: NTB client driver to be registered
  350. *
  351. * Register an NTB client driver with the NTB transport layer
  352. *
  353. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  354. */
  355. int ntb_transport_register_client(struct ntb_transport_client *drv)
  356. {
  357. drv->driver.bus = &ntb_transport_bus;
  358. if (list_empty(&ntb_transport_list))
  359. return -ENODEV;
  360. return driver_register(&drv->driver);
  361. }
  362. EXPORT_SYMBOL_GPL(ntb_transport_register_client);
  363. /**
  364. * ntb_transport_unregister_client - Unregister NTB client driver
  365. * @drv: NTB client driver to be unregistered
  366. *
  367. * Unregister an NTB client driver with the NTB transport layer
  368. *
  369. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  370. */
  371. void ntb_transport_unregister_client(struct ntb_transport_client *drv)
  372. {
  373. driver_unregister(&drv->driver);
  374. }
  375. EXPORT_SYMBOL_GPL(ntb_transport_unregister_client);
  376. static ssize_t debugfs_read(struct file *filp, char __user *ubuf, size_t count,
  377. loff_t *offp)
  378. {
  379. struct ntb_transport_qp *qp;
  380. char *buf;
  381. ssize_t ret, out_offset, out_count;
  382. qp = filp->private_data;
  383. if (!qp || !qp->link_is_up)
  384. return 0;
  385. out_count = 1000;
  386. buf = kmalloc(out_count, GFP_KERNEL);
  387. if (!buf)
  388. return -ENOMEM;
  389. out_offset = 0;
  390. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  391. "\nNTB QP stats:\n\n");
  392. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  393. "rx_bytes - \t%llu\n", qp->rx_bytes);
  394. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  395. "rx_pkts - \t%llu\n", qp->rx_pkts);
  396. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  397. "rx_memcpy - \t%llu\n", qp->rx_memcpy);
  398. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  399. "rx_async - \t%llu\n", qp->rx_async);
  400. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  401. "rx_ring_empty - %llu\n", qp->rx_ring_empty);
  402. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  403. "rx_err_no_buf - %llu\n", qp->rx_err_no_buf);
  404. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  405. "rx_err_oflow - \t%llu\n", qp->rx_err_oflow);
  406. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  407. "rx_err_ver - \t%llu\n", qp->rx_err_ver);
  408. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  409. "rx_buff - \t0x%p\n", qp->rx_buff);
  410. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  411. "rx_index - \t%u\n", qp->rx_index);
  412. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  413. "rx_max_entry - \t%u\n", qp->rx_max_entry);
  414. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  415. "rx_alloc_entry - \t%u\n\n", qp->rx_alloc_entry);
  416. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  417. "tx_bytes - \t%llu\n", qp->tx_bytes);
  418. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  419. "tx_pkts - \t%llu\n", qp->tx_pkts);
  420. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  421. "tx_memcpy - \t%llu\n", qp->tx_memcpy);
  422. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  423. "tx_async - \t%llu\n", qp->tx_async);
  424. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  425. "tx_ring_full - \t%llu\n", qp->tx_ring_full);
  426. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  427. "tx_err_no_buf - %llu\n", qp->tx_err_no_buf);
  428. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  429. "tx_mw - \t0x%p\n", qp->tx_mw);
  430. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  431. "tx_index (H) - \t%u\n", qp->tx_index);
  432. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  433. "RRI (T) - \t%u\n",
  434. qp->remote_rx_info->entry);
  435. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  436. "tx_max_entry - \t%u\n", qp->tx_max_entry);
  437. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  438. "free tx - \t%u\n",
  439. ntb_transport_tx_free_entry(qp));
  440. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  441. "\n");
  442. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  443. "Using TX DMA - \t%s\n",
  444. qp->tx_dma_chan ? "Yes" : "No");
  445. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  446. "Using RX DMA - \t%s\n",
  447. qp->rx_dma_chan ? "Yes" : "No");
  448. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  449. "QP Link - \t%s\n",
  450. qp->link_is_up ? "Up" : "Down");
  451. out_offset += snprintf(buf + out_offset, out_count - out_offset,
  452. "\n");
  453. if (out_offset > out_count)
  454. out_offset = out_count;
  455. ret = simple_read_from_buffer(ubuf, count, offp, buf, out_offset);
  456. kfree(buf);
  457. return ret;
  458. }
  459. static const struct file_operations ntb_qp_debugfs_stats = {
  460. .owner = THIS_MODULE,
  461. .open = simple_open,
  462. .read = debugfs_read,
  463. };
  464. static void ntb_list_add(spinlock_t *lock, struct list_head *entry,
  465. struct list_head *list)
  466. {
  467. unsigned long flags;
  468. spin_lock_irqsave(lock, flags);
  469. list_add_tail(entry, list);
  470. spin_unlock_irqrestore(lock, flags);
  471. }
  472. static struct ntb_queue_entry *ntb_list_rm(spinlock_t *lock,
  473. struct list_head *list)
  474. {
  475. struct ntb_queue_entry *entry;
  476. unsigned long flags;
  477. spin_lock_irqsave(lock, flags);
  478. if (list_empty(list)) {
  479. entry = NULL;
  480. goto out;
  481. }
  482. entry = list_first_entry(list, struct ntb_queue_entry, entry);
  483. list_del(&entry->entry);
  484. out:
  485. spin_unlock_irqrestore(lock, flags);
  486. return entry;
  487. }
  488. static struct ntb_queue_entry *ntb_list_mv(spinlock_t *lock,
  489. struct list_head *list,
  490. struct list_head *to_list)
  491. {
  492. struct ntb_queue_entry *entry;
  493. unsigned long flags;
  494. spin_lock_irqsave(lock, flags);
  495. if (list_empty(list)) {
  496. entry = NULL;
  497. } else {
  498. entry = list_first_entry(list, struct ntb_queue_entry, entry);
  499. list_move_tail(&entry->entry, to_list);
  500. }
  501. spin_unlock_irqrestore(lock, flags);
  502. return entry;
  503. }
  504. static int ntb_transport_setup_qp_mw(struct ntb_transport_ctx *nt,
  505. unsigned int qp_num)
  506. {
  507. struct ntb_transport_qp *qp = &nt->qp_vec[qp_num];
  508. struct ntb_transport_mw *mw;
  509. struct ntb_dev *ndev = nt->ndev;
  510. struct ntb_queue_entry *entry;
  511. unsigned int rx_size, num_qps_mw;
  512. unsigned int mw_num, mw_count, qp_count;
  513. unsigned int i;
  514. int node;
  515. mw_count = nt->mw_count;
  516. qp_count = nt->qp_count;
  517. mw_num = QP_TO_MW(nt, qp_num);
  518. mw = &nt->mw_vec[mw_num];
  519. if (!mw->virt_addr)
  520. return -ENOMEM;
  521. if (mw_num < qp_count % mw_count)
  522. num_qps_mw = qp_count / mw_count + 1;
  523. else
  524. num_qps_mw = qp_count / mw_count;
  525. rx_size = (unsigned int)mw->xlat_size / num_qps_mw;
  526. qp->rx_buff = mw->virt_addr + rx_size * (qp_num / mw_count);
  527. rx_size -= sizeof(struct ntb_rx_info);
  528. qp->remote_rx_info = qp->rx_buff + rx_size;
  529. /* Due to housekeeping, there must be atleast 2 buffs */
  530. qp->rx_max_frame = min(transport_mtu, rx_size / 2);
  531. qp->rx_max_entry = rx_size / qp->rx_max_frame;
  532. qp->rx_index = 0;
  533. /*
  534. * Checking to see if we have more entries than the default.
  535. * We should add additional entries if that is the case so we
  536. * can be in sync with the transport frames.
  537. */
  538. node = dev_to_node(&ndev->dev);
  539. for (i = qp->rx_alloc_entry; i < qp->rx_max_entry; i++) {
  540. entry = kzalloc_node(sizeof(*entry), GFP_ATOMIC, node);
  541. if (!entry)
  542. return -ENOMEM;
  543. entry->qp = qp;
  544. ntb_list_add(&qp->ntb_rx_q_lock, &entry->entry,
  545. &qp->rx_free_q);
  546. qp->rx_alloc_entry++;
  547. }
  548. qp->remote_rx_info->entry = qp->rx_max_entry - 1;
  549. /* setup the hdr offsets with 0's */
  550. for (i = 0; i < qp->rx_max_entry; i++) {
  551. void *offset = (qp->rx_buff + qp->rx_max_frame * (i + 1) -
  552. sizeof(struct ntb_payload_header));
  553. memset(offset, 0, sizeof(struct ntb_payload_header));
  554. }
  555. qp->rx_pkts = 0;
  556. qp->tx_pkts = 0;
  557. qp->tx_index = 0;
  558. return 0;
  559. }
  560. static void ntb_free_mw(struct ntb_transport_ctx *nt, int num_mw)
  561. {
  562. struct ntb_transport_mw *mw = &nt->mw_vec[num_mw];
  563. struct pci_dev *pdev = nt->ndev->pdev;
  564. if (!mw->virt_addr)
  565. return;
  566. ntb_mw_clear_trans(nt->ndev, num_mw);
  567. dma_free_coherent(&pdev->dev, mw->buff_size,
  568. mw->virt_addr, mw->dma_addr);
  569. mw->xlat_size = 0;
  570. mw->buff_size = 0;
  571. mw->virt_addr = NULL;
  572. }
  573. static int ntb_set_mw(struct ntb_transport_ctx *nt, int num_mw,
  574. resource_size_t size)
  575. {
  576. struct ntb_transport_mw *mw = &nt->mw_vec[num_mw];
  577. struct pci_dev *pdev = nt->ndev->pdev;
  578. size_t xlat_size, buff_size;
  579. int rc;
  580. if (!size)
  581. return -EINVAL;
  582. xlat_size = round_up(size, mw->xlat_align_size);
  583. buff_size = round_up(size, mw->xlat_align);
  584. /* No need to re-setup */
  585. if (mw->xlat_size == xlat_size)
  586. return 0;
  587. if (mw->buff_size)
  588. ntb_free_mw(nt, num_mw);
  589. /* Alloc memory for receiving data. Must be aligned */
  590. mw->xlat_size = xlat_size;
  591. mw->buff_size = buff_size;
  592. mw->virt_addr = dma_alloc_coherent(&pdev->dev, buff_size,
  593. &mw->dma_addr, GFP_KERNEL);
  594. if (!mw->virt_addr) {
  595. mw->xlat_size = 0;
  596. mw->buff_size = 0;
  597. dev_err(&pdev->dev, "Unable to alloc MW buff of size %zu\n",
  598. buff_size);
  599. return -ENOMEM;
  600. }
  601. /*
  602. * we must ensure that the memory address allocated is BAR size
  603. * aligned in order for the XLAT register to take the value. This
  604. * is a requirement of the hardware. It is recommended to setup CMA
  605. * for BAR sizes equal or greater than 4MB.
  606. */
  607. if (!IS_ALIGNED(mw->dma_addr, mw->xlat_align)) {
  608. dev_err(&pdev->dev, "DMA memory %pad is not aligned\n",
  609. &mw->dma_addr);
  610. ntb_free_mw(nt, num_mw);
  611. return -ENOMEM;
  612. }
  613. /* Notify HW the memory location of the receive buffer */
  614. rc = ntb_mw_set_trans(nt->ndev, num_mw, mw->dma_addr, mw->xlat_size);
  615. if (rc) {
  616. dev_err(&pdev->dev, "Unable to set mw%d translation", num_mw);
  617. ntb_free_mw(nt, num_mw);
  618. return -EIO;
  619. }
  620. return 0;
  621. }
  622. static void ntb_qp_link_down_reset(struct ntb_transport_qp *qp)
  623. {
  624. qp->link_is_up = false;
  625. qp->active = false;
  626. qp->tx_index = 0;
  627. qp->rx_index = 0;
  628. qp->rx_bytes = 0;
  629. qp->rx_pkts = 0;
  630. qp->rx_ring_empty = 0;
  631. qp->rx_err_no_buf = 0;
  632. qp->rx_err_oflow = 0;
  633. qp->rx_err_ver = 0;
  634. qp->rx_memcpy = 0;
  635. qp->rx_async = 0;
  636. qp->tx_bytes = 0;
  637. qp->tx_pkts = 0;
  638. qp->tx_ring_full = 0;
  639. qp->tx_err_no_buf = 0;
  640. qp->tx_memcpy = 0;
  641. qp->tx_async = 0;
  642. }
  643. static void ntb_qp_link_cleanup(struct ntb_transport_qp *qp)
  644. {
  645. struct ntb_transport_ctx *nt = qp->transport;
  646. struct pci_dev *pdev = nt->ndev->pdev;
  647. dev_info(&pdev->dev, "qp %d: Link Cleanup\n", qp->qp_num);
  648. cancel_delayed_work_sync(&qp->link_work);
  649. ntb_qp_link_down_reset(qp);
  650. if (qp->event_handler)
  651. qp->event_handler(qp->cb_data, qp->link_is_up);
  652. }
  653. static void ntb_qp_link_cleanup_work(struct work_struct *work)
  654. {
  655. struct ntb_transport_qp *qp = container_of(work,
  656. struct ntb_transport_qp,
  657. link_cleanup);
  658. struct ntb_transport_ctx *nt = qp->transport;
  659. ntb_qp_link_cleanup(qp);
  660. if (nt->link_is_up)
  661. schedule_delayed_work(&qp->link_work,
  662. msecs_to_jiffies(NTB_LINK_DOWN_TIMEOUT));
  663. }
  664. static void ntb_qp_link_down(struct ntb_transport_qp *qp)
  665. {
  666. schedule_work(&qp->link_cleanup);
  667. }
  668. static void ntb_transport_link_cleanup(struct ntb_transport_ctx *nt)
  669. {
  670. struct ntb_transport_qp *qp;
  671. u64 qp_bitmap_alloc;
  672. int i;
  673. qp_bitmap_alloc = nt->qp_bitmap & ~nt->qp_bitmap_free;
  674. /* Pass along the info to any clients */
  675. for (i = 0; i < nt->qp_count; i++)
  676. if (qp_bitmap_alloc & BIT_ULL(i)) {
  677. qp = &nt->qp_vec[i];
  678. ntb_qp_link_cleanup(qp);
  679. cancel_work_sync(&qp->link_cleanup);
  680. cancel_delayed_work_sync(&qp->link_work);
  681. }
  682. if (!nt->link_is_up)
  683. cancel_delayed_work_sync(&nt->link_work);
  684. /* The scratchpad registers keep the values if the remote side
  685. * goes down, blast them now to give them a sane value the next
  686. * time they are accessed
  687. */
  688. for (i = 0; i < MAX_SPAD; i++)
  689. ntb_spad_write(nt->ndev, i, 0);
  690. }
  691. static void ntb_transport_link_cleanup_work(struct work_struct *work)
  692. {
  693. struct ntb_transport_ctx *nt =
  694. container_of(work, struct ntb_transport_ctx, link_cleanup);
  695. ntb_transport_link_cleanup(nt);
  696. }
  697. static void ntb_transport_event_callback(void *data)
  698. {
  699. struct ntb_transport_ctx *nt = data;
  700. if (ntb_link_is_up(nt->ndev, NULL, NULL) == 1)
  701. schedule_delayed_work(&nt->link_work, 0);
  702. else
  703. schedule_work(&nt->link_cleanup);
  704. }
  705. static void ntb_transport_link_work(struct work_struct *work)
  706. {
  707. struct ntb_transport_ctx *nt =
  708. container_of(work, struct ntb_transport_ctx, link_work.work);
  709. struct ntb_dev *ndev = nt->ndev;
  710. struct pci_dev *pdev = ndev->pdev;
  711. resource_size_t size;
  712. u32 val;
  713. int rc = 0, i, spad;
  714. /* send the local info, in the opposite order of the way we read it */
  715. for (i = 0; i < nt->mw_count; i++) {
  716. size = nt->mw_vec[i].phys_size;
  717. if (max_mw_size && size > max_mw_size)
  718. size = max_mw_size;
  719. spad = MW0_SZ_HIGH + (i * 2);
  720. ntb_peer_spad_write(ndev, spad, upper_32_bits(size));
  721. spad = MW0_SZ_LOW + (i * 2);
  722. ntb_peer_spad_write(ndev, spad, lower_32_bits(size));
  723. }
  724. ntb_peer_spad_write(ndev, NUM_MWS, nt->mw_count);
  725. ntb_peer_spad_write(ndev, NUM_QPS, nt->qp_count);
  726. ntb_peer_spad_write(ndev, VERSION, NTB_TRANSPORT_VERSION);
  727. /* Query the remote side for its info */
  728. val = ntb_spad_read(ndev, VERSION);
  729. dev_dbg(&pdev->dev, "Remote version = %d\n", val);
  730. if (val != NTB_TRANSPORT_VERSION)
  731. goto out;
  732. val = ntb_spad_read(ndev, NUM_QPS);
  733. dev_dbg(&pdev->dev, "Remote max number of qps = %d\n", val);
  734. if (val != nt->qp_count)
  735. goto out;
  736. val = ntb_spad_read(ndev, NUM_MWS);
  737. dev_dbg(&pdev->dev, "Remote number of mws = %d\n", val);
  738. if (val != nt->mw_count)
  739. goto out;
  740. for (i = 0; i < nt->mw_count; i++) {
  741. u64 val64;
  742. val = ntb_spad_read(ndev, MW0_SZ_HIGH + (i * 2));
  743. val64 = (u64)val << 32;
  744. val = ntb_spad_read(ndev, MW0_SZ_LOW + (i * 2));
  745. val64 |= val;
  746. dev_dbg(&pdev->dev, "Remote MW%d size = %#llx\n", i, val64);
  747. rc = ntb_set_mw(nt, i, val64);
  748. if (rc)
  749. goto out1;
  750. }
  751. nt->link_is_up = true;
  752. for (i = 0; i < nt->qp_count; i++) {
  753. struct ntb_transport_qp *qp = &nt->qp_vec[i];
  754. ntb_transport_setup_qp_mw(nt, i);
  755. if (qp->client_ready)
  756. schedule_delayed_work(&qp->link_work, 0);
  757. }
  758. return;
  759. out1:
  760. for (i = 0; i < nt->mw_count; i++)
  761. ntb_free_mw(nt, i);
  762. /* if there's an actual failure, we should just bail */
  763. if (rc < 0)
  764. return;
  765. out:
  766. if (ntb_link_is_up(ndev, NULL, NULL) == 1)
  767. schedule_delayed_work(&nt->link_work,
  768. msecs_to_jiffies(NTB_LINK_DOWN_TIMEOUT));
  769. }
  770. static void ntb_qp_link_work(struct work_struct *work)
  771. {
  772. struct ntb_transport_qp *qp = container_of(work,
  773. struct ntb_transport_qp,
  774. link_work.work);
  775. struct pci_dev *pdev = qp->ndev->pdev;
  776. struct ntb_transport_ctx *nt = qp->transport;
  777. int val;
  778. WARN_ON(!nt->link_is_up);
  779. val = ntb_spad_read(nt->ndev, QP_LINKS);
  780. ntb_peer_spad_write(nt->ndev, QP_LINKS, val | BIT(qp->qp_num));
  781. /* query remote spad for qp ready bits */
  782. ntb_peer_spad_read(nt->ndev, QP_LINKS);
  783. dev_dbg_ratelimited(&pdev->dev, "Remote QP link status = %x\n", val);
  784. /* See if the remote side is up */
  785. if (val & BIT(qp->qp_num)) {
  786. dev_info(&pdev->dev, "qp %d: Link Up\n", qp->qp_num);
  787. qp->link_is_up = true;
  788. qp->active = true;
  789. if (qp->event_handler)
  790. qp->event_handler(qp->cb_data, qp->link_is_up);
  791. if (qp->active)
  792. tasklet_schedule(&qp->rxc_db_work);
  793. } else if (nt->link_is_up)
  794. schedule_delayed_work(&qp->link_work,
  795. msecs_to_jiffies(NTB_LINK_DOWN_TIMEOUT));
  796. }
  797. static int ntb_transport_init_queue(struct ntb_transport_ctx *nt,
  798. unsigned int qp_num)
  799. {
  800. struct ntb_transport_qp *qp;
  801. phys_addr_t mw_base;
  802. resource_size_t mw_size;
  803. unsigned int num_qps_mw, tx_size;
  804. unsigned int mw_num, mw_count, qp_count;
  805. u64 qp_offset;
  806. mw_count = nt->mw_count;
  807. qp_count = nt->qp_count;
  808. mw_num = QP_TO_MW(nt, qp_num);
  809. qp = &nt->qp_vec[qp_num];
  810. qp->qp_num = qp_num;
  811. qp->transport = nt;
  812. qp->ndev = nt->ndev;
  813. qp->client_ready = false;
  814. qp->event_handler = NULL;
  815. ntb_qp_link_down_reset(qp);
  816. if (mw_num < qp_count % mw_count)
  817. num_qps_mw = qp_count / mw_count + 1;
  818. else
  819. num_qps_mw = qp_count / mw_count;
  820. mw_base = nt->mw_vec[mw_num].phys_addr;
  821. mw_size = nt->mw_vec[mw_num].phys_size;
  822. tx_size = (unsigned int)mw_size / num_qps_mw;
  823. qp_offset = tx_size * (qp_num / mw_count);
  824. qp->tx_mw = nt->mw_vec[mw_num].vbase + qp_offset;
  825. if (!qp->tx_mw)
  826. return -EINVAL;
  827. qp->tx_mw_phys = mw_base + qp_offset;
  828. if (!qp->tx_mw_phys)
  829. return -EINVAL;
  830. tx_size -= sizeof(struct ntb_rx_info);
  831. qp->rx_info = qp->tx_mw + tx_size;
  832. /* Due to housekeeping, there must be atleast 2 buffs */
  833. qp->tx_max_frame = min(transport_mtu, tx_size / 2);
  834. qp->tx_max_entry = tx_size / qp->tx_max_frame;
  835. if (nt->debugfs_node_dir) {
  836. char debugfs_name[4];
  837. snprintf(debugfs_name, 4, "qp%d", qp_num);
  838. qp->debugfs_dir = debugfs_create_dir(debugfs_name,
  839. nt->debugfs_node_dir);
  840. qp->debugfs_stats = debugfs_create_file("stats", S_IRUSR,
  841. qp->debugfs_dir, qp,
  842. &ntb_qp_debugfs_stats);
  843. } else {
  844. qp->debugfs_dir = NULL;
  845. qp->debugfs_stats = NULL;
  846. }
  847. INIT_DELAYED_WORK(&qp->link_work, ntb_qp_link_work);
  848. INIT_WORK(&qp->link_cleanup, ntb_qp_link_cleanup_work);
  849. spin_lock_init(&qp->ntb_rx_q_lock);
  850. spin_lock_init(&qp->ntb_tx_free_q_lock);
  851. INIT_LIST_HEAD(&qp->rx_post_q);
  852. INIT_LIST_HEAD(&qp->rx_pend_q);
  853. INIT_LIST_HEAD(&qp->rx_free_q);
  854. INIT_LIST_HEAD(&qp->tx_free_q);
  855. tasklet_init(&qp->rxc_db_work, ntb_transport_rxc_db,
  856. (unsigned long)qp);
  857. return 0;
  858. }
  859. static int ntb_transport_probe(struct ntb_client *self, struct ntb_dev *ndev)
  860. {
  861. struct ntb_transport_ctx *nt;
  862. struct ntb_transport_mw *mw;
  863. unsigned int mw_count, qp_count;
  864. u64 qp_bitmap;
  865. int node;
  866. int rc, i;
  867. mw_count = ntb_mw_count(ndev);
  868. if (ntb_spad_count(ndev) < (NUM_MWS + 1 + mw_count * 2)) {
  869. dev_err(&ndev->dev, "Not enough scratch pad registers for %s",
  870. NTB_TRANSPORT_NAME);
  871. return -EIO;
  872. }
  873. if (ntb_db_is_unsafe(ndev))
  874. dev_dbg(&ndev->dev,
  875. "doorbell is unsafe, proceed anyway...\n");
  876. if (ntb_spad_is_unsafe(ndev))
  877. dev_dbg(&ndev->dev,
  878. "scratchpad is unsafe, proceed anyway...\n");
  879. node = dev_to_node(&ndev->dev);
  880. nt = kzalloc_node(sizeof(*nt), GFP_KERNEL, node);
  881. if (!nt)
  882. return -ENOMEM;
  883. nt->ndev = ndev;
  884. nt->mw_count = mw_count;
  885. nt->mw_vec = kzalloc_node(mw_count * sizeof(*nt->mw_vec),
  886. GFP_KERNEL, node);
  887. if (!nt->mw_vec) {
  888. rc = -ENOMEM;
  889. goto err;
  890. }
  891. for (i = 0; i < mw_count; i++) {
  892. mw = &nt->mw_vec[i];
  893. rc = ntb_mw_get_range(ndev, i, &mw->phys_addr, &mw->phys_size,
  894. &mw->xlat_align, &mw->xlat_align_size);
  895. if (rc)
  896. goto err1;
  897. mw->vbase = ioremap_wc(mw->phys_addr, mw->phys_size);
  898. if (!mw->vbase) {
  899. rc = -ENOMEM;
  900. goto err1;
  901. }
  902. mw->buff_size = 0;
  903. mw->xlat_size = 0;
  904. mw->virt_addr = NULL;
  905. mw->dma_addr = 0;
  906. }
  907. qp_bitmap = ntb_db_valid_mask(ndev);
  908. qp_count = ilog2(qp_bitmap);
  909. if (max_num_clients && max_num_clients < qp_count)
  910. qp_count = max_num_clients;
  911. else if (nt->mw_count < qp_count)
  912. qp_count = nt->mw_count;
  913. qp_bitmap &= BIT_ULL(qp_count) - 1;
  914. nt->qp_count = qp_count;
  915. nt->qp_bitmap = qp_bitmap;
  916. nt->qp_bitmap_free = qp_bitmap;
  917. nt->qp_vec = kzalloc_node(qp_count * sizeof(*nt->qp_vec),
  918. GFP_KERNEL, node);
  919. if (!nt->qp_vec) {
  920. rc = -ENOMEM;
  921. goto err1;
  922. }
  923. if (nt_debugfs_dir) {
  924. nt->debugfs_node_dir =
  925. debugfs_create_dir(pci_name(ndev->pdev),
  926. nt_debugfs_dir);
  927. }
  928. for (i = 0; i < qp_count; i++) {
  929. rc = ntb_transport_init_queue(nt, i);
  930. if (rc)
  931. goto err2;
  932. }
  933. INIT_DELAYED_WORK(&nt->link_work, ntb_transport_link_work);
  934. INIT_WORK(&nt->link_cleanup, ntb_transport_link_cleanup_work);
  935. rc = ntb_set_ctx(ndev, nt, &ntb_transport_ops);
  936. if (rc)
  937. goto err2;
  938. INIT_LIST_HEAD(&nt->client_devs);
  939. rc = ntb_bus_init(nt);
  940. if (rc)
  941. goto err3;
  942. nt->link_is_up = false;
  943. ntb_link_enable(ndev, NTB_SPEED_AUTO, NTB_WIDTH_AUTO);
  944. ntb_link_event(ndev);
  945. return 0;
  946. err3:
  947. ntb_clear_ctx(ndev);
  948. err2:
  949. kfree(nt->qp_vec);
  950. err1:
  951. while (i--) {
  952. mw = &nt->mw_vec[i];
  953. iounmap(mw->vbase);
  954. }
  955. kfree(nt->mw_vec);
  956. err:
  957. kfree(nt);
  958. return rc;
  959. }
  960. static void ntb_transport_free(struct ntb_client *self, struct ntb_dev *ndev)
  961. {
  962. struct ntb_transport_ctx *nt = ndev->ctx;
  963. struct ntb_transport_qp *qp;
  964. u64 qp_bitmap_alloc;
  965. int i;
  966. ntb_transport_link_cleanup(nt);
  967. cancel_work_sync(&nt->link_cleanup);
  968. cancel_delayed_work_sync(&nt->link_work);
  969. qp_bitmap_alloc = nt->qp_bitmap & ~nt->qp_bitmap_free;
  970. /* verify that all the qp's are freed */
  971. for (i = 0; i < nt->qp_count; i++) {
  972. qp = &nt->qp_vec[i];
  973. if (qp_bitmap_alloc & BIT_ULL(i))
  974. ntb_transport_free_queue(qp);
  975. debugfs_remove_recursive(qp->debugfs_dir);
  976. }
  977. ntb_link_disable(ndev);
  978. ntb_clear_ctx(ndev);
  979. ntb_bus_remove(nt);
  980. for (i = nt->mw_count; i--; ) {
  981. ntb_free_mw(nt, i);
  982. iounmap(nt->mw_vec[i].vbase);
  983. }
  984. kfree(nt->qp_vec);
  985. kfree(nt->mw_vec);
  986. kfree(nt);
  987. }
  988. static void ntb_complete_rxc(struct ntb_transport_qp *qp)
  989. {
  990. struct ntb_queue_entry *entry;
  991. void *cb_data;
  992. unsigned int len;
  993. unsigned long irqflags;
  994. spin_lock_irqsave(&qp->ntb_rx_q_lock, irqflags);
  995. while (!list_empty(&qp->rx_post_q)) {
  996. entry = list_first_entry(&qp->rx_post_q,
  997. struct ntb_queue_entry, entry);
  998. if (!(entry->flags & DESC_DONE_FLAG))
  999. break;
  1000. entry->rx_hdr->flags = 0;
  1001. iowrite32(entry->rx_index, &qp->rx_info->entry);
  1002. cb_data = entry->cb_data;
  1003. len = entry->len;
  1004. list_move_tail(&entry->entry, &qp->rx_free_q);
  1005. spin_unlock_irqrestore(&qp->ntb_rx_q_lock, irqflags);
  1006. if (qp->rx_handler && qp->client_ready)
  1007. qp->rx_handler(qp, qp->cb_data, cb_data, len);
  1008. spin_lock_irqsave(&qp->ntb_rx_q_lock, irqflags);
  1009. }
  1010. spin_unlock_irqrestore(&qp->ntb_rx_q_lock, irqflags);
  1011. }
  1012. static void ntb_rx_copy_callback(void *data,
  1013. const struct dmaengine_result *res)
  1014. {
  1015. struct ntb_queue_entry *entry = data;
  1016. /* we need to check DMA results if we are using DMA */
  1017. if (res) {
  1018. enum dmaengine_tx_result dma_err = res->result;
  1019. switch (dma_err) {
  1020. case DMA_TRANS_READ_FAILED:
  1021. case DMA_TRANS_WRITE_FAILED:
  1022. entry->errors++;
  1023. case DMA_TRANS_ABORTED:
  1024. {
  1025. struct ntb_transport_qp *qp = entry->qp;
  1026. void *offset = qp->rx_buff + qp->rx_max_frame *
  1027. qp->rx_index;
  1028. ntb_memcpy_rx(entry, offset);
  1029. qp->rx_memcpy++;
  1030. return;
  1031. }
  1032. case DMA_TRANS_NOERROR:
  1033. default:
  1034. break;
  1035. }
  1036. }
  1037. entry->flags |= DESC_DONE_FLAG;
  1038. ntb_complete_rxc(entry->qp);
  1039. }
  1040. static void ntb_memcpy_rx(struct ntb_queue_entry *entry, void *offset)
  1041. {
  1042. void *buf = entry->buf;
  1043. size_t len = entry->len;
  1044. memcpy(buf, offset, len);
  1045. /* Ensure that the data is fully copied out before clearing the flag */
  1046. wmb();
  1047. ntb_rx_copy_callback(entry, NULL);
  1048. }
  1049. static int ntb_async_rx_submit(struct ntb_queue_entry *entry, void *offset)
  1050. {
  1051. struct dma_async_tx_descriptor *txd;
  1052. struct ntb_transport_qp *qp = entry->qp;
  1053. struct dma_chan *chan = qp->rx_dma_chan;
  1054. struct dma_device *device;
  1055. size_t pay_off, buff_off, len;
  1056. struct dmaengine_unmap_data *unmap;
  1057. dma_cookie_t cookie;
  1058. void *buf = entry->buf;
  1059. len = entry->len;
  1060. device = chan->device;
  1061. pay_off = (size_t)offset & ~PAGE_MASK;
  1062. buff_off = (size_t)buf & ~PAGE_MASK;
  1063. if (!is_dma_copy_aligned(device, pay_off, buff_off, len))
  1064. goto err;
  1065. unmap = dmaengine_get_unmap_data(device->dev, 2, GFP_NOWAIT);
  1066. if (!unmap)
  1067. goto err;
  1068. unmap->len = len;
  1069. unmap->addr[0] = dma_map_page(device->dev, virt_to_page(offset),
  1070. pay_off, len, DMA_TO_DEVICE);
  1071. if (dma_mapping_error(device->dev, unmap->addr[0]))
  1072. goto err_get_unmap;
  1073. unmap->to_cnt = 1;
  1074. unmap->addr[1] = dma_map_page(device->dev, virt_to_page(buf),
  1075. buff_off, len, DMA_FROM_DEVICE);
  1076. if (dma_mapping_error(device->dev, unmap->addr[1]))
  1077. goto err_get_unmap;
  1078. unmap->from_cnt = 1;
  1079. txd = device->device_prep_dma_memcpy(chan, unmap->addr[1],
  1080. unmap->addr[0], len,
  1081. DMA_PREP_INTERRUPT);
  1082. if (!txd)
  1083. goto err_get_unmap;
  1084. txd->callback_result = ntb_rx_copy_callback;
  1085. txd->callback_param = entry;
  1086. dma_set_unmap(txd, unmap);
  1087. cookie = dmaengine_submit(txd);
  1088. if (dma_submit_error(cookie))
  1089. goto err_set_unmap;
  1090. dmaengine_unmap_put(unmap);
  1091. qp->last_cookie = cookie;
  1092. qp->rx_async++;
  1093. return 0;
  1094. err_set_unmap:
  1095. dmaengine_unmap_put(unmap);
  1096. err_get_unmap:
  1097. dmaengine_unmap_put(unmap);
  1098. err:
  1099. return -ENXIO;
  1100. }
  1101. static void ntb_async_rx(struct ntb_queue_entry *entry, void *offset)
  1102. {
  1103. struct ntb_transport_qp *qp = entry->qp;
  1104. struct dma_chan *chan = qp->rx_dma_chan;
  1105. int res;
  1106. if (!chan)
  1107. goto err;
  1108. if (entry->len < copy_bytes)
  1109. goto err;
  1110. res = ntb_async_rx_submit(entry, offset);
  1111. if (res < 0)
  1112. goto err;
  1113. if (!entry->retries)
  1114. qp->rx_async++;
  1115. return;
  1116. err:
  1117. ntb_memcpy_rx(entry, offset);
  1118. qp->rx_memcpy++;
  1119. }
  1120. static int ntb_process_rxc(struct ntb_transport_qp *qp)
  1121. {
  1122. struct ntb_payload_header *hdr;
  1123. struct ntb_queue_entry *entry;
  1124. void *offset;
  1125. offset = qp->rx_buff + qp->rx_max_frame * qp->rx_index;
  1126. hdr = offset + qp->rx_max_frame - sizeof(struct ntb_payload_header);
  1127. dev_dbg(&qp->ndev->pdev->dev, "qp %d: RX ver %u len %d flags %x\n",
  1128. qp->qp_num, hdr->ver, hdr->len, hdr->flags);
  1129. if (!(hdr->flags & DESC_DONE_FLAG)) {
  1130. dev_dbg(&qp->ndev->pdev->dev, "done flag not set\n");
  1131. qp->rx_ring_empty++;
  1132. return -EAGAIN;
  1133. }
  1134. if (hdr->flags & LINK_DOWN_FLAG) {
  1135. dev_dbg(&qp->ndev->pdev->dev, "link down flag set\n");
  1136. ntb_qp_link_down(qp);
  1137. hdr->flags = 0;
  1138. return -EAGAIN;
  1139. }
  1140. if (hdr->ver != (u32)qp->rx_pkts) {
  1141. dev_dbg(&qp->ndev->pdev->dev,
  1142. "version mismatch, expected %llu - got %u\n",
  1143. qp->rx_pkts, hdr->ver);
  1144. qp->rx_err_ver++;
  1145. return -EIO;
  1146. }
  1147. entry = ntb_list_mv(&qp->ntb_rx_q_lock, &qp->rx_pend_q, &qp->rx_post_q);
  1148. if (!entry) {
  1149. dev_dbg(&qp->ndev->pdev->dev, "no receive buffer\n");
  1150. qp->rx_err_no_buf++;
  1151. return -EAGAIN;
  1152. }
  1153. entry->rx_hdr = hdr;
  1154. entry->rx_index = qp->rx_index;
  1155. if (hdr->len > entry->len) {
  1156. dev_dbg(&qp->ndev->pdev->dev,
  1157. "receive buffer overflow! Wanted %d got %d\n",
  1158. hdr->len, entry->len);
  1159. qp->rx_err_oflow++;
  1160. entry->len = -EIO;
  1161. entry->flags |= DESC_DONE_FLAG;
  1162. ntb_complete_rxc(qp);
  1163. } else {
  1164. dev_dbg(&qp->ndev->pdev->dev,
  1165. "RX OK index %u ver %u size %d into buf size %d\n",
  1166. qp->rx_index, hdr->ver, hdr->len, entry->len);
  1167. qp->rx_bytes += hdr->len;
  1168. qp->rx_pkts++;
  1169. entry->len = hdr->len;
  1170. ntb_async_rx(entry, offset);
  1171. }
  1172. qp->rx_index++;
  1173. qp->rx_index %= qp->rx_max_entry;
  1174. return 0;
  1175. }
  1176. static void ntb_transport_rxc_db(unsigned long data)
  1177. {
  1178. struct ntb_transport_qp *qp = (void *)data;
  1179. int rc, i;
  1180. dev_dbg(&qp->ndev->pdev->dev, "%s: doorbell %d received\n",
  1181. __func__, qp->qp_num);
  1182. /* Limit the number of packets processed in a single interrupt to
  1183. * provide fairness to others
  1184. */
  1185. for (i = 0; i < qp->rx_max_entry; i++) {
  1186. rc = ntb_process_rxc(qp);
  1187. if (rc)
  1188. break;
  1189. }
  1190. if (i && qp->rx_dma_chan)
  1191. dma_async_issue_pending(qp->rx_dma_chan);
  1192. if (i == qp->rx_max_entry) {
  1193. /* there is more work to do */
  1194. if (qp->active)
  1195. tasklet_schedule(&qp->rxc_db_work);
  1196. } else if (ntb_db_read(qp->ndev) & BIT_ULL(qp->qp_num)) {
  1197. /* the doorbell bit is set: clear it */
  1198. ntb_db_clear(qp->ndev, BIT_ULL(qp->qp_num));
  1199. /* ntb_db_read ensures ntb_db_clear write is committed */
  1200. ntb_db_read(qp->ndev);
  1201. /* an interrupt may have arrived between finishing
  1202. * ntb_process_rxc and clearing the doorbell bit:
  1203. * there might be some more work to do.
  1204. */
  1205. if (qp->active)
  1206. tasklet_schedule(&qp->rxc_db_work);
  1207. }
  1208. }
  1209. static void ntb_tx_copy_callback(void *data,
  1210. const struct dmaengine_result *res)
  1211. {
  1212. struct ntb_queue_entry *entry = data;
  1213. struct ntb_transport_qp *qp = entry->qp;
  1214. struct ntb_payload_header __iomem *hdr = entry->tx_hdr;
  1215. /* we need to check DMA results if we are using DMA */
  1216. if (res) {
  1217. enum dmaengine_tx_result dma_err = res->result;
  1218. switch (dma_err) {
  1219. case DMA_TRANS_READ_FAILED:
  1220. case DMA_TRANS_WRITE_FAILED:
  1221. entry->errors++;
  1222. case DMA_TRANS_ABORTED:
  1223. {
  1224. void __iomem *offset =
  1225. qp->tx_mw + qp->tx_max_frame *
  1226. entry->tx_index;
  1227. /* resubmit via CPU */
  1228. ntb_memcpy_tx(entry, offset);
  1229. qp->tx_memcpy++;
  1230. return;
  1231. }
  1232. case DMA_TRANS_NOERROR:
  1233. default:
  1234. break;
  1235. }
  1236. }
  1237. iowrite32(entry->flags | DESC_DONE_FLAG, &hdr->flags);
  1238. ntb_peer_db_set(qp->ndev, BIT_ULL(qp->qp_num));
  1239. /* The entry length can only be zero if the packet is intended to be a
  1240. * "link down" or similar. Since no payload is being sent in these
  1241. * cases, there is nothing to add to the completion queue.
  1242. */
  1243. if (entry->len > 0) {
  1244. qp->tx_bytes += entry->len;
  1245. if (qp->tx_handler)
  1246. qp->tx_handler(qp, qp->cb_data, entry->cb_data,
  1247. entry->len);
  1248. }
  1249. ntb_list_add(&qp->ntb_tx_free_q_lock, &entry->entry, &qp->tx_free_q);
  1250. }
  1251. static void ntb_memcpy_tx(struct ntb_queue_entry *entry, void __iomem *offset)
  1252. {
  1253. #ifdef ARCH_HAS_NOCACHE_UACCESS
  1254. /*
  1255. * Using non-temporal mov to improve performance on non-cached
  1256. * writes, even though we aren't actually copying from user space.
  1257. */
  1258. __copy_from_user_inatomic_nocache(offset, entry->buf, entry->len);
  1259. #else
  1260. memcpy_toio(offset, entry->buf, entry->len);
  1261. #endif
  1262. /* Ensure that the data is fully copied out before setting the flags */
  1263. wmb();
  1264. ntb_tx_copy_callback(entry, NULL);
  1265. }
  1266. static int ntb_async_tx_submit(struct ntb_transport_qp *qp,
  1267. struct ntb_queue_entry *entry)
  1268. {
  1269. struct dma_async_tx_descriptor *txd;
  1270. struct dma_chan *chan = qp->tx_dma_chan;
  1271. struct dma_device *device;
  1272. size_t len = entry->len;
  1273. void *buf = entry->buf;
  1274. size_t dest_off, buff_off;
  1275. struct dmaengine_unmap_data *unmap;
  1276. dma_addr_t dest;
  1277. dma_cookie_t cookie;
  1278. device = chan->device;
  1279. dest = qp->tx_mw_phys + qp->tx_max_frame * entry->tx_index;
  1280. buff_off = (size_t)buf & ~PAGE_MASK;
  1281. dest_off = (size_t)dest & ~PAGE_MASK;
  1282. if (!is_dma_copy_aligned(device, buff_off, dest_off, len))
  1283. goto err;
  1284. unmap = dmaengine_get_unmap_data(device->dev, 1, GFP_NOWAIT);
  1285. if (!unmap)
  1286. goto err;
  1287. unmap->len = len;
  1288. unmap->addr[0] = dma_map_page(device->dev, virt_to_page(buf),
  1289. buff_off, len, DMA_TO_DEVICE);
  1290. if (dma_mapping_error(device->dev, unmap->addr[0]))
  1291. goto err_get_unmap;
  1292. unmap->to_cnt = 1;
  1293. txd = device->device_prep_dma_memcpy(chan, dest, unmap->addr[0], len,
  1294. DMA_PREP_INTERRUPT);
  1295. if (!txd)
  1296. goto err_get_unmap;
  1297. txd->callback_result = ntb_tx_copy_callback;
  1298. txd->callback_param = entry;
  1299. dma_set_unmap(txd, unmap);
  1300. cookie = dmaengine_submit(txd);
  1301. if (dma_submit_error(cookie))
  1302. goto err_set_unmap;
  1303. dmaengine_unmap_put(unmap);
  1304. dma_async_issue_pending(chan);
  1305. return 0;
  1306. err_set_unmap:
  1307. dmaengine_unmap_put(unmap);
  1308. err_get_unmap:
  1309. dmaengine_unmap_put(unmap);
  1310. err:
  1311. return -ENXIO;
  1312. }
  1313. static void ntb_async_tx(struct ntb_transport_qp *qp,
  1314. struct ntb_queue_entry *entry)
  1315. {
  1316. struct ntb_payload_header __iomem *hdr;
  1317. struct dma_chan *chan = qp->tx_dma_chan;
  1318. void __iomem *offset;
  1319. int res;
  1320. entry->tx_index = qp->tx_index;
  1321. offset = qp->tx_mw + qp->tx_max_frame * entry->tx_index;
  1322. hdr = offset + qp->tx_max_frame - sizeof(struct ntb_payload_header);
  1323. entry->tx_hdr = hdr;
  1324. iowrite32(entry->len, &hdr->len);
  1325. iowrite32((u32)qp->tx_pkts, &hdr->ver);
  1326. if (!chan)
  1327. goto err;
  1328. if (entry->len < copy_bytes)
  1329. goto err;
  1330. res = ntb_async_tx_submit(qp, entry);
  1331. if (res < 0)
  1332. goto err;
  1333. if (!entry->retries)
  1334. qp->tx_async++;
  1335. return;
  1336. err:
  1337. ntb_memcpy_tx(entry, offset);
  1338. qp->tx_memcpy++;
  1339. }
  1340. static int ntb_process_tx(struct ntb_transport_qp *qp,
  1341. struct ntb_queue_entry *entry)
  1342. {
  1343. if (qp->tx_index == qp->remote_rx_info->entry) {
  1344. qp->tx_ring_full++;
  1345. return -EAGAIN;
  1346. }
  1347. if (entry->len > qp->tx_max_frame - sizeof(struct ntb_payload_header)) {
  1348. if (qp->tx_handler)
  1349. qp->tx_handler(qp, qp->cb_data, NULL, -EIO);
  1350. ntb_list_add(&qp->ntb_tx_free_q_lock, &entry->entry,
  1351. &qp->tx_free_q);
  1352. return 0;
  1353. }
  1354. ntb_async_tx(qp, entry);
  1355. qp->tx_index++;
  1356. qp->tx_index %= qp->tx_max_entry;
  1357. qp->tx_pkts++;
  1358. return 0;
  1359. }
  1360. static void ntb_send_link_down(struct ntb_transport_qp *qp)
  1361. {
  1362. struct pci_dev *pdev = qp->ndev->pdev;
  1363. struct ntb_queue_entry *entry;
  1364. int i, rc;
  1365. if (!qp->link_is_up)
  1366. return;
  1367. dev_info(&pdev->dev, "qp %d: Send Link Down\n", qp->qp_num);
  1368. for (i = 0; i < NTB_LINK_DOWN_TIMEOUT; i++) {
  1369. entry = ntb_list_rm(&qp->ntb_tx_free_q_lock, &qp->tx_free_q);
  1370. if (entry)
  1371. break;
  1372. msleep(100);
  1373. }
  1374. if (!entry)
  1375. return;
  1376. entry->cb_data = NULL;
  1377. entry->buf = NULL;
  1378. entry->len = 0;
  1379. entry->flags = LINK_DOWN_FLAG;
  1380. rc = ntb_process_tx(qp, entry);
  1381. if (rc)
  1382. dev_err(&pdev->dev, "ntb: QP%d unable to send linkdown msg\n",
  1383. qp->qp_num);
  1384. ntb_qp_link_down_reset(qp);
  1385. }
  1386. static bool ntb_dma_filter_fn(struct dma_chan *chan, void *node)
  1387. {
  1388. return dev_to_node(&chan->dev->device) == (int)(unsigned long)node;
  1389. }
  1390. /**
  1391. * ntb_transport_create_queue - Create a new NTB transport layer queue
  1392. * @rx_handler: receive callback function
  1393. * @tx_handler: transmit callback function
  1394. * @event_handler: event callback function
  1395. *
  1396. * Create a new NTB transport layer queue and provide the queue with a callback
  1397. * routine for both transmit and receive. The receive callback routine will be
  1398. * used to pass up data when the transport has received it on the queue. The
  1399. * transmit callback routine will be called when the transport has completed the
  1400. * transmission of the data on the queue and the data is ready to be freed.
  1401. *
  1402. * RETURNS: pointer to newly created ntb_queue, NULL on error.
  1403. */
  1404. struct ntb_transport_qp *
  1405. ntb_transport_create_queue(void *data, struct device *client_dev,
  1406. const struct ntb_queue_handlers *handlers)
  1407. {
  1408. struct ntb_dev *ndev;
  1409. struct pci_dev *pdev;
  1410. struct ntb_transport_ctx *nt;
  1411. struct ntb_queue_entry *entry;
  1412. struct ntb_transport_qp *qp;
  1413. u64 qp_bit;
  1414. unsigned int free_queue;
  1415. dma_cap_mask_t dma_mask;
  1416. int node;
  1417. int i;
  1418. ndev = dev_ntb(client_dev->parent);
  1419. pdev = ndev->pdev;
  1420. nt = ndev->ctx;
  1421. node = dev_to_node(&ndev->dev);
  1422. free_queue = ffs(nt->qp_bitmap_free);
  1423. if (!free_queue)
  1424. goto err;
  1425. /* decrement free_queue to make it zero based */
  1426. free_queue--;
  1427. qp = &nt->qp_vec[free_queue];
  1428. qp_bit = BIT_ULL(qp->qp_num);
  1429. nt->qp_bitmap_free &= ~qp_bit;
  1430. qp->cb_data = data;
  1431. qp->rx_handler = handlers->rx_handler;
  1432. qp->tx_handler = handlers->tx_handler;
  1433. qp->event_handler = handlers->event_handler;
  1434. dma_cap_zero(dma_mask);
  1435. dma_cap_set(DMA_MEMCPY, dma_mask);
  1436. if (use_dma) {
  1437. qp->tx_dma_chan =
  1438. dma_request_channel(dma_mask, ntb_dma_filter_fn,
  1439. (void *)(unsigned long)node);
  1440. if (!qp->tx_dma_chan)
  1441. dev_info(&pdev->dev, "Unable to allocate TX DMA channel\n");
  1442. qp->rx_dma_chan =
  1443. dma_request_channel(dma_mask, ntb_dma_filter_fn,
  1444. (void *)(unsigned long)node);
  1445. if (!qp->rx_dma_chan)
  1446. dev_info(&pdev->dev, "Unable to allocate RX DMA channel\n");
  1447. } else {
  1448. qp->tx_dma_chan = NULL;
  1449. qp->rx_dma_chan = NULL;
  1450. }
  1451. dev_dbg(&pdev->dev, "Using %s memcpy for TX\n",
  1452. qp->tx_dma_chan ? "DMA" : "CPU");
  1453. dev_dbg(&pdev->dev, "Using %s memcpy for RX\n",
  1454. qp->rx_dma_chan ? "DMA" : "CPU");
  1455. for (i = 0; i < NTB_QP_DEF_NUM_ENTRIES; i++) {
  1456. entry = kzalloc_node(sizeof(*entry), GFP_ATOMIC, node);
  1457. if (!entry)
  1458. goto err1;
  1459. entry->qp = qp;
  1460. ntb_list_add(&qp->ntb_rx_q_lock, &entry->entry,
  1461. &qp->rx_free_q);
  1462. }
  1463. qp->rx_alloc_entry = NTB_QP_DEF_NUM_ENTRIES;
  1464. for (i = 0; i < qp->tx_max_entry; i++) {
  1465. entry = kzalloc_node(sizeof(*entry), GFP_ATOMIC, node);
  1466. if (!entry)
  1467. goto err2;
  1468. entry->qp = qp;
  1469. ntb_list_add(&qp->ntb_tx_free_q_lock, &entry->entry,
  1470. &qp->tx_free_q);
  1471. }
  1472. ntb_db_clear(qp->ndev, qp_bit);
  1473. ntb_db_clear_mask(qp->ndev, qp_bit);
  1474. dev_info(&pdev->dev, "NTB Transport QP %d created\n", qp->qp_num);
  1475. return qp;
  1476. err2:
  1477. while ((entry = ntb_list_rm(&qp->ntb_tx_free_q_lock, &qp->tx_free_q)))
  1478. kfree(entry);
  1479. err1:
  1480. qp->rx_alloc_entry = 0;
  1481. while ((entry = ntb_list_rm(&qp->ntb_rx_q_lock, &qp->rx_free_q)))
  1482. kfree(entry);
  1483. if (qp->tx_dma_chan)
  1484. dma_release_channel(qp->tx_dma_chan);
  1485. if (qp->rx_dma_chan)
  1486. dma_release_channel(qp->rx_dma_chan);
  1487. nt->qp_bitmap_free |= qp_bit;
  1488. err:
  1489. return NULL;
  1490. }
  1491. EXPORT_SYMBOL_GPL(ntb_transport_create_queue);
  1492. /**
  1493. * ntb_transport_free_queue - Frees NTB transport queue
  1494. * @qp: NTB queue to be freed
  1495. *
  1496. * Frees NTB transport queue
  1497. */
  1498. void ntb_transport_free_queue(struct ntb_transport_qp *qp)
  1499. {
  1500. struct pci_dev *pdev;
  1501. struct ntb_queue_entry *entry;
  1502. u64 qp_bit;
  1503. if (!qp)
  1504. return;
  1505. pdev = qp->ndev->pdev;
  1506. qp->active = false;
  1507. if (qp->tx_dma_chan) {
  1508. struct dma_chan *chan = qp->tx_dma_chan;
  1509. /* Putting the dma_chan to NULL will force any new traffic to be
  1510. * processed by the CPU instead of the DAM engine
  1511. */
  1512. qp->tx_dma_chan = NULL;
  1513. /* Try to be nice and wait for any queued DMA engine
  1514. * transactions to process before smashing it with a rock
  1515. */
  1516. dma_sync_wait(chan, qp->last_cookie);
  1517. dmaengine_terminate_all(chan);
  1518. dma_release_channel(chan);
  1519. }
  1520. if (qp->rx_dma_chan) {
  1521. struct dma_chan *chan = qp->rx_dma_chan;
  1522. /* Putting the dma_chan to NULL will force any new traffic to be
  1523. * processed by the CPU instead of the DAM engine
  1524. */
  1525. qp->rx_dma_chan = NULL;
  1526. /* Try to be nice and wait for any queued DMA engine
  1527. * transactions to process before smashing it with a rock
  1528. */
  1529. dma_sync_wait(chan, qp->last_cookie);
  1530. dmaengine_terminate_all(chan);
  1531. dma_release_channel(chan);
  1532. }
  1533. qp_bit = BIT_ULL(qp->qp_num);
  1534. ntb_db_set_mask(qp->ndev, qp_bit);
  1535. tasklet_kill(&qp->rxc_db_work);
  1536. cancel_delayed_work_sync(&qp->link_work);
  1537. qp->cb_data = NULL;
  1538. qp->rx_handler = NULL;
  1539. qp->tx_handler = NULL;
  1540. qp->event_handler = NULL;
  1541. while ((entry = ntb_list_rm(&qp->ntb_rx_q_lock, &qp->rx_free_q)))
  1542. kfree(entry);
  1543. while ((entry = ntb_list_rm(&qp->ntb_rx_q_lock, &qp->rx_pend_q))) {
  1544. dev_warn(&pdev->dev, "Freeing item from non-empty rx_pend_q\n");
  1545. kfree(entry);
  1546. }
  1547. while ((entry = ntb_list_rm(&qp->ntb_rx_q_lock, &qp->rx_post_q))) {
  1548. dev_warn(&pdev->dev, "Freeing item from non-empty rx_post_q\n");
  1549. kfree(entry);
  1550. }
  1551. while ((entry = ntb_list_rm(&qp->ntb_tx_free_q_lock, &qp->tx_free_q)))
  1552. kfree(entry);
  1553. qp->transport->qp_bitmap_free |= qp_bit;
  1554. dev_info(&pdev->dev, "NTB Transport QP %d freed\n", qp->qp_num);
  1555. }
  1556. EXPORT_SYMBOL_GPL(ntb_transport_free_queue);
  1557. /**
  1558. * ntb_transport_rx_remove - Dequeues enqueued rx packet
  1559. * @qp: NTB queue to be freed
  1560. * @len: pointer to variable to write enqueued buffers length
  1561. *
  1562. * Dequeues unused buffers from receive queue. Should only be used during
  1563. * shutdown of qp.
  1564. *
  1565. * RETURNS: NULL error value on error, or void* for success.
  1566. */
  1567. void *ntb_transport_rx_remove(struct ntb_transport_qp *qp, unsigned int *len)
  1568. {
  1569. struct ntb_queue_entry *entry;
  1570. void *buf;
  1571. if (!qp || qp->client_ready)
  1572. return NULL;
  1573. entry = ntb_list_rm(&qp->ntb_rx_q_lock, &qp->rx_pend_q);
  1574. if (!entry)
  1575. return NULL;
  1576. buf = entry->cb_data;
  1577. *len = entry->len;
  1578. ntb_list_add(&qp->ntb_rx_q_lock, &entry->entry, &qp->rx_free_q);
  1579. return buf;
  1580. }
  1581. EXPORT_SYMBOL_GPL(ntb_transport_rx_remove);
  1582. /**
  1583. * ntb_transport_rx_enqueue - Enqueue a new NTB queue entry
  1584. * @qp: NTB transport layer queue the entry is to be enqueued on
  1585. * @cb: per buffer pointer for callback function to use
  1586. * @data: pointer to data buffer that incoming packets will be copied into
  1587. * @len: length of the data buffer
  1588. *
  1589. * Enqueue a new receive buffer onto the transport queue into which a NTB
  1590. * payload can be received into.
  1591. *
  1592. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1593. */
  1594. int ntb_transport_rx_enqueue(struct ntb_transport_qp *qp, void *cb, void *data,
  1595. unsigned int len)
  1596. {
  1597. struct ntb_queue_entry *entry;
  1598. if (!qp)
  1599. return -EINVAL;
  1600. entry = ntb_list_rm(&qp->ntb_rx_q_lock, &qp->rx_free_q);
  1601. if (!entry)
  1602. return -ENOMEM;
  1603. entry->cb_data = cb;
  1604. entry->buf = data;
  1605. entry->len = len;
  1606. entry->flags = 0;
  1607. entry->retries = 0;
  1608. entry->errors = 0;
  1609. entry->rx_index = 0;
  1610. ntb_list_add(&qp->ntb_rx_q_lock, &entry->entry, &qp->rx_pend_q);
  1611. if (qp->active)
  1612. tasklet_schedule(&qp->rxc_db_work);
  1613. return 0;
  1614. }
  1615. EXPORT_SYMBOL_GPL(ntb_transport_rx_enqueue);
  1616. /**
  1617. * ntb_transport_tx_enqueue - Enqueue a new NTB queue entry
  1618. * @qp: NTB transport layer queue the entry is to be enqueued on
  1619. * @cb: per buffer pointer for callback function to use
  1620. * @data: pointer to data buffer that will be sent
  1621. * @len: length of the data buffer
  1622. *
  1623. * Enqueue a new transmit buffer onto the transport queue from which a NTB
  1624. * payload will be transmitted. This assumes that a lock is being held to
  1625. * serialize access to the qp.
  1626. *
  1627. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  1628. */
  1629. int ntb_transport_tx_enqueue(struct ntb_transport_qp *qp, void *cb, void *data,
  1630. unsigned int len)
  1631. {
  1632. struct ntb_queue_entry *entry;
  1633. int rc;
  1634. if (!qp || !qp->link_is_up || !len)
  1635. return -EINVAL;
  1636. entry = ntb_list_rm(&qp->ntb_tx_free_q_lock, &qp->tx_free_q);
  1637. if (!entry) {
  1638. qp->tx_err_no_buf++;
  1639. return -EBUSY;
  1640. }
  1641. entry->cb_data = cb;
  1642. entry->buf = data;
  1643. entry->len = len;
  1644. entry->flags = 0;
  1645. entry->errors = 0;
  1646. entry->retries = 0;
  1647. entry->tx_index = 0;
  1648. rc = ntb_process_tx(qp, entry);
  1649. if (rc)
  1650. ntb_list_add(&qp->ntb_tx_free_q_lock, &entry->entry,
  1651. &qp->tx_free_q);
  1652. return rc;
  1653. }
  1654. EXPORT_SYMBOL_GPL(ntb_transport_tx_enqueue);
  1655. /**
  1656. * ntb_transport_link_up - Notify NTB transport of client readiness to use queue
  1657. * @qp: NTB transport layer queue to be enabled
  1658. *
  1659. * Notify NTB transport layer of client readiness to use queue
  1660. */
  1661. void ntb_transport_link_up(struct ntb_transport_qp *qp)
  1662. {
  1663. if (!qp)
  1664. return;
  1665. qp->client_ready = true;
  1666. if (qp->transport->link_is_up)
  1667. schedule_delayed_work(&qp->link_work, 0);
  1668. }
  1669. EXPORT_SYMBOL_GPL(ntb_transport_link_up);
  1670. /**
  1671. * ntb_transport_link_down - Notify NTB transport to no longer enqueue data
  1672. * @qp: NTB transport layer queue to be disabled
  1673. *
  1674. * Notify NTB transport layer of client's desire to no longer receive data on
  1675. * transport queue specified. It is the client's responsibility to ensure all
  1676. * entries on queue are purged or otherwise handled appropriately.
  1677. */
  1678. void ntb_transport_link_down(struct ntb_transport_qp *qp)
  1679. {
  1680. int val;
  1681. if (!qp)
  1682. return;
  1683. qp->client_ready = false;
  1684. val = ntb_spad_read(qp->ndev, QP_LINKS);
  1685. ntb_peer_spad_write(qp->ndev, QP_LINKS,
  1686. val & ~BIT(qp->qp_num));
  1687. if (qp->link_is_up)
  1688. ntb_send_link_down(qp);
  1689. else
  1690. cancel_delayed_work_sync(&qp->link_work);
  1691. }
  1692. EXPORT_SYMBOL_GPL(ntb_transport_link_down);
  1693. /**
  1694. * ntb_transport_link_query - Query transport link state
  1695. * @qp: NTB transport layer queue to be queried
  1696. *
  1697. * Query connectivity to the remote system of the NTB transport queue
  1698. *
  1699. * RETURNS: true for link up or false for link down
  1700. */
  1701. bool ntb_transport_link_query(struct ntb_transport_qp *qp)
  1702. {
  1703. if (!qp)
  1704. return false;
  1705. return qp->link_is_up;
  1706. }
  1707. EXPORT_SYMBOL_GPL(ntb_transport_link_query);
  1708. /**
  1709. * ntb_transport_qp_num - Query the qp number
  1710. * @qp: NTB transport layer queue to be queried
  1711. *
  1712. * Query qp number of the NTB transport queue
  1713. *
  1714. * RETURNS: a zero based number specifying the qp number
  1715. */
  1716. unsigned char ntb_transport_qp_num(struct ntb_transport_qp *qp)
  1717. {
  1718. if (!qp)
  1719. return 0;
  1720. return qp->qp_num;
  1721. }
  1722. EXPORT_SYMBOL_GPL(ntb_transport_qp_num);
  1723. /**
  1724. * ntb_transport_max_size - Query the max payload size of a qp
  1725. * @qp: NTB transport layer queue to be queried
  1726. *
  1727. * Query the maximum payload size permissible on the given qp
  1728. *
  1729. * RETURNS: the max payload size of a qp
  1730. */
  1731. unsigned int ntb_transport_max_size(struct ntb_transport_qp *qp)
  1732. {
  1733. unsigned int max_size;
  1734. unsigned int copy_align;
  1735. struct dma_chan *rx_chan, *tx_chan;
  1736. if (!qp)
  1737. return 0;
  1738. rx_chan = qp->rx_dma_chan;
  1739. tx_chan = qp->tx_dma_chan;
  1740. copy_align = max(rx_chan ? rx_chan->device->copy_align : 0,
  1741. tx_chan ? tx_chan->device->copy_align : 0);
  1742. /* If DMA engine usage is possible, try to find the max size for that */
  1743. max_size = qp->tx_max_frame - sizeof(struct ntb_payload_header);
  1744. max_size = round_down(max_size, 1 << copy_align);
  1745. return max_size;
  1746. }
  1747. EXPORT_SYMBOL_GPL(ntb_transport_max_size);
  1748. unsigned int ntb_transport_tx_free_entry(struct ntb_transport_qp *qp)
  1749. {
  1750. unsigned int head = qp->tx_index;
  1751. unsigned int tail = qp->remote_rx_info->entry;
  1752. return tail > head ? tail - head : qp->tx_max_entry + tail - head;
  1753. }
  1754. EXPORT_SYMBOL_GPL(ntb_transport_tx_free_entry);
  1755. static void ntb_transport_doorbell_callback(void *data, int vector)
  1756. {
  1757. struct ntb_transport_ctx *nt = data;
  1758. struct ntb_transport_qp *qp;
  1759. u64 db_bits;
  1760. unsigned int qp_num;
  1761. db_bits = (nt->qp_bitmap & ~nt->qp_bitmap_free &
  1762. ntb_db_vector_mask(nt->ndev, vector));
  1763. while (db_bits) {
  1764. qp_num = __ffs(db_bits);
  1765. qp = &nt->qp_vec[qp_num];
  1766. if (qp->active)
  1767. tasklet_schedule(&qp->rxc_db_work);
  1768. db_bits &= ~BIT_ULL(qp_num);
  1769. }
  1770. }
  1771. static const struct ntb_ctx_ops ntb_transport_ops = {
  1772. .link_event = ntb_transport_event_callback,
  1773. .db_event = ntb_transport_doorbell_callback,
  1774. };
  1775. static struct ntb_client ntb_transport_client = {
  1776. .ops = {
  1777. .probe = ntb_transport_probe,
  1778. .remove = ntb_transport_free,
  1779. },
  1780. };
  1781. static int __init ntb_transport_init(void)
  1782. {
  1783. int rc;
  1784. pr_info("%s, version %s\n", NTB_TRANSPORT_DESC, NTB_TRANSPORT_VER);
  1785. if (debugfs_initialized())
  1786. nt_debugfs_dir = debugfs_create_dir(KBUILD_MODNAME, NULL);
  1787. rc = bus_register(&ntb_transport_bus);
  1788. if (rc)
  1789. goto err_bus;
  1790. rc = ntb_register_client(&ntb_transport_client);
  1791. if (rc)
  1792. goto err_client;
  1793. return 0;
  1794. err_client:
  1795. bus_unregister(&ntb_transport_bus);
  1796. err_bus:
  1797. debugfs_remove_recursive(nt_debugfs_dir);
  1798. return rc;
  1799. }
  1800. module_init(ntb_transport_init);
  1801. static void __exit ntb_transport_exit(void)
  1802. {
  1803. ntb_unregister_client(&ntb_transport_client);
  1804. bus_unregister(&ntb_transport_bus);
  1805. debugfs_remove_recursive(nt_debugfs_dir);
  1806. }
  1807. module_exit(ntb_transport_exit);