vmxnet3_drv.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2016, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: pv-drivers@vmware.com
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static const struct pci_device_id vmxnet3_pciid_table[] = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. adapter->shared->devRead.intrConf.intrCtrl &=
  66. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  67. }
  68. static void
  69. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  70. {
  71. int i;
  72. adapter->shared->devRead.intrConf.intrCtrl |=
  73. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  74. for (i = 0; i < adapter->intr.num_intrs; i++)
  75. vmxnet3_disable_intr(adapter, i);
  76. }
  77. static void
  78. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  79. {
  80. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  81. }
  82. static bool
  83. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  84. {
  85. return tq->stopped;
  86. }
  87. static void
  88. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  89. {
  90. tq->stopped = false;
  91. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  92. }
  93. static void
  94. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  95. {
  96. tq->stopped = false;
  97. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  98. }
  99. static void
  100. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = true;
  103. tq->num_stop++;
  104. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  105. }
  106. /*
  107. * Check the link state. This may start or stop the tx queue.
  108. */
  109. static void
  110. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  111. {
  112. u32 ret;
  113. int i;
  114. unsigned long flags;
  115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  116. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  117. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  118. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  119. adapter->link_speed = ret >> 16;
  120. if (ret & 1) { /* Link is up. */
  121. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  122. adapter->link_speed);
  123. netif_carrier_on(adapter->netdev);
  124. if (affectTxQueue) {
  125. for (i = 0; i < adapter->num_tx_queues; i++)
  126. vmxnet3_tq_start(&adapter->tx_queue[i],
  127. adapter);
  128. }
  129. } else {
  130. netdev_info(adapter->netdev, "NIC Link is Down\n");
  131. netif_carrier_off(adapter->netdev);
  132. if (affectTxQueue) {
  133. for (i = 0; i < adapter->num_tx_queues; i++)
  134. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  135. }
  136. }
  137. }
  138. static void
  139. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  140. {
  141. int i;
  142. unsigned long flags;
  143. u32 events = le32_to_cpu(adapter->shared->ecr);
  144. if (!events)
  145. return;
  146. vmxnet3_ack_events(adapter, events);
  147. /* Check if link state has changed */
  148. if (events & VMXNET3_ECR_LINK)
  149. vmxnet3_check_link(adapter, true);
  150. /* Check if there is an error on xmit/recv queues */
  151. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  152. spin_lock_irqsave(&adapter->cmd_lock, flags);
  153. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  154. VMXNET3_CMD_GET_QUEUE_STATUS);
  155. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  156. for (i = 0; i < adapter->num_tx_queues; i++)
  157. if (adapter->tqd_start[i].status.stopped)
  158. dev_err(&adapter->netdev->dev,
  159. "%s: tq[%d] error 0x%x\n",
  160. adapter->netdev->name, i, le32_to_cpu(
  161. adapter->tqd_start[i].status.error));
  162. for (i = 0; i < adapter->num_rx_queues; i++)
  163. if (adapter->rqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: rq[%d] error 0x%x\n",
  166. adapter->netdev->name, i,
  167. adapter->rqd_start[i].status.error);
  168. schedule_work(&adapter->work);
  169. }
  170. }
  171. #ifdef __BIG_ENDIAN_BITFIELD
  172. /*
  173. * The device expects the bitfields in shared structures to be written in
  174. * little endian. When CPU is big endian, the following routines are used to
  175. * correctly read and write into ABI.
  176. * The general technique used here is : double word bitfields are defined in
  177. * opposite order for big endian architecture. Then before reading them in
  178. * driver the complete double word is translated using le32_to_cpu. Similarly
  179. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  180. * double words into required format.
  181. * In order to avoid touching bits in shared structure more than once, temporary
  182. * descriptors are used. These are passed as srcDesc to following functions.
  183. */
  184. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  185. struct Vmxnet3_RxDesc *dstDesc)
  186. {
  187. u32 *src = (u32 *)srcDesc + 2;
  188. u32 *dst = (u32 *)dstDesc + 2;
  189. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  190. *dst = le32_to_cpu(*src);
  191. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  192. }
  193. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  194. struct Vmxnet3_TxDesc *dstDesc)
  195. {
  196. int i;
  197. u32 *src = (u32 *)(srcDesc + 1);
  198. u32 *dst = (u32 *)(dstDesc + 1);
  199. /* Working backwards so that the gen bit is set at the end. */
  200. for (i = 2; i > 0; i--) {
  201. src--;
  202. dst--;
  203. *dst = cpu_to_le32(*src);
  204. }
  205. }
  206. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  207. struct Vmxnet3_RxCompDesc *dstDesc)
  208. {
  209. int i = 0;
  210. u32 *src = (u32 *)srcDesc;
  211. u32 *dst = (u32 *)dstDesc;
  212. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  213. *dst = le32_to_cpu(*src);
  214. src++;
  215. dst++;
  216. }
  217. }
  218. /* Used to read bitfield values from double words. */
  219. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  220. {
  221. u32 temp = le32_to_cpu(*bitfield);
  222. u32 mask = ((1 << size) - 1) << pos;
  223. temp &= mask;
  224. temp >>= pos;
  225. return temp;
  226. }
  227. #endif /* __BIG_ENDIAN_BITFIELD */
  228. #ifdef __BIG_ENDIAN_BITFIELD
  229. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  230. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  231. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  232. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  233. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  234. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  235. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  236. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  237. VMXNET3_TCD_GEN_SIZE)
  238. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  239. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  240. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  241. (dstrcd) = (tmp); \
  242. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  243. } while (0)
  244. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  245. (dstrxd) = (tmp); \
  246. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  247. } while (0)
  248. #else
  249. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  250. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  251. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  252. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  253. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  254. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  255. #endif /* __BIG_ENDIAN_BITFIELD */
  256. static void
  257. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  258. struct pci_dev *pdev)
  259. {
  260. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  261. dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
  262. PCI_DMA_TODEVICE);
  263. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  264. dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
  265. PCI_DMA_TODEVICE);
  266. else
  267. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  268. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  269. }
  270. static int
  271. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  272. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  273. {
  274. struct sk_buff *skb;
  275. int entries = 0;
  276. /* no out of order completion */
  277. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  278. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  279. skb = tq->buf_info[eop_idx].skb;
  280. BUG_ON(skb == NULL);
  281. tq->buf_info[eop_idx].skb = NULL;
  282. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  283. while (tq->tx_ring.next2comp != eop_idx) {
  284. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  285. pdev);
  286. /* update next2comp w/o tx_lock. Since we are marking more,
  287. * instead of less, tx ring entries avail, the worst case is
  288. * that the tx routine incorrectly re-queues a pkt due to
  289. * insufficient tx ring entries.
  290. */
  291. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  292. entries++;
  293. }
  294. dev_kfree_skb_any(skb);
  295. return entries;
  296. }
  297. static int
  298. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  299. struct vmxnet3_adapter *adapter)
  300. {
  301. int completed = 0;
  302. union Vmxnet3_GenericDesc *gdesc;
  303. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  304. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  305. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  306. &gdesc->tcd), tq, adapter->pdev,
  307. adapter);
  308. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  309. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  310. }
  311. if (completed) {
  312. spin_lock(&tq->tx_lock);
  313. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  314. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  315. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  316. netif_carrier_ok(adapter->netdev))) {
  317. vmxnet3_tq_wake(tq, adapter);
  318. }
  319. spin_unlock(&tq->tx_lock);
  320. }
  321. return completed;
  322. }
  323. static void
  324. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  325. struct vmxnet3_adapter *adapter)
  326. {
  327. int i;
  328. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  329. struct vmxnet3_tx_buf_info *tbi;
  330. tbi = tq->buf_info + tq->tx_ring.next2comp;
  331. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  332. if (tbi->skb) {
  333. dev_kfree_skb_any(tbi->skb);
  334. tbi->skb = NULL;
  335. }
  336. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  337. }
  338. /* sanity check, verify all buffers are indeed unmapped and freed */
  339. for (i = 0; i < tq->tx_ring.size; i++) {
  340. BUG_ON(tq->buf_info[i].skb != NULL ||
  341. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  342. }
  343. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  344. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  345. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  346. tq->comp_ring.next2proc = 0;
  347. }
  348. static void
  349. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  350. struct vmxnet3_adapter *adapter)
  351. {
  352. if (tq->tx_ring.base) {
  353. dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
  354. sizeof(struct Vmxnet3_TxDesc),
  355. tq->tx_ring.base, tq->tx_ring.basePA);
  356. tq->tx_ring.base = NULL;
  357. }
  358. if (tq->data_ring.base) {
  359. dma_free_coherent(&adapter->pdev->dev,
  360. tq->data_ring.size * tq->txdata_desc_size,
  361. tq->data_ring.base, tq->data_ring.basePA);
  362. tq->data_ring.base = NULL;
  363. }
  364. if (tq->comp_ring.base) {
  365. dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
  366. sizeof(struct Vmxnet3_TxCompDesc),
  367. tq->comp_ring.base, tq->comp_ring.basePA);
  368. tq->comp_ring.base = NULL;
  369. }
  370. if (tq->buf_info) {
  371. dma_free_coherent(&adapter->pdev->dev,
  372. tq->tx_ring.size * sizeof(tq->buf_info[0]),
  373. tq->buf_info, tq->buf_info_pa);
  374. tq->buf_info = NULL;
  375. }
  376. }
  377. /* Destroy all tx queues */
  378. void
  379. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  380. {
  381. int i;
  382. for (i = 0; i < adapter->num_tx_queues; i++)
  383. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  384. }
  385. static void
  386. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  387. struct vmxnet3_adapter *adapter)
  388. {
  389. int i;
  390. /* reset the tx ring contents to 0 and reset the tx ring states */
  391. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  392. sizeof(struct Vmxnet3_TxDesc));
  393. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  394. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  395. memset(tq->data_ring.base, 0,
  396. tq->data_ring.size * tq->txdata_desc_size);
  397. /* reset the tx comp ring contents to 0 and reset comp ring states */
  398. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  399. sizeof(struct Vmxnet3_TxCompDesc));
  400. tq->comp_ring.next2proc = 0;
  401. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  402. /* reset the bookkeeping data */
  403. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  404. for (i = 0; i < tq->tx_ring.size; i++)
  405. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  406. /* stats are not reset */
  407. }
  408. static int
  409. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  410. struct vmxnet3_adapter *adapter)
  411. {
  412. size_t sz;
  413. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  414. tq->comp_ring.base || tq->buf_info);
  415. tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  416. tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
  417. &tq->tx_ring.basePA, GFP_KERNEL);
  418. if (!tq->tx_ring.base) {
  419. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  420. goto err;
  421. }
  422. tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  423. tq->data_ring.size * tq->txdata_desc_size,
  424. &tq->data_ring.basePA, GFP_KERNEL);
  425. if (!tq->data_ring.base) {
  426. netdev_err(adapter->netdev, "failed to allocate tx data ring\n");
  427. goto err;
  428. }
  429. tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  430. tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
  431. &tq->comp_ring.basePA, GFP_KERNEL);
  432. if (!tq->comp_ring.base) {
  433. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  434. goto err;
  435. }
  436. sz = tq->tx_ring.size * sizeof(tq->buf_info[0]);
  437. tq->buf_info = dma_zalloc_coherent(&adapter->pdev->dev, sz,
  438. &tq->buf_info_pa, GFP_KERNEL);
  439. if (!tq->buf_info)
  440. goto err;
  441. return 0;
  442. err:
  443. vmxnet3_tq_destroy(tq, adapter);
  444. return -ENOMEM;
  445. }
  446. static void
  447. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  448. {
  449. int i;
  450. for (i = 0; i < adapter->num_tx_queues; i++)
  451. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  452. }
  453. /*
  454. * starting from ring->next2fill, allocate rx buffers for the given ring
  455. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  456. * are allocated or allocation fails
  457. */
  458. static int
  459. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  460. int num_to_alloc, struct vmxnet3_adapter *adapter)
  461. {
  462. int num_allocated = 0;
  463. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  464. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  465. u32 val;
  466. while (num_allocated <= num_to_alloc) {
  467. struct vmxnet3_rx_buf_info *rbi;
  468. union Vmxnet3_GenericDesc *gd;
  469. rbi = rbi_base + ring->next2fill;
  470. gd = ring->base + ring->next2fill;
  471. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  472. if (rbi->skb == NULL) {
  473. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  474. rbi->len,
  475. GFP_KERNEL);
  476. if (unlikely(rbi->skb == NULL)) {
  477. rq->stats.rx_buf_alloc_failure++;
  478. break;
  479. }
  480. rbi->dma_addr = dma_map_single(
  481. &adapter->pdev->dev,
  482. rbi->skb->data, rbi->len,
  483. PCI_DMA_FROMDEVICE);
  484. if (dma_mapping_error(&adapter->pdev->dev,
  485. rbi->dma_addr)) {
  486. dev_kfree_skb_any(rbi->skb);
  487. rq->stats.rx_buf_alloc_failure++;
  488. break;
  489. }
  490. } else {
  491. /* rx buffer skipped by the device */
  492. }
  493. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  494. } else {
  495. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  496. rbi->len != PAGE_SIZE);
  497. if (rbi->page == NULL) {
  498. rbi->page = alloc_page(GFP_ATOMIC);
  499. if (unlikely(rbi->page == NULL)) {
  500. rq->stats.rx_buf_alloc_failure++;
  501. break;
  502. }
  503. rbi->dma_addr = dma_map_page(
  504. &adapter->pdev->dev,
  505. rbi->page, 0, PAGE_SIZE,
  506. PCI_DMA_FROMDEVICE);
  507. if (dma_mapping_error(&adapter->pdev->dev,
  508. rbi->dma_addr)) {
  509. put_page(rbi->page);
  510. rq->stats.rx_buf_alloc_failure++;
  511. break;
  512. }
  513. } else {
  514. /* rx buffers skipped by the device */
  515. }
  516. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  517. }
  518. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  519. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  520. | val | rbi->len);
  521. /* Fill the last buffer but dont mark it ready, or else the
  522. * device will think that the queue is full */
  523. if (num_allocated == num_to_alloc)
  524. break;
  525. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  526. num_allocated++;
  527. vmxnet3_cmd_ring_adv_next2fill(ring);
  528. }
  529. netdev_dbg(adapter->netdev,
  530. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  531. num_allocated, ring->next2fill, ring->next2comp);
  532. /* so that the device can distinguish a full ring and an empty ring */
  533. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  534. return num_allocated;
  535. }
  536. static void
  537. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  538. struct vmxnet3_rx_buf_info *rbi)
  539. {
  540. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  541. skb_shinfo(skb)->nr_frags;
  542. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  543. __skb_frag_set_page(frag, rbi->page);
  544. frag->page_offset = 0;
  545. skb_frag_size_set(frag, rcd->len);
  546. skb->data_len += rcd->len;
  547. skb->truesize += PAGE_SIZE;
  548. skb_shinfo(skb)->nr_frags++;
  549. }
  550. static int
  551. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  552. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  553. struct vmxnet3_adapter *adapter)
  554. {
  555. u32 dw2, len;
  556. unsigned long buf_offset;
  557. int i;
  558. union Vmxnet3_GenericDesc *gdesc;
  559. struct vmxnet3_tx_buf_info *tbi = NULL;
  560. BUG_ON(ctx->copy_size > skb_headlen(skb));
  561. /* use the previous gen bit for the SOP desc */
  562. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  563. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  564. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  565. /* no need to map the buffer if headers are copied */
  566. if (ctx->copy_size) {
  567. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  568. tq->tx_ring.next2fill *
  569. tq->txdata_desc_size);
  570. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  571. ctx->sop_txd->dword[3] = 0;
  572. tbi = tq->buf_info + tq->tx_ring.next2fill;
  573. tbi->map_type = VMXNET3_MAP_NONE;
  574. netdev_dbg(adapter->netdev,
  575. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  576. tq->tx_ring.next2fill,
  577. le64_to_cpu(ctx->sop_txd->txd.addr),
  578. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  579. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  580. /* use the right gen for non-SOP desc */
  581. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  582. }
  583. /* linear part can use multiple tx desc if it's big */
  584. len = skb_headlen(skb) - ctx->copy_size;
  585. buf_offset = ctx->copy_size;
  586. while (len) {
  587. u32 buf_size;
  588. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  589. buf_size = len;
  590. dw2 |= len;
  591. } else {
  592. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  593. /* spec says that for TxDesc.len, 0 == 2^14 */
  594. }
  595. tbi = tq->buf_info + tq->tx_ring.next2fill;
  596. tbi->map_type = VMXNET3_MAP_SINGLE;
  597. tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  598. skb->data + buf_offset, buf_size,
  599. PCI_DMA_TODEVICE);
  600. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  601. return -EFAULT;
  602. tbi->len = buf_size;
  603. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  604. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  605. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  606. gdesc->dword[2] = cpu_to_le32(dw2);
  607. gdesc->dword[3] = 0;
  608. netdev_dbg(adapter->netdev,
  609. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  610. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  611. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  612. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  613. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  614. len -= buf_size;
  615. buf_offset += buf_size;
  616. }
  617. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  618. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  619. u32 buf_size;
  620. buf_offset = 0;
  621. len = skb_frag_size(frag);
  622. while (len) {
  623. tbi = tq->buf_info + tq->tx_ring.next2fill;
  624. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  625. buf_size = len;
  626. dw2 |= len;
  627. } else {
  628. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  629. /* spec says that for TxDesc.len, 0 == 2^14 */
  630. }
  631. tbi->map_type = VMXNET3_MAP_PAGE;
  632. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  633. buf_offset, buf_size,
  634. DMA_TO_DEVICE);
  635. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  636. return -EFAULT;
  637. tbi->len = buf_size;
  638. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  639. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  640. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  641. gdesc->dword[2] = cpu_to_le32(dw2);
  642. gdesc->dword[3] = 0;
  643. netdev_dbg(adapter->netdev,
  644. "txd[%u]: 0x%llx %u %u\n",
  645. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  646. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  647. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  648. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  649. len -= buf_size;
  650. buf_offset += buf_size;
  651. }
  652. }
  653. ctx->eop_txd = gdesc;
  654. /* set the last buf_info for the pkt */
  655. tbi->skb = skb;
  656. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  657. return 0;
  658. }
  659. /* Init all tx queues */
  660. static void
  661. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  662. {
  663. int i;
  664. for (i = 0; i < adapter->num_tx_queues; i++)
  665. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  666. }
  667. /*
  668. * parse relevant protocol headers:
  669. * For a tso pkt, relevant headers are L2/3/4 including options
  670. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  671. * if it's a TCP/UDP pkt
  672. *
  673. * Returns:
  674. * -1: error happens during parsing
  675. * 0: protocol headers parsed, but too big to be copied
  676. * 1: protocol headers parsed and copied
  677. *
  678. * Other effects:
  679. * 1. related *ctx fields are updated.
  680. * 2. ctx->copy_size is # of bytes copied
  681. * 3. the portion to be copied is guaranteed to be in the linear part
  682. *
  683. */
  684. static int
  685. vmxnet3_parse_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  686. struct vmxnet3_tx_ctx *ctx,
  687. struct vmxnet3_adapter *adapter)
  688. {
  689. u8 protocol = 0;
  690. if (ctx->mss) { /* TSO */
  691. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  692. ctx->l4_hdr_size = tcp_hdrlen(skb);
  693. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  694. } else {
  695. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  696. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  697. if (ctx->ipv4) {
  698. const struct iphdr *iph = ip_hdr(skb);
  699. protocol = iph->protocol;
  700. } else if (ctx->ipv6) {
  701. const struct ipv6hdr *ipv6h = ipv6_hdr(skb);
  702. protocol = ipv6h->nexthdr;
  703. }
  704. switch (protocol) {
  705. case IPPROTO_TCP:
  706. ctx->l4_hdr_size = tcp_hdrlen(skb);
  707. break;
  708. case IPPROTO_UDP:
  709. ctx->l4_hdr_size = sizeof(struct udphdr);
  710. break;
  711. default:
  712. ctx->l4_hdr_size = 0;
  713. break;
  714. }
  715. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  716. ctx->l4_hdr_size, skb->len);
  717. } else {
  718. ctx->eth_ip_hdr_size = 0;
  719. ctx->l4_hdr_size = 0;
  720. /* copy as much as allowed */
  721. ctx->copy_size = min_t(unsigned int,
  722. tq->txdata_desc_size,
  723. skb_headlen(skb));
  724. }
  725. if (skb->len <= VMXNET3_HDR_COPY_SIZE)
  726. ctx->copy_size = skb->len;
  727. /* make sure headers are accessible directly */
  728. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  729. goto err;
  730. }
  731. if (unlikely(ctx->copy_size > tq->txdata_desc_size)) {
  732. tq->stats.oversized_hdr++;
  733. ctx->copy_size = 0;
  734. return 0;
  735. }
  736. return 1;
  737. err:
  738. return -1;
  739. }
  740. /*
  741. * copy relevant protocol headers to the transmit ring:
  742. * For a tso pkt, relevant headers are L2/3/4 including options
  743. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  744. * if it's a TCP/UDP pkt
  745. *
  746. *
  747. * Note that this requires that vmxnet3_parse_hdr be called first to set the
  748. * appropriate bits in ctx first
  749. */
  750. static void
  751. vmxnet3_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  752. struct vmxnet3_tx_ctx *ctx,
  753. struct vmxnet3_adapter *adapter)
  754. {
  755. struct Vmxnet3_TxDataDesc *tdd;
  756. tdd = (struct Vmxnet3_TxDataDesc *)((u8 *)tq->data_ring.base +
  757. tq->tx_ring.next2fill *
  758. tq->txdata_desc_size);
  759. memcpy(tdd->data, skb->data, ctx->copy_size);
  760. netdev_dbg(adapter->netdev,
  761. "copy %u bytes to dataRing[%u]\n",
  762. ctx->copy_size, tq->tx_ring.next2fill);
  763. }
  764. static void
  765. vmxnet3_prepare_tso(struct sk_buff *skb,
  766. struct vmxnet3_tx_ctx *ctx)
  767. {
  768. struct tcphdr *tcph = tcp_hdr(skb);
  769. if (ctx->ipv4) {
  770. struct iphdr *iph = ip_hdr(skb);
  771. iph->check = 0;
  772. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  773. IPPROTO_TCP, 0);
  774. } else if (ctx->ipv6) {
  775. struct ipv6hdr *iph = ipv6_hdr(skb);
  776. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  777. IPPROTO_TCP, 0);
  778. }
  779. }
  780. static int txd_estimate(const struct sk_buff *skb)
  781. {
  782. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  783. int i;
  784. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  785. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  786. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  787. }
  788. return count;
  789. }
  790. /*
  791. * Transmits a pkt thru a given tq
  792. * Returns:
  793. * NETDEV_TX_OK: descriptors are setup successfully
  794. * NETDEV_TX_OK: error occurred, the pkt is dropped
  795. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  796. *
  797. * Side-effects:
  798. * 1. tx ring may be changed
  799. * 2. tq stats may be updated accordingly
  800. * 3. shared->txNumDeferred may be updated
  801. */
  802. static int
  803. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  804. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  805. {
  806. int ret;
  807. u32 count;
  808. unsigned long flags;
  809. struct vmxnet3_tx_ctx ctx;
  810. union Vmxnet3_GenericDesc *gdesc;
  811. #ifdef __BIG_ENDIAN_BITFIELD
  812. /* Use temporary descriptor to avoid touching bits multiple times */
  813. union Vmxnet3_GenericDesc tempTxDesc;
  814. #endif
  815. count = txd_estimate(skb);
  816. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  817. ctx.ipv6 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IPV6));
  818. ctx.mss = skb_shinfo(skb)->gso_size;
  819. if (ctx.mss) {
  820. if (skb_header_cloned(skb)) {
  821. if (unlikely(pskb_expand_head(skb, 0, 0,
  822. GFP_ATOMIC) != 0)) {
  823. tq->stats.drop_tso++;
  824. goto drop_pkt;
  825. }
  826. tq->stats.copy_skb_header++;
  827. }
  828. vmxnet3_prepare_tso(skb, &ctx);
  829. } else {
  830. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  831. /* non-tso pkts must not use more than
  832. * VMXNET3_MAX_TXD_PER_PKT entries
  833. */
  834. if (skb_linearize(skb) != 0) {
  835. tq->stats.drop_too_many_frags++;
  836. goto drop_pkt;
  837. }
  838. tq->stats.linearized++;
  839. /* recalculate the # of descriptors to use */
  840. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  841. }
  842. }
  843. ret = vmxnet3_parse_hdr(skb, tq, &ctx, adapter);
  844. if (ret >= 0) {
  845. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  846. /* hdrs parsed, check against other limits */
  847. if (ctx.mss) {
  848. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  849. VMXNET3_MAX_TX_BUF_SIZE)) {
  850. tq->stats.drop_oversized_hdr++;
  851. goto drop_pkt;
  852. }
  853. } else {
  854. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  855. if (unlikely(ctx.eth_ip_hdr_size +
  856. skb->csum_offset >
  857. VMXNET3_MAX_CSUM_OFFSET)) {
  858. tq->stats.drop_oversized_hdr++;
  859. goto drop_pkt;
  860. }
  861. }
  862. }
  863. } else {
  864. tq->stats.drop_hdr_inspect_err++;
  865. goto drop_pkt;
  866. }
  867. spin_lock_irqsave(&tq->tx_lock, flags);
  868. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  869. tq->stats.tx_ring_full++;
  870. netdev_dbg(adapter->netdev,
  871. "tx queue stopped on %s, next2comp %u"
  872. " next2fill %u\n", adapter->netdev->name,
  873. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  874. vmxnet3_tq_stop(tq, adapter);
  875. spin_unlock_irqrestore(&tq->tx_lock, flags);
  876. return NETDEV_TX_BUSY;
  877. }
  878. vmxnet3_copy_hdr(skb, tq, &ctx, adapter);
  879. /* fill tx descs related to addr & len */
  880. if (vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter))
  881. goto unlock_drop_pkt;
  882. /* setup the EOP desc */
  883. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  884. /* setup the SOP desc */
  885. #ifdef __BIG_ENDIAN_BITFIELD
  886. gdesc = &tempTxDesc;
  887. gdesc->dword[2] = ctx.sop_txd->dword[2];
  888. gdesc->dword[3] = ctx.sop_txd->dword[3];
  889. #else
  890. gdesc = ctx.sop_txd;
  891. #endif
  892. if (ctx.mss) {
  893. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  894. gdesc->txd.om = VMXNET3_OM_TSO;
  895. gdesc->txd.msscof = ctx.mss;
  896. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  897. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  898. } else {
  899. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  900. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  901. gdesc->txd.om = VMXNET3_OM_CSUM;
  902. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  903. skb->csum_offset;
  904. } else {
  905. gdesc->txd.om = 0;
  906. gdesc->txd.msscof = 0;
  907. }
  908. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  909. }
  910. if (skb_vlan_tag_present(skb)) {
  911. gdesc->txd.ti = 1;
  912. gdesc->txd.tci = skb_vlan_tag_get(skb);
  913. }
  914. /* finally flips the GEN bit of the SOP desc. */
  915. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  916. VMXNET3_TXD_GEN);
  917. #ifdef __BIG_ENDIAN_BITFIELD
  918. /* Finished updating in bitfields of Tx Desc, so write them in original
  919. * place.
  920. */
  921. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  922. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  923. gdesc = ctx.sop_txd;
  924. #endif
  925. netdev_dbg(adapter->netdev,
  926. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  927. (u32)(ctx.sop_txd -
  928. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  929. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  930. spin_unlock_irqrestore(&tq->tx_lock, flags);
  931. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  932. le32_to_cpu(tq->shared->txThreshold)) {
  933. tq->shared->txNumDeferred = 0;
  934. VMXNET3_WRITE_BAR0_REG(adapter,
  935. VMXNET3_REG_TXPROD + tq->qid * 8,
  936. tq->tx_ring.next2fill);
  937. }
  938. return NETDEV_TX_OK;
  939. unlock_drop_pkt:
  940. spin_unlock_irqrestore(&tq->tx_lock, flags);
  941. drop_pkt:
  942. tq->stats.drop_total++;
  943. dev_kfree_skb_any(skb);
  944. return NETDEV_TX_OK;
  945. }
  946. static netdev_tx_t
  947. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  948. {
  949. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  950. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  951. return vmxnet3_tq_xmit(skb,
  952. &adapter->tx_queue[skb->queue_mapping],
  953. adapter, netdev);
  954. }
  955. static void
  956. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  957. struct sk_buff *skb,
  958. union Vmxnet3_GenericDesc *gdesc)
  959. {
  960. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  961. if (gdesc->rcd.v4 &&
  962. (le32_to_cpu(gdesc->dword[3]) &
  963. VMXNET3_RCD_CSUM_OK) == VMXNET3_RCD_CSUM_OK) {
  964. skb->ip_summed = CHECKSUM_UNNECESSARY;
  965. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  966. BUG_ON(gdesc->rcd.frg);
  967. } else if (gdesc->rcd.v6 && (le32_to_cpu(gdesc->dword[3]) &
  968. (1 << VMXNET3_RCD_TUC_SHIFT))) {
  969. skb->ip_summed = CHECKSUM_UNNECESSARY;
  970. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  971. BUG_ON(gdesc->rcd.frg);
  972. } else {
  973. if (gdesc->rcd.csum) {
  974. skb->csum = htons(gdesc->rcd.csum);
  975. skb->ip_summed = CHECKSUM_PARTIAL;
  976. } else {
  977. skb_checksum_none_assert(skb);
  978. }
  979. }
  980. } else {
  981. skb_checksum_none_assert(skb);
  982. }
  983. }
  984. static void
  985. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  986. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  987. {
  988. rq->stats.drop_err++;
  989. if (!rcd->fcs)
  990. rq->stats.drop_fcs++;
  991. rq->stats.drop_total++;
  992. /*
  993. * We do not unmap and chain the rx buffer to the skb.
  994. * We basically pretend this buffer is not used and will be recycled
  995. * by vmxnet3_rq_alloc_rx_buf()
  996. */
  997. /*
  998. * ctx->skb may be NULL if this is the first and the only one
  999. * desc for the pkt
  1000. */
  1001. if (ctx->skb)
  1002. dev_kfree_skb_irq(ctx->skb);
  1003. ctx->skb = NULL;
  1004. }
  1005. static u32
  1006. vmxnet3_get_hdr_len(struct vmxnet3_adapter *adapter, struct sk_buff *skb,
  1007. union Vmxnet3_GenericDesc *gdesc)
  1008. {
  1009. u32 hlen, maplen;
  1010. union {
  1011. void *ptr;
  1012. struct ethhdr *eth;
  1013. struct iphdr *ipv4;
  1014. struct ipv6hdr *ipv6;
  1015. struct tcphdr *tcp;
  1016. } hdr;
  1017. BUG_ON(gdesc->rcd.tcp == 0);
  1018. maplen = skb_headlen(skb);
  1019. if (unlikely(sizeof(struct iphdr) + sizeof(struct tcphdr) > maplen))
  1020. return 0;
  1021. hdr.eth = eth_hdr(skb);
  1022. if (gdesc->rcd.v4) {
  1023. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IP));
  1024. hdr.ptr += sizeof(struct ethhdr);
  1025. BUG_ON(hdr.ipv4->protocol != IPPROTO_TCP);
  1026. hlen = hdr.ipv4->ihl << 2;
  1027. hdr.ptr += hdr.ipv4->ihl << 2;
  1028. } else if (gdesc->rcd.v6) {
  1029. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IPV6));
  1030. hdr.ptr += sizeof(struct ethhdr);
  1031. /* Use an estimated value, since we also need to handle
  1032. * TSO case.
  1033. */
  1034. if (hdr.ipv6->nexthdr != IPPROTO_TCP)
  1035. return sizeof(struct ipv6hdr) + sizeof(struct tcphdr);
  1036. hlen = sizeof(struct ipv6hdr);
  1037. hdr.ptr += sizeof(struct ipv6hdr);
  1038. } else {
  1039. /* Non-IP pkt, dont estimate header length */
  1040. return 0;
  1041. }
  1042. if (hlen + sizeof(struct tcphdr) > maplen)
  1043. return 0;
  1044. return (hlen + (hdr.tcp->doff << 2));
  1045. }
  1046. static int
  1047. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  1048. struct vmxnet3_adapter *adapter, int quota)
  1049. {
  1050. static const u32 rxprod_reg[2] = {
  1051. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  1052. };
  1053. u32 num_pkts = 0;
  1054. bool skip_page_frags = false;
  1055. struct Vmxnet3_RxCompDesc *rcd;
  1056. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  1057. u16 segCnt = 0, mss = 0;
  1058. #ifdef __BIG_ENDIAN_BITFIELD
  1059. struct Vmxnet3_RxDesc rxCmdDesc;
  1060. struct Vmxnet3_RxCompDesc rxComp;
  1061. #endif
  1062. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  1063. &rxComp);
  1064. while (rcd->gen == rq->comp_ring.gen) {
  1065. struct vmxnet3_rx_buf_info *rbi;
  1066. struct sk_buff *skb, *new_skb = NULL;
  1067. struct page *new_page = NULL;
  1068. dma_addr_t new_dma_addr;
  1069. int num_to_alloc;
  1070. struct Vmxnet3_RxDesc *rxd;
  1071. u32 idx, ring_idx;
  1072. struct vmxnet3_cmd_ring *ring = NULL;
  1073. if (num_pkts >= quota) {
  1074. /* we may stop even before we see the EOP desc of
  1075. * the current pkt
  1076. */
  1077. break;
  1078. }
  1079. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2 &&
  1080. rcd->rqID != rq->dataRingQid);
  1081. idx = rcd->rxdIdx;
  1082. ring_idx = VMXNET3_GET_RING_IDX(adapter, rcd->rqID);
  1083. ring = rq->rx_ring + ring_idx;
  1084. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  1085. &rxCmdDesc);
  1086. rbi = rq->buf_info[ring_idx] + idx;
  1087. BUG_ON(rxd->addr != rbi->dma_addr ||
  1088. rxd->len != rbi->len);
  1089. if (unlikely(rcd->eop && rcd->err)) {
  1090. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  1091. goto rcd_done;
  1092. }
  1093. if (rcd->sop) { /* first buf of the pkt */
  1094. bool rxDataRingUsed;
  1095. u16 len;
  1096. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1097. (rcd->rqID != rq->qid &&
  1098. rcd->rqID != rq->dataRingQid));
  1099. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1100. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1101. if (unlikely(rcd->len == 0)) {
  1102. /* Pretend the rx buffer is skipped. */
  1103. BUG_ON(!(rcd->sop && rcd->eop));
  1104. netdev_dbg(adapter->netdev,
  1105. "rxRing[%u][%u] 0 length\n",
  1106. ring_idx, idx);
  1107. goto rcd_done;
  1108. }
  1109. skip_page_frags = false;
  1110. ctx->skb = rbi->skb;
  1111. rxDataRingUsed =
  1112. VMXNET3_RX_DATA_RING(adapter, rcd->rqID);
  1113. len = rxDataRingUsed ? rcd->len : rbi->len;
  1114. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1115. len);
  1116. if (new_skb == NULL) {
  1117. /* Skb allocation failed, do not handover this
  1118. * skb to stack. Reuse it. Drop the existing pkt
  1119. */
  1120. rq->stats.rx_buf_alloc_failure++;
  1121. ctx->skb = NULL;
  1122. rq->stats.drop_total++;
  1123. skip_page_frags = true;
  1124. goto rcd_done;
  1125. }
  1126. if (rxDataRingUsed) {
  1127. size_t sz;
  1128. BUG_ON(rcd->len > rq->data_ring.desc_size);
  1129. ctx->skb = new_skb;
  1130. sz = rcd->rxdIdx * rq->data_ring.desc_size;
  1131. memcpy(new_skb->data,
  1132. &rq->data_ring.base[sz], rcd->len);
  1133. } else {
  1134. ctx->skb = rbi->skb;
  1135. new_dma_addr =
  1136. dma_map_single(&adapter->pdev->dev,
  1137. new_skb->data, rbi->len,
  1138. PCI_DMA_FROMDEVICE);
  1139. if (dma_mapping_error(&adapter->pdev->dev,
  1140. new_dma_addr)) {
  1141. dev_kfree_skb(new_skb);
  1142. /* Skb allocation failed, do not
  1143. * handover this skb to stack. Reuse
  1144. * it. Drop the existing pkt.
  1145. */
  1146. rq->stats.rx_buf_alloc_failure++;
  1147. ctx->skb = NULL;
  1148. rq->stats.drop_total++;
  1149. skip_page_frags = true;
  1150. goto rcd_done;
  1151. }
  1152. dma_unmap_single(&adapter->pdev->dev,
  1153. rbi->dma_addr,
  1154. rbi->len,
  1155. PCI_DMA_FROMDEVICE);
  1156. /* Immediate refill */
  1157. rbi->skb = new_skb;
  1158. rbi->dma_addr = new_dma_addr;
  1159. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1160. rxd->len = rbi->len;
  1161. }
  1162. #ifdef VMXNET3_RSS
  1163. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1164. (adapter->netdev->features & NETIF_F_RXHASH))
  1165. skb_set_hash(ctx->skb,
  1166. le32_to_cpu(rcd->rssHash),
  1167. PKT_HASH_TYPE_L3);
  1168. #endif
  1169. skb_put(ctx->skb, rcd->len);
  1170. if (VMXNET3_VERSION_GE_2(adapter) &&
  1171. rcd->type == VMXNET3_CDTYPE_RXCOMP_LRO) {
  1172. struct Vmxnet3_RxCompDescExt *rcdlro;
  1173. rcdlro = (struct Vmxnet3_RxCompDescExt *)rcd;
  1174. segCnt = rcdlro->segCnt;
  1175. WARN_ON_ONCE(segCnt == 0);
  1176. mss = rcdlro->mss;
  1177. if (unlikely(segCnt <= 1))
  1178. segCnt = 0;
  1179. } else {
  1180. segCnt = 0;
  1181. }
  1182. } else {
  1183. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1184. /* non SOP buffer must be type 1 in most cases */
  1185. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1186. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1187. /* If an sop buffer was dropped, skip all
  1188. * following non-sop fragments. They will be reused.
  1189. */
  1190. if (skip_page_frags)
  1191. goto rcd_done;
  1192. if (rcd->len) {
  1193. new_page = alloc_page(GFP_ATOMIC);
  1194. /* Replacement page frag could not be allocated.
  1195. * Reuse this page. Drop the pkt and free the
  1196. * skb which contained this page as a frag. Skip
  1197. * processing all the following non-sop frags.
  1198. */
  1199. if (unlikely(!new_page)) {
  1200. rq->stats.rx_buf_alloc_failure++;
  1201. dev_kfree_skb(ctx->skb);
  1202. ctx->skb = NULL;
  1203. skip_page_frags = true;
  1204. goto rcd_done;
  1205. }
  1206. new_dma_addr = dma_map_page(&adapter->pdev->dev,
  1207. new_page,
  1208. 0, PAGE_SIZE,
  1209. PCI_DMA_FROMDEVICE);
  1210. if (dma_mapping_error(&adapter->pdev->dev,
  1211. new_dma_addr)) {
  1212. put_page(new_page);
  1213. rq->stats.rx_buf_alloc_failure++;
  1214. dev_kfree_skb(ctx->skb);
  1215. ctx->skb = NULL;
  1216. skip_page_frags = true;
  1217. goto rcd_done;
  1218. }
  1219. dma_unmap_page(&adapter->pdev->dev,
  1220. rbi->dma_addr, rbi->len,
  1221. PCI_DMA_FROMDEVICE);
  1222. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1223. /* Immediate refill */
  1224. rbi->page = new_page;
  1225. rbi->dma_addr = new_dma_addr;
  1226. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1227. rxd->len = rbi->len;
  1228. }
  1229. }
  1230. skb = ctx->skb;
  1231. if (rcd->eop) {
  1232. u32 mtu = adapter->netdev->mtu;
  1233. skb->len += skb->data_len;
  1234. vmxnet3_rx_csum(adapter, skb,
  1235. (union Vmxnet3_GenericDesc *)rcd);
  1236. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1237. if (!rcd->tcp || !adapter->lro)
  1238. goto not_lro;
  1239. if (segCnt != 0 && mss != 0) {
  1240. skb_shinfo(skb)->gso_type = rcd->v4 ?
  1241. SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1242. skb_shinfo(skb)->gso_size = mss;
  1243. skb_shinfo(skb)->gso_segs = segCnt;
  1244. } else if (segCnt != 0 || skb->len > mtu) {
  1245. u32 hlen;
  1246. hlen = vmxnet3_get_hdr_len(adapter, skb,
  1247. (union Vmxnet3_GenericDesc *)rcd);
  1248. if (hlen == 0)
  1249. goto not_lro;
  1250. skb_shinfo(skb)->gso_type =
  1251. rcd->v4 ? SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1252. if (segCnt != 0) {
  1253. skb_shinfo(skb)->gso_segs = segCnt;
  1254. skb_shinfo(skb)->gso_size =
  1255. DIV_ROUND_UP(skb->len -
  1256. hlen, segCnt);
  1257. } else {
  1258. skb_shinfo(skb)->gso_size = mtu - hlen;
  1259. }
  1260. }
  1261. not_lro:
  1262. if (unlikely(rcd->ts))
  1263. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
  1264. if (adapter->netdev->features & NETIF_F_LRO)
  1265. netif_receive_skb(skb);
  1266. else
  1267. napi_gro_receive(&rq->napi, skb);
  1268. ctx->skb = NULL;
  1269. num_pkts++;
  1270. }
  1271. rcd_done:
  1272. /* device may have skipped some rx descs */
  1273. ring->next2comp = idx;
  1274. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1275. ring = rq->rx_ring + ring_idx;
  1276. while (num_to_alloc) {
  1277. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1278. &rxCmdDesc);
  1279. BUG_ON(!rxd->addr);
  1280. /* Recv desc is ready to be used by the device */
  1281. rxd->gen = ring->gen;
  1282. vmxnet3_cmd_ring_adv_next2fill(ring);
  1283. num_to_alloc--;
  1284. }
  1285. /* if needed, update the register */
  1286. if (unlikely(rq->shared->updateRxProd)) {
  1287. VMXNET3_WRITE_BAR0_REG(adapter,
  1288. rxprod_reg[ring_idx] + rq->qid * 8,
  1289. ring->next2fill);
  1290. }
  1291. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1292. vmxnet3_getRxComp(rcd,
  1293. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1294. }
  1295. return num_pkts;
  1296. }
  1297. static void
  1298. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1299. struct vmxnet3_adapter *adapter)
  1300. {
  1301. u32 i, ring_idx;
  1302. struct Vmxnet3_RxDesc *rxd;
  1303. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1304. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1305. #ifdef __BIG_ENDIAN_BITFIELD
  1306. struct Vmxnet3_RxDesc rxDesc;
  1307. #endif
  1308. vmxnet3_getRxDesc(rxd,
  1309. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1310. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1311. rq->buf_info[ring_idx][i].skb) {
  1312. dma_unmap_single(&adapter->pdev->dev, rxd->addr,
  1313. rxd->len, PCI_DMA_FROMDEVICE);
  1314. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1315. rq->buf_info[ring_idx][i].skb = NULL;
  1316. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1317. rq->buf_info[ring_idx][i].page) {
  1318. dma_unmap_page(&adapter->pdev->dev, rxd->addr,
  1319. rxd->len, PCI_DMA_FROMDEVICE);
  1320. put_page(rq->buf_info[ring_idx][i].page);
  1321. rq->buf_info[ring_idx][i].page = NULL;
  1322. }
  1323. }
  1324. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1325. rq->rx_ring[ring_idx].next2fill =
  1326. rq->rx_ring[ring_idx].next2comp = 0;
  1327. }
  1328. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1329. rq->comp_ring.next2proc = 0;
  1330. }
  1331. static void
  1332. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1333. {
  1334. int i;
  1335. for (i = 0; i < adapter->num_rx_queues; i++)
  1336. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1337. }
  1338. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1339. struct vmxnet3_adapter *adapter)
  1340. {
  1341. int i;
  1342. int j;
  1343. /* all rx buffers must have already been freed */
  1344. for (i = 0; i < 2; i++) {
  1345. if (rq->buf_info[i]) {
  1346. for (j = 0; j < rq->rx_ring[i].size; j++)
  1347. BUG_ON(rq->buf_info[i][j].page != NULL);
  1348. }
  1349. }
  1350. for (i = 0; i < 2; i++) {
  1351. if (rq->rx_ring[i].base) {
  1352. dma_free_coherent(&adapter->pdev->dev,
  1353. rq->rx_ring[i].size
  1354. * sizeof(struct Vmxnet3_RxDesc),
  1355. rq->rx_ring[i].base,
  1356. rq->rx_ring[i].basePA);
  1357. rq->rx_ring[i].base = NULL;
  1358. }
  1359. rq->buf_info[i] = NULL;
  1360. }
  1361. if (rq->data_ring.base) {
  1362. dma_free_coherent(&adapter->pdev->dev,
  1363. rq->rx_ring[0].size * rq->data_ring.desc_size,
  1364. rq->data_ring.base, rq->data_ring.basePA);
  1365. rq->data_ring.base = NULL;
  1366. }
  1367. if (rq->comp_ring.base) {
  1368. dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
  1369. * sizeof(struct Vmxnet3_RxCompDesc),
  1370. rq->comp_ring.base, rq->comp_ring.basePA);
  1371. rq->comp_ring.base = NULL;
  1372. }
  1373. if (rq->buf_info[0]) {
  1374. size_t sz = sizeof(struct vmxnet3_rx_buf_info) *
  1375. (rq->rx_ring[0].size + rq->rx_ring[1].size);
  1376. dma_free_coherent(&adapter->pdev->dev, sz, rq->buf_info[0],
  1377. rq->buf_info_pa);
  1378. }
  1379. }
  1380. static void
  1381. vmxnet3_rq_destroy_all_rxdataring(struct vmxnet3_adapter *adapter)
  1382. {
  1383. int i;
  1384. for (i = 0; i < adapter->num_rx_queues; i++) {
  1385. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1386. if (rq->data_ring.base) {
  1387. dma_free_coherent(&adapter->pdev->dev,
  1388. (rq->rx_ring[0].size *
  1389. rq->data_ring.desc_size),
  1390. rq->data_ring.base,
  1391. rq->data_ring.basePA);
  1392. rq->data_ring.base = NULL;
  1393. rq->data_ring.desc_size = 0;
  1394. }
  1395. }
  1396. }
  1397. static int
  1398. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1399. struct vmxnet3_adapter *adapter)
  1400. {
  1401. int i;
  1402. /* initialize buf_info */
  1403. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1404. /* 1st buf for a pkt is skbuff */
  1405. if (i % adapter->rx_buf_per_pkt == 0) {
  1406. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1407. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1408. } else { /* subsequent bufs for a pkt is frag */
  1409. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1410. rq->buf_info[0][i].len = PAGE_SIZE;
  1411. }
  1412. }
  1413. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1414. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1415. rq->buf_info[1][i].len = PAGE_SIZE;
  1416. }
  1417. /* reset internal state and allocate buffers for both rings */
  1418. for (i = 0; i < 2; i++) {
  1419. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1420. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1421. sizeof(struct Vmxnet3_RxDesc));
  1422. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1423. }
  1424. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1425. adapter) == 0) {
  1426. /* at least has 1 rx buffer for the 1st ring */
  1427. return -ENOMEM;
  1428. }
  1429. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1430. /* reset the comp ring */
  1431. rq->comp_ring.next2proc = 0;
  1432. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1433. sizeof(struct Vmxnet3_RxCompDesc));
  1434. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1435. /* reset rxctx */
  1436. rq->rx_ctx.skb = NULL;
  1437. /* stats are not reset */
  1438. return 0;
  1439. }
  1440. static int
  1441. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1442. {
  1443. int i, err = 0;
  1444. for (i = 0; i < adapter->num_rx_queues; i++) {
  1445. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1446. if (unlikely(err)) {
  1447. dev_err(&adapter->netdev->dev, "%s: failed to "
  1448. "initialize rx queue%i\n",
  1449. adapter->netdev->name, i);
  1450. break;
  1451. }
  1452. }
  1453. return err;
  1454. }
  1455. static int
  1456. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1457. {
  1458. int i;
  1459. size_t sz;
  1460. struct vmxnet3_rx_buf_info *bi;
  1461. for (i = 0; i < 2; i++) {
  1462. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1463. rq->rx_ring[i].base = dma_alloc_coherent(
  1464. &adapter->pdev->dev, sz,
  1465. &rq->rx_ring[i].basePA,
  1466. GFP_KERNEL);
  1467. if (!rq->rx_ring[i].base) {
  1468. netdev_err(adapter->netdev,
  1469. "failed to allocate rx ring %d\n", i);
  1470. goto err;
  1471. }
  1472. }
  1473. if ((adapter->rxdataring_enabled) && (rq->data_ring.desc_size != 0)) {
  1474. sz = rq->rx_ring[0].size * rq->data_ring.desc_size;
  1475. rq->data_ring.base =
  1476. dma_alloc_coherent(&adapter->pdev->dev, sz,
  1477. &rq->data_ring.basePA,
  1478. GFP_KERNEL);
  1479. if (!rq->data_ring.base) {
  1480. netdev_err(adapter->netdev,
  1481. "rx data ring will be disabled\n");
  1482. adapter->rxdataring_enabled = false;
  1483. }
  1484. } else {
  1485. rq->data_ring.base = NULL;
  1486. rq->data_ring.desc_size = 0;
  1487. }
  1488. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1489. rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
  1490. &rq->comp_ring.basePA,
  1491. GFP_KERNEL);
  1492. if (!rq->comp_ring.base) {
  1493. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1494. goto err;
  1495. }
  1496. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1497. rq->rx_ring[1].size);
  1498. bi = dma_zalloc_coherent(&adapter->pdev->dev, sz, &rq->buf_info_pa,
  1499. GFP_KERNEL);
  1500. if (!bi)
  1501. goto err;
  1502. rq->buf_info[0] = bi;
  1503. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1504. return 0;
  1505. err:
  1506. vmxnet3_rq_destroy(rq, adapter);
  1507. return -ENOMEM;
  1508. }
  1509. static int
  1510. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1511. {
  1512. int i, err = 0;
  1513. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  1514. for (i = 0; i < adapter->num_rx_queues; i++) {
  1515. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1516. if (unlikely(err)) {
  1517. dev_err(&adapter->netdev->dev,
  1518. "%s: failed to create rx queue%i\n",
  1519. adapter->netdev->name, i);
  1520. goto err_out;
  1521. }
  1522. }
  1523. if (!adapter->rxdataring_enabled)
  1524. vmxnet3_rq_destroy_all_rxdataring(adapter);
  1525. return err;
  1526. err_out:
  1527. vmxnet3_rq_destroy_all(adapter);
  1528. return err;
  1529. }
  1530. /* Multiple queue aware polling function for tx and rx */
  1531. static int
  1532. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1533. {
  1534. int rcd_done = 0, i;
  1535. if (unlikely(adapter->shared->ecr))
  1536. vmxnet3_process_events(adapter);
  1537. for (i = 0; i < adapter->num_tx_queues; i++)
  1538. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1539. for (i = 0; i < adapter->num_rx_queues; i++)
  1540. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1541. adapter, budget);
  1542. return rcd_done;
  1543. }
  1544. static int
  1545. vmxnet3_poll(struct napi_struct *napi, int budget)
  1546. {
  1547. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1548. struct vmxnet3_rx_queue, napi);
  1549. int rxd_done;
  1550. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1551. if (rxd_done < budget) {
  1552. napi_complete(napi);
  1553. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1554. }
  1555. return rxd_done;
  1556. }
  1557. /*
  1558. * NAPI polling function for MSI-X mode with multiple Rx queues
  1559. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1560. */
  1561. static int
  1562. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1563. {
  1564. struct vmxnet3_rx_queue *rq = container_of(napi,
  1565. struct vmxnet3_rx_queue, napi);
  1566. struct vmxnet3_adapter *adapter = rq->adapter;
  1567. int rxd_done;
  1568. /* When sharing interrupt with corresponding tx queue, process
  1569. * tx completions in that queue as well
  1570. */
  1571. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1572. struct vmxnet3_tx_queue *tq =
  1573. &adapter->tx_queue[rq - adapter->rx_queue];
  1574. vmxnet3_tq_tx_complete(tq, adapter);
  1575. }
  1576. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1577. if (rxd_done < budget) {
  1578. napi_complete(napi);
  1579. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1580. }
  1581. return rxd_done;
  1582. }
  1583. #ifdef CONFIG_PCI_MSI
  1584. /*
  1585. * Handle completion interrupts on tx queues
  1586. * Returns whether or not the intr is handled
  1587. */
  1588. static irqreturn_t
  1589. vmxnet3_msix_tx(int irq, void *data)
  1590. {
  1591. struct vmxnet3_tx_queue *tq = data;
  1592. struct vmxnet3_adapter *adapter = tq->adapter;
  1593. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1594. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1595. /* Handle the case where only one irq is allocate for all tx queues */
  1596. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1597. int i;
  1598. for (i = 0; i < adapter->num_tx_queues; i++) {
  1599. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1600. vmxnet3_tq_tx_complete(txq, adapter);
  1601. }
  1602. } else {
  1603. vmxnet3_tq_tx_complete(tq, adapter);
  1604. }
  1605. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1606. return IRQ_HANDLED;
  1607. }
  1608. /*
  1609. * Handle completion interrupts on rx queues. Returns whether or not the
  1610. * intr is handled
  1611. */
  1612. static irqreturn_t
  1613. vmxnet3_msix_rx(int irq, void *data)
  1614. {
  1615. struct vmxnet3_rx_queue *rq = data;
  1616. struct vmxnet3_adapter *adapter = rq->adapter;
  1617. /* disable intr if needed */
  1618. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1619. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1620. napi_schedule(&rq->napi);
  1621. return IRQ_HANDLED;
  1622. }
  1623. /*
  1624. *----------------------------------------------------------------------------
  1625. *
  1626. * vmxnet3_msix_event --
  1627. *
  1628. * vmxnet3 msix event intr handler
  1629. *
  1630. * Result:
  1631. * whether or not the intr is handled
  1632. *
  1633. *----------------------------------------------------------------------------
  1634. */
  1635. static irqreturn_t
  1636. vmxnet3_msix_event(int irq, void *data)
  1637. {
  1638. struct net_device *dev = data;
  1639. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1640. /* disable intr if needed */
  1641. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1642. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1643. if (adapter->shared->ecr)
  1644. vmxnet3_process_events(adapter);
  1645. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1646. return IRQ_HANDLED;
  1647. }
  1648. #endif /* CONFIG_PCI_MSI */
  1649. /* Interrupt handler for vmxnet3 */
  1650. static irqreturn_t
  1651. vmxnet3_intr(int irq, void *dev_id)
  1652. {
  1653. struct net_device *dev = dev_id;
  1654. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1655. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1656. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1657. if (unlikely(icr == 0))
  1658. /* not ours */
  1659. return IRQ_NONE;
  1660. }
  1661. /* disable intr if needed */
  1662. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1663. vmxnet3_disable_all_intrs(adapter);
  1664. napi_schedule(&adapter->rx_queue[0].napi);
  1665. return IRQ_HANDLED;
  1666. }
  1667. #ifdef CONFIG_NET_POLL_CONTROLLER
  1668. /* netpoll callback. */
  1669. static void
  1670. vmxnet3_netpoll(struct net_device *netdev)
  1671. {
  1672. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1673. switch (adapter->intr.type) {
  1674. #ifdef CONFIG_PCI_MSI
  1675. case VMXNET3_IT_MSIX: {
  1676. int i;
  1677. for (i = 0; i < adapter->num_rx_queues; i++)
  1678. vmxnet3_msix_rx(0, &adapter->rx_queue[i]);
  1679. break;
  1680. }
  1681. #endif
  1682. case VMXNET3_IT_MSI:
  1683. default:
  1684. vmxnet3_intr(0, adapter->netdev);
  1685. break;
  1686. }
  1687. }
  1688. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1689. static int
  1690. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1691. {
  1692. struct vmxnet3_intr *intr = &adapter->intr;
  1693. int err = 0, i;
  1694. int vector = 0;
  1695. #ifdef CONFIG_PCI_MSI
  1696. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1697. for (i = 0; i < adapter->num_tx_queues; i++) {
  1698. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1699. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1700. adapter->netdev->name, vector);
  1701. err = request_irq(
  1702. intr->msix_entries[vector].vector,
  1703. vmxnet3_msix_tx, 0,
  1704. adapter->tx_queue[i].name,
  1705. &adapter->tx_queue[i]);
  1706. } else {
  1707. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1708. adapter->netdev->name, vector);
  1709. }
  1710. if (err) {
  1711. dev_err(&adapter->netdev->dev,
  1712. "Failed to request irq for MSIX, %s, "
  1713. "error %d\n",
  1714. adapter->tx_queue[i].name, err);
  1715. return err;
  1716. }
  1717. /* Handle the case where only 1 MSIx was allocated for
  1718. * all tx queues */
  1719. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1720. for (; i < adapter->num_tx_queues; i++)
  1721. adapter->tx_queue[i].comp_ring.intr_idx
  1722. = vector;
  1723. vector++;
  1724. break;
  1725. } else {
  1726. adapter->tx_queue[i].comp_ring.intr_idx
  1727. = vector++;
  1728. }
  1729. }
  1730. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1731. vector = 0;
  1732. for (i = 0; i < adapter->num_rx_queues; i++) {
  1733. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1734. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1735. adapter->netdev->name, vector);
  1736. else
  1737. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1738. adapter->netdev->name, vector);
  1739. err = request_irq(intr->msix_entries[vector].vector,
  1740. vmxnet3_msix_rx, 0,
  1741. adapter->rx_queue[i].name,
  1742. &(adapter->rx_queue[i]));
  1743. if (err) {
  1744. netdev_err(adapter->netdev,
  1745. "Failed to request irq for MSIX, "
  1746. "%s, error %d\n",
  1747. adapter->rx_queue[i].name, err);
  1748. return err;
  1749. }
  1750. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1751. }
  1752. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1753. adapter->netdev->name, vector);
  1754. err = request_irq(intr->msix_entries[vector].vector,
  1755. vmxnet3_msix_event, 0,
  1756. intr->event_msi_vector_name, adapter->netdev);
  1757. intr->event_intr_idx = vector;
  1758. } else if (intr->type == VMXNET3_IT_MSI) {
  1759. adapter->num_rx_queues = 1;
  1760. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1761. adapter->netdev->name, adapter->netdev);
  1762. } else {
  1763. #endif
  1764. adapter->num_rx_queues = 1;
  1765. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1766. IRQF_SHARED, adapter->netdev->name,
  1767. adapter->netdev);
  1768. #ifdef CONFIG_PCI_MSI
  1769. }
  1770. #endif
  1771. intr->num_intrs = vector + 1;
  1772. if (err) {
  1773. netdev_err(adapter->netdev,
  1774. "Failed to request irq (intr type:%d), error %d\n",
  1775. intr->type, err);
  1776. } else {
  1777. /* Number of rx queues will not change after this */
  1778. for (i = 0; i < adapter->num_rx_queues; i++) {
  1779. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1780. rq->qid = i;
  1781. rq->qid2 = i + adapter->num_rx_queues;
  1782. rq->dataRingQid = i + 2 * adapter->num_rx_queues;
  1783. }
  1784. /* init our intr settings */
  1785. for (i = 0; i < intr->num_intrs; i++)
  1786. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1787. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1788. adapter->intr.event_intr_idx = 0;
  1789. for (i = 0; i < adapter->num_tx_queues; i++)
  1790. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1791. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1792. }
  1793. netdev_info(adapter->netdev,
  1794. "intr type %u, mode %u, %u vectors allocated\n",
  1795. intr->type, intr->mask_mode, intr->num_intrs);
  1796. }
  1797. return err;
  1798. }
  1799. static void
  1800. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1801. {
  1802. struct vmxnet3_intr *intr = &adapter->intr;
  1803. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1804. switch (intr->type) {
  1805. #ifdef CONFIG_PCI_MSI
  1806. case VMXNET3_IT_MSIX:
  1807. {
  1808. int i, vector = 0;
  1809. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1810. for (i = 0; i < adapter->num_tx_queues; i++) {
  1811. free_irq(intr->msix_entries[vector++].vector,
  1812. &(adapter->tx_queue[i]));
  1813. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1814. break;
  1815. }
  1816. }
  1817. for (i = 0; i < adapter->num_rx_queues; i++) {
  1818. free_irq(intr->msix_entries[vector++].vector,
  1819. &(adapter->rx_queue[i]));
  1820. }
  1821. free_irq(intr->msix_entries[vector].vector,
  1822. adapter->netdev);
  1823. BUG_ON(vector >= intr->num_intrs);
  1824. break;
  1825. }
  1826. #endif
  1827. case VMXNET3_IT_MSI:
  1828. free_irq(adapter->pdev->irq, adapter->netdev);
  1829. break;
  1830. case VMXNET3_IT_INTX:
  1831. free_irq(adapter->pdev->irq, adapter->netdev);
  1832. break;
  1833. default:
  1834. BUG();
  1835. }
  1836. }
  1837. static void
  1838. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1839. {
  1840. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1841. u16 vid;
  1842. /* allow untagged pkts */
  1843. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1844. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1845. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1846. }
  1847. static int
  1848. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1849. {
  1850. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1851. if (!(netdev->flags & IFF_PROMISC)) {
  1852. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1853. unsigned long flags;
  1854. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1855. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1856. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1857. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1858. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1859. }
  1860. set_bit(vid, adapter->active_vlans);
  1861. return 0;
  1862. }
  1863. static int
  1864. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1865. {
  1866. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1867. if (!(netdev->flags & IFF_PROMISC)) {
  1868. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1869. unsigned long flags;
  1870. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1871. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1872. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1873. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1874. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1875. }
  1876. clear_bit(vid, adapter->active_vlans);
  1877. return 0;
  1878. }
  1879. static u8 *
  1880. vmxnet3_copy_mc(struct net_device *netdev)
  1881. {
  1882. u8 *buf = NULL;
  1883. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1884. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1885. if (sz <= 0xffff) {
  1886. /* We may be called with BH disabled */
  1887. buf = kmalloc(sz, GFP_ATOMIC);
  1888. if (buf) {
  1889. struct netdev_hw_addr *ha;
  1890. int i = 0;
  1891. netdev_for_each_mc_addr(ha, netdev)
  1892. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1893. ETH_ALEN);
  1894. }
  1895. }
  1896. return buf;
  1897. }
  1898. static void
  1899. vmxnet3_set_mc(struct net_device *netdev)
  1900. {
  1901. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1902. unsigned long flags;
  1903. struct Vmxnet3_RxFilterConf *rxConf =
  1904. &adapter->shared->devRead.rxFilterConf;
  1905. u8 *new_table = NULL;
  1906. dma_addr_t new_table_pa = 0;
  1907. bool new_table_pa_valid = false;
  1908. u32 new_mode = VMXNET3_RXM_UCAST;
  1909. if (netdev->flags & IFF_PROMISC) {
  1910. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1911. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1912. new_mode |= VMXNET3_RXM_PROMISC;
  1913. } else {
  1914. vmxnet3_restore_vlan(adapter);
  1915. }
  1916. if (netdev->flags & IFF_BROADCAST)
  1917. new_mode |= VMXNET3_RXM_BCAST;
  1918. if (netdev->flags & IFF_ALLMULTI)
  1919. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1920. else
  1921. if (!netdev_mc_empty(netdev)) {
  1922. new_table = vmxnet3_copy_mc(netdev);
  1923. if (new_table) {
  1924. size_t sz = netdev_mc_count(netdev) * ETH_ALEN;
  1925. rxConf->mfTableLen = cpu_to_le16(sz);
  1926. new_table_pa = dma_map_single(
  1927. &adapter->pdev->dev,
  1928. new_table,
  1929. sz,
  1930. PCI_DMA_TODEVICE);
  1931. if (!dma_mapping_error(&adapter->pdev->dev,
  1932. new_table_pa)) {
  1933. new_mode |= VMXNET3_RXM_MCAST;
  1934. new_table_pa_valid = true;
  1935. rxConf->mfTablePA = cpu_to_le64(
  1936. new_table_pa);
  1937. }
  1938. }
  1939. if (!new_table_pa_valid) {
  1940. netdev_info(netdev,
  1941. "failed to copy mcast list, setting ALL_MULTI\n");
  1942. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1943. }
  1944. }
  1945. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1946. rxConf->mfTableLen = 0;
  1947. rxConf->mfTablePA = 0;
  1948. }
  1949. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1950. if (new_mode != rxConf->rxMode) {
  1951. rxConf->rxMode = cpu_to_le32(new_mode);
  1952. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1953. VMXNET3_CMD_UPDATE_RX_MODE);
  1954. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1955. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1956. }
  1957. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1958. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1959. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1960. if (new_table_pa_valid)
  1961. dma_unmap_single(&adapter->pdev->dev, new_table_pa,
  1962. rxConf->mfTableLen, PCI_DMA_TODEVICE);
  1963. kfree(new_table);
  1964. }
  1965. void
  1966. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1967. {
  1968. int i;
  1969. for (i = 0; i < adapter->num_rx_queues; i++)
  1970. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1971. }
  1972. /*
  1973. * Set up driver_shared based on settings in adapter.
  1974. */
  1975. static void
  1976. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1977. {
  1978. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1979. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1980. struct Vmxnet3_TxQueueConf *tqc;
  1981. struct Vmxnet3_RxQueueConf *rqc;
  1982. int i;
  1983. memset(shared, 0, sizeof(*shared));
  1984. /* driver settings */
  1985. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1986. devRead->misc.driverInfo.version = cpu_to_le32(
  1987. VMXNET3_DRIVER_VERSION_NUM);
  1988. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1989. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1990. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1991. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1992. *((u32 *)&devRead->misc.driverInfo.gos));
  1993. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1994. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1995. devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
  1996. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1997. /* set up feature flags */
  1998. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1999. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  2000. if (adapter->netdev->features & NETIF_F_LRO) {
  2001. devRead->misc.uptFeatures |= UPT1_F_LRO;
  2002. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  2003. }
  2004. if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  2005. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  2006. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  2007. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  2008. devRead->misc.queueDescLen = cpu_to_le32(
  2009. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  2010. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  2011. /* tx queue settings */
  2012. devRead->misc.numTxQueues = adapter->num_tx_queues;
  2013. for (i = 0; i < adapter->num_tx_queues; i++) {
  2014. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2015. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  2016. tqc = &adapter->tqd_start[i].conf;
  2017. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  2018. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  2019. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  2020. tqc->ddPA = cpu_to_le64(tq->buf_info_pa);
  2021. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  2022. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  2023. tqc->txDataRingDescSize = cpu_to_le32(tq->txdata_desc_size);
  2024. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  2025. tqc->ddLen = cpu_to_le32(
  2026. sizeof(struct vmxnet3_tx_buf_info) *
  2027. tqc->txRingSize);
  2028. tqc->intrIdx = tq->comp_ring.intr_idx;
  2029. }
  2030. /* rx queue settings */
  2031. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2032. for (i = 0; i < adapter->num_rx_queues; i++) {
  2033. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2034. rqc = &adapter->rqd_start[i].conf;
  2035. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  2036. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  2037. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  2038. rqc->ddPA = cpu_to_le64(rq->buf_info_pa);
  2039. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  2040. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  2041. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  2042. rqc->ddLen = cpu_to_le32(
  2043. sizeof(struct vmxnet3_rx_buf_info) *
  2044. (rqc->rxRingSize[0] +
  2045. rqc->rxRingSize[1]));
  2046. rqc->intrIdx = rq->comp_ring.intr_idx;
  2047. if (VMXNET3_VERSION_GE_3(adapter)) {
  2048. rqc->rxDataRingBasePA =
  2049. cpu_to_le64(rq->data_ring.basePA);
  2050. rqc->rxDataRingDescSize =
  2051. cpu_to_le16(rq->data_ring.desc_size);
  2052. }
  2053. }
  2054. #ifdef VMXNET3_RSS
  2055. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  2056. if (adapter->rss) {
  2057. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  2058. devRead->misc.uptFeatures |= UPT1_F_RSS;
  2059. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2060. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  2061. UPT1_RSS_HASH_TYPE_IPV4 |
  2062. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  2063. UPT1_RSS_HASH_TYPE_IPV6;
  2064. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  2065. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  2066. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  2067. netdev_rss_key_fill(rssConf->hashKey, sizeof(rssConf->hashKey));
  2068. for (i = 0; i < rssConf->indTableSize; i++)
  2069. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  2070. i, adapter->num_rx_queues);
  2071. devRead->rssConfDesc.confVer = 1;
  2072. devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
  2073. devRead->rssConfDesc.confPA =
  2074. cpu_to_le64(adapter->rss_conf_pa);
  2075. }
  2076. #endif /* VMXNET3_RSS */
  2077. /* intr settings */
  2078. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  2079. VMXNET3_IMM_AUTO;
  2080. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  2081. for (i = 0; i < adapter->intr.num_intrs; i++)
  2082. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  2083. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  2084. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  2085. /* rx filter settings */
  2086. devRead->rxFilterConf.rxMode = 0;
  2087. vmxnet3_restore_vlan(adapter);
  2088. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  2089. /* the rest are already zeroed */
  2090. }
  2091. static void
  2092. vmxnet3_init_coalesce(struct vmxnet3_adapter *adapter)
  2093. {
  2094. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2095. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2096. unsigned long flags;
  2097. if (!VMXNET3_VERSION_GE_3(adapter))
  2098. return;
  2099. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2100. cmdInfo->varConf.confVer = 1;
  2101. cmdInfo->varConf.confLen =
  2102. cpu_to_le32(sizeof(*adapter->coal_conf));
  2103. cmdInfo->varConf.confPA = cpu_to_le64(adapter->coal_conf_pa);
  2104. if (adapter->default_coal_mode) {
  2105. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2106. VMXNET3_CMD_GET_COALESCE);
  2107. } else {
  2108. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2109. VMXNET3_CMD_SET_COALESCE);
  2110. }
  2111. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2112. }
  2113. int
  2114. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  2115. {
  2116. int err, i;
  2117. u32 ret;
  2118. unsigned long flags;
  2119. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  2120. " ring sizes %u %u %u\n", adapter->netdev->name,
  2121. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  2122. adapter->tx_queue[0].tx_ring.size,
  2123. adapter->rx_queue[0].rx_ring[0].size,
  2124. adapter->rx_queue[0].rx_ring[1].size);
  2125. vmxnet3_tq_init_all(adapter);
  2126. err = vmxnet3_rq_init_all(adapter);
  2127. if (err) {
  2128. netdev_err(adapter->netdev,
  2129. "Failed to init rx queue error %d\n", err);
  2130. goto rq_err;
  2131. }
  2132. err = vmxnet3_request_irqs(adapter);
  2133. if (err) {
  2134. netdev_err(adapter->netdev,
  2135. "Failed to setup irq for error %d\n", err);
  2136. goto irq_err;
  2137. }
  2138. vmxnet3_setup_driver_shared(adapter);
  2139. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  2140. adapter->shared_pa));
  2141. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  2142. adapter->shared_pa));
  2143. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2144. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2145. VMXNET3_CMD_ACTIVATE_DEV);
  2146. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2147. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2148. if (ret != 0) {
  2149. netdev_err(adapter->netdev,
  2150. "Failed to activate dev: error %u\n", ret);
  2151. err = -EINVAL;
  2152. goto activate_err;
  2153. }
  2154. vmxnet3_init_coalesce(adapter);
  2155. for (i = 0; i < adapter->num_rx_queues; i++) {
  2156. VMXNET3_WRITE_BAR0_REG(adapter,
  2157. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  2158. adapter->rx_queue[i].rx_ring[0].next2fill);
  2159. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  2160. (i * VMXNET3_REG_ALIGN)),
  2161. adapter->rx_queue[i].rx_ring[1].next2fill);
  2162. }
  2163. /* Apply the rx filter settins last. */
  2164. vmxnet3_set_mc(adapter->netdev);
  2165. /*
  2166. * Check link state when first activating device. It will start the
  2167. * tx queue if the link is up.
  2168. */
  2169. vmxnet3_check_link(adapter, true);
  2170. for (i = 0; i < adapter->num_rx_queues; i++)
  2171. napi_enable(&adapter->rx_queue[i].napi);
  2172. vmxnet3_enable_all_intrs(adapter);
  2173. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2174. return 0;
  2175. activate_err:
  2176. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  2177. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  2178. vmxnet3_free_irqs(adapter);
  2179. irq_err:
  2180. rq_err:
  2181. /* free up buffers we allocated */
  2182. vmxnet3_rq_cleanup_all(adapter);
  2183. return err;
  2184. }
  2185. void
  2186. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  2187. {
  2188. unsigned long flags;
  2189. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2190. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  2191. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2192. }
  2193. int
  2194. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  2195. {
  2196. int i;
  2197. unsigned long flags;
  2198. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  2199. return 0;
  2200. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2201. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2202. VMXNET3_CMD_QUIESCE_DEV);
  2203. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2204. vmxnet3_disable_all_intrs(adapter);
  2205. for (i = 0; i < adapter->num_rx_queues; i++)
  2206. napi_disable(&adapter->rx_queue[i].napi);
  2207. netif_tx_disable(adapter->netdev);
  2208. adapter->link_speed = 0;
  2209. netif_carrier_off(adapter->netdev);
  2210. vmxnet3_tq_cleanup_all(adapter);
  2211. vmxnet3_rq_cleanup_all(adapter);
  2212. vmxnet3_free_irqs(adapter);
  2213. return 0;
  2214. }
  2215. static void
  2216. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2217. {
  2218. u32 tmp;
  2219. tmp = *(u32 *)mac;
  2220. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  2221. tmp = (mac[5] << 8) | mac[4];
  2222. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  2223. }
  2224. static int
  2225. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  2226. {
  2227. struct sockaddr *addr = p;
  2228. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2229. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  2230. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  2231. return 0;
  2232. }
  2233. /* ==================== initialization and cleanup routines ============ */
  2234. static int
  2235. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  2236. {
  2237. int err;
  2238. unsigned long mmio_start, mmio_len;
  2239. struct pci_dev *pdev = adapter->pdev;
  2240. err = pci_enable_device(pdev);
  2241. if (err) {
  2242. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  2243. return err;
  2244. }
  2245. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  2246. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  2247. dev_err(&pdev->dev,
  2248. "pci_set_consistent_dma_mask failed\n");
  2249. err = -EIO;
  2250. goto err_set_mask;
  2251. }
  2252. *dma64 = true;
  2253. } else {
  2254. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  2255. dev_err(&pdev->dev,
  2256. "pci_set_dma_mask failed\n");
  2257. err = -EIO;
  2258. goto err_set_mask;
  2259. }
  2260. *dma64 = false;
  2261. }
  2262. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2263. vmxnet3_driver_name);
  2264. if (err) {
  2265. dev_err(&pdev->dev,
  2266. "Failed to request region for adapter: error %d\n", err);
  2267. goto err_set_mask;
  2268. }
  2269. pci_set_master(pdev);
  2270. mmio_start = pci_resource_start(pdev, 0);
  2271. mmio_len = pci_resource_len(pdev, 0);
  2272. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2273. if (!adapter->hw_addr0) {
  2274. dev_err(&pdev->dev, "Failed to map bar0\n");
  2275. err = -EIO;
  2276. goto err_ioremap;
  2277. }
  2278. mmio_start = pci_resource_start(pdev, 1);
  2279. mmio_len = pci_resource_len(pdev, 1);
  2280. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2281. if (!adapter->hw_addr1) {
  2282. dev_err(&pdev->dev, "Failed to map bar1\n");
  2283. err = -EIO;
  2284. goto err_bar1;
  2285. }
  2286. return 0;
  2287. err_bar1:
  2288. iounmap(adapter->hw_addr0);
  2289. err_ioremap:
  2290. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2291. err_set_mask:
  2292. pci_disable_device(pdev);
  2293. return err;
  2294. }
  2295. static void
  2296. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2297. {
  2298. BUG_ON(!adapter->pdev);
  2299. iounmap(adapter->hw_addr0);
  2300. iounmap(adapter->hw_addr1);
  2301. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2302. pci_disable_device(adapter->pdev);
  2303. }
  2304. static void
  2305. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2306. {
  2307. size_t sz, i, ring0_size, ring1_size, comp_size;
  2308. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2309. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2310. VMXNET3_MAX_ETH_HDR_SIZE) {
  2311. adapter->skb_buf_size = adapter->netdev->mtu +
  2312. VMXNET3_MAX_ETH_HDR_SIZE;
  2313. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2314. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2315. adapter->rx_buf_per_pkt = 1;
  2316. } else {
  2317. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2318. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2319. VMXNET3_MAX_ETH_HDR_SIZE;
  2320. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2321. }
  2322. /*
  2323. * for simplicity, force the ring0 size to be a multiple of
  2324. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2325. */
  2326. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2327. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2328. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2329. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2330. sz * sz);
  2331. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2332. ring1_size = (ring1_size + sz - 1) / sz * sz;
  2333. ring1_size = min_t(u32, ring1_size, VMXNET3_RX_RING2_MAX_SIZE /
  2334. sz * sz);
  2335. comp_size = ring0_size + ring1_size;
  2336. for (i = 0; i < adapter->num_rx_queues; i++) {
  2337. rq = &adapter->rx_queue[i];
  2338. rq->rx_ring[0].size = ring0_size;
  2339. rq->rx_ring[1].size = ring1_size;
  2340. rq->comp_ring.size = comp_size;
  2341. }
  2342. }
  2343. int
  2344. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2345. u32 rx_ring_size, u32 rx_ring2_size,
  2346. u16 txdata_desc_size, u16 rxdata_desc_size)
  2347. {
  2348. int err = 0, i;
  2349. for (i = 0; i < adapter->num_tx_queues; i++) {
  2350. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2351. tq->tx_ring.size = tx_ring_size;
  2352. tq->data_ring.size = tx_ring_size;
  2353. tq->comp_ring.size = tx_ring_size;
  2354. tq->txdata_desc_size = txdata_desc_size;
  2355. tq->shared = &adapter->tqd_start[i].ctrl;
  2356. tq->stopped = true;
  2357. tq->adapter = adapter;
  2358. tq->qid = i;
  2359. err = vmxnet3_tq_create(tq, adapter);
  2360. /*
  2361. * Too late to change num_tx_queues. We cannot do away with
  2362. * lesser number of queues than what we asked for
  2363. */
  2364. if (err)
  2365. goto queue_err;
  2366. }
  2367. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2368. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2369. vmxnet3_adjust_rx_ring_size(adapter);
  2370. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  2371. for (i = 0; i < adapter->num_rx_queues; i++) {
  2372. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2373. /* qid and qid2 for rx queues will be assigned later when num
  2374. * of rx queues is finalized after allocating intrs */
  2375. rq->shared = &adapter->rqd_start[i].ctrl;
  2376. rq->adapter = adapter;
  2377. rq->data_ring.desc_size = rxdata_desc_size;
  2378. err = vmxnet3_rq_create(rq, adapter);
  2379. if (err) {
  2380. if (i == 0) {
  2381. netdev_err(adapter->netdev,
  2382. "Could not allocate any rx queues. "
  2383. "Aborting.\n");
  2384. goto queue_err;
  2385. } else {
  2386. netdev_info(adapter->netdev,
  2387. "Number of rx queues changed "
  2388. "to : %d.\n", i);
  2389. adapter->num_rx_queues = i;
  2390. err = 0;
  2391. break;
  2392. }
  2393. }
  2394. }
  2395. if (!adapter->rxdataring_enabled)
  2396. vmxnet3_rq_destroy_all_rxdataring(adapter);
  2397. return err;
  2398. queue_err:
  2399. vmxnet3_tq_destroy_all(adapter);
  2400. return err;
  2401. }
  2402. static int
  2403. vmxnet3_open(struct net_device *netdev)
  2404. {
  2405. struct vmxnet3_adapter *adapter;
  2406. int err, i;
  2407. adapter = netdev_priv(netdev);
  2408. for (i = 0; i < adapter->num_tx_queues; i++)
  2409. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2410. if (VMXNET3_VERSION_GE_3(adapter)) {
  2411. unsigned long flags;
  2412. u16 txdata_desc_size;
  2413. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2414. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2415. VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
  2416. txdata_desc_size = VMXNET3_READ_BAR1_REG(adapter,
  2417. VMXNET3_REG_CMD);
  2418. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2419. if ((txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE) ||
  2420. (txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE) ||
  2421. (txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK)) {
  2422. adapter->txdata_desc_size =
  2423. sizeof(struct Vmxnet3_TxDataDesc);
  2424. } else {
  2425. adapter->txdata_desc_size = txdata_desc_size;
  2426. }
  2427. } else {
  2428. adapter->txdata_desc_size = sizeof(struct Vmxnet3_TxDataDesc);
  2429. }
  2430. err = vmxnet3_create_queues(adapter,
  2431. adapter->tx_ring_size,
  2432. adapter->rx_ring_size,
  2433. adapter->rx_ring2_size,
  2434. adapter->txdata_desc_size,
  2435. adapter->rxdata_desc_size);
  2436. if (err)
  2437. goto queue_err;
  2438. err = vmxnet3_activate_dev(adapter);
  2439. if (err)
  2440. goto activate_err;
  2441. return 0;
  2442. activate_err:
  2443. vmxnet3_rq_destroy_all(adapter);
  2444. vmxnet3_tq_destroy_all(adapter);
  2445. queue_err:
  2446. return err;
  2447. }
  2448. static int
  2449. vmxnet3_close(struct net_device *netdev)
  2450. {
  2451. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2452. /*
  2453. * Reset_work may be in the middle of resetting the device, wait for its
  2454. * completion.
  2455. */
  2456. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2457. msleep(1);
  2458. vmxnet3_quiesce_dev(adapter);
  2459. vmxnet3_rq_destroy_all(adapter);
  2460. vmxnet3_tq_destroy_all(adapter);
  2461. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2462. return 0;
  2463. }
  2464. void
  2465. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2466. {
  2467. int i;
  2468. /*
  2469. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2470. * vmxnet3_close() will deadlock.
  2471. */
  2472. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2473. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2474. for (i = 0; i < adapter->num_rx_queues; i++)
  2475. napi_enable(&adapter->rx_queue[i].napi);
  2476. dev_close(adapter->netdev);
  2477. }
  2478. static int
  2479. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2480. {
  2481. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2482. int err = 0;
  2483. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2484. return -EINVAL;
  2485. netdev->mtu = new_mtu;
  2486. /*
  2487. * Reset_work may be in the middle of resetting the device, wait for its
  2488. * completion.
  2489. */
  2490. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2491. msleep(1);
  2492. if (netif_running(netdev)) {
  2493. vmxnet3_quiesce_dev(adapter);
  2494. vmxnet3_reset_dev(adapter);
  2495. /* we need to re-create the rx queue based on the new mtu */
  2496. vmxnet3_rq_destroy_all(adapter);
  2497. vmxnet3_adjust_rx_ring_size(adapter);
  2498. err = vmxnet3_rq_create_all(adapter);
  2499. if (err) {
  2500. netdev_err(netdev,
  2501. "failed to re-create rx queues, "
  2502. " error %d. Closing it.\n", err);
  2503. goto out;
  2504. }
  2505. err = vmxnet3_activate_dev(adapter);
  2506. if (err) {
  2507. netdev_err(netdev,
  2508. "failed to re-activate, error %d. "
  2509. "Closing it\n", err);
  2510. goto out;
  2511. }
  2512. }
  2513. out:
  2514. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2515. if (err)
  2516. vmxnet3_force_close(adapter);
  2517. return err;
  2518. }
  2519. static void
  2520. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2521. {
  2522. struct net_device *netdev = adapter->netdev;
  2523. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2524. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  2525. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2526. NETIF_F_LRO;
  2527. if (dma64)
  2528. netdev->hw_features |= NETIF_F_HIGHDMA;
  2529. netdev->vlan_features = netdev->hw_features &
  2530. ~(NETIF_F_HW_VLAN_CTAG_TX |
  2531. NETIF_F_HW_VLAN_CTAG_RX);
  2532. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
  2533. }
  2534. static void
  2535. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2536. {
  2537. u32 tmp;
  2538. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2539. *(u32 *)mac = tmp;
  2540. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2541. mac[4] = tmp & 0xff;
  2542. mac[5] = (tmp >> 8) & 0xff;
  2543. }
  2544. #ifdef CONFIG_PCI_MSI
  2545. /*
  2546. * Enable MSIx vectors.
  2547. * Returns :
  2548. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2549. * were enabled.
  2550. * number of vectors which were enabled otherwise (this number is greater
  2551. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2552. */
  2553. static int
  2554. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter, int nvec)
  2555. {
  2556. int ret = pci_enable_msix_range(adapter->pdev,
  2557. adapter->intr.msix_entries, nvec, nvec);
  2558. if (ret == -ENOSPC && nvec > VMXNET3_LINUX_MIN_MSIX_VECT) {
  2559. dev_err(&adapter->netdev->dev,
  2560. "Failed to enable %d MSI-X, trying %d\n",
  2561. nvec, VMXNET3_LINUX_MIN_MSIX_VECT);
  2562. ret = pci_enable_msix_range(adapter->pdev,
  2563. adapter->intr.msix_entries,
  2564. VMXNET3_LINUX_MIN_MSIX_VECT,
  2565. VMXNET3_LINUX_MIN_MSIX_VECT);
  2566. }
  2567. if (ret < 0) {
  2568. dev_err(&adapter->netdev->dev,
  2569. "Failed to enable MSI-X, error: %d\n", ret);
  2570. }
  2571. return ret;
  2572. }
  2573. #endif /* CONFIG_PCI_MSI */
  2574. static void
  2575. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2576. {
  2577. u32 cfg;
  2578. unsigned long flags;
  2579. /* intr settings */
  2580. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2581. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2582. VMXNET3_CMD_GET_CONF_INTR);
  2583. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2584. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2585. adapter->intr.type = cfg & 0x3;
  2586. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2587. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2588. adapter->intr.type = VMXNET3_IT_MSIX;
  2589. }
  2590. #ifdef CONFIG_PCI_MSI
  2591. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2592. int i, nvec;
  2593. nvec = adapter->share_intr == VMXNET3_INTR_TXSHARE ?
  2594. 1 : adapter->num_tx_queues;
  2595. nvec += adapter->share_intr == VMXNET3_INTR_BUDDYSHARE ?
  2596. 0 : adapter->num_rx_queues;
  2597. nvec += 1; /* for link event */
  2598. nvec = nvec > VMXNET3_LINUX_MIN_MSIX_VECT ?
  2599. nvec : VMXNET3_LINUX_MIN_MSIX_VECT;
  2600. for (i = 0; i < nvec; i++)
  2601. adapter->intr.msix_entries[i].entry = i;
  2602. nvec = vmxnet3_acquire_msix_vectors(adapter, nvec);
  2603. if (nvec < 0)
  2604. goto msix_err;
  2605. /* If we cannot allocate one MSIx vector per queue
  2606. * then limit the number of rx queues to 1
  2607. */
  2608. if (nvec == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2609. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2610. || adapter->num_rx_queues != 1) {
  2611. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2612. netdev_err(adapter->netdev,
  2613. "Number of rx queues : 1\n");
  2614. adapter->num_rx_queues = 1;
  2615. }
  2616. }
  2617. adapter->intr.num_intrs = nvec;
  2618. return;
  2619. msix_err:
  2620. /* If we cannot allocate MSIx vectors use only one rx queue */
  2621. dev_info(&adapter->pdev->dev,
  2622. "Failed to enable MSI-X, error %d. "
  2623. "Limiting #rx queues to 1, try MSI.\n", nvec);
  2624. adapter->intr.type = VMXNET3_IT_MSI;
  2625. }
  2626. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2627. if (!pci_enable_msi(adapter->pdev)) {
  2628. adapter->num_rx_queues = 1;
  2629. adapter->intr.num_intrs = 1;
  2630. return;
  2631. }
  2632. }
  2633. #endif /* CONFIG_PCI_MSI */
  2634. adapter->num_rx_queues = 1;
  2635. dev_info(&adapter->netdev->dev,
  2636. "Using INTx interrupt, #Rx queues: 1.\n");
  2637. adapter->intr.type = VMXNET3_IT_INTX;
  2638. /* INT-X related setting */
  2639. adapter->intr.num_intrs = 1;
  2640. }
  2641. static void
  2642. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2643. {
  2644. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2645. pci_disable_msix(adapter->pdev);
  2646. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2647. pci_disable_msi(adapter->pdev);
  2648. else
  2649. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2650. }
  2651. static void
  2652. vmxnet3_tx_timeout(struct net_device *netdev)
  2653. {
  2654. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2655. adapter->tx_timeout_count++;
  2656. netdev_err(adapter->netdev, "tx hang\n");
  2657. schedule_work(&adapter->work);
  2658. }
  2659. static void
  2660. vmxnet3_reset_work(struct work_struct *data)
  2661. {
  2662. struct vmxnet3_adapter *adapter;
  2663. adapter = container_of(data, struct vmxnet3_adapter, work);
  2664. /* if another thread is resetting the device, no need to proceed */
  2665. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2666. return;
  2667. /* if the device is closed, we must leave it alone */
  2668. rtnl_lock();
  2669. if (netif_running(adapter->netdev)) {
  2670. netdev_notice(adapter->netdev, "resetting\n");
  2671. vmxnet3_quiesce_dev(adapter);
  2672. vmxnet3_reset_dev(adapter);
  2673. vmxnet3_activate_dev(adapter);
  2674. } else {
  2675. netdev_info(adapter->netdev, "already closed\n");
  2676. }
  2677. rtnl_unlock();
  2678. netif_wake_queue(adapter->netdev);
  2679. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2680. }
  2681. static int
  2682. vmxnet3_probe_device(struct pci_dev *pdev,
  2683. const struct pci_device_id *id)
  2684. {
  2685. static const struct net_device_ops vmxnet3_netdev_ops = {
  2686. .ndo_open = vmxnet3_open,
  2687. .ndo_stop = vmxnet3_close,
  2688. .ndo_start_xmit = vmxnet3_xmit_frame,
  2689. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2690. .ndo_change_mtu = vmxnet3_change_mtu,
  2691. .ndo_set_features = vmxnet3_set_features,
  2692. .ndo_get_stats64 = vmxnet3_get_stats64,
  2693. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2694. .ndo_set_rx_mode = vmxnet3_set_mc,
  2695. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2696. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2697. #ifdef CONFIG_NET_POLL_CONTROLLER
  2698. .ndo_poll_controller = vmxnet3_netpoll,
  2699. #endif
  2700. };
  2701. int err;
  2702. bool dma64 = false; /* stupid gcc */
  2703. u32 ver;
  2704. struct net_device *netdev;
  2705. struct vmxnet3_adapter *adapter;
  2706. u8 mac[ETH_ALEN];
  2707. int size;
  2708. int num_tx_queues;
  2709. int num_rx_queues;
  2710. if (!pci_msi_enabled())
  2711. enable_mq = 0;
  2712. #ifdef VMXNET3_RSS
  2713. if (enable_mq)
  2714. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2715. (int)num_online_cpus());
  2716. else
  2717. #endif
  2718. num_rx_queues = 1;
  2719. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2720. if (enable_mq)
  2721. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2722. (int)num_online_cpus());
  2723. else
  2724. num_tx_queues = 1;
  2725. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2726. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2727. max(num_tx_queues, num_rx_queues));
  2728. dev_info(&pdev->dev,
  2729. "# of Tx queues : %d, # of Rx queues : %d\n",
  2730. num_tx_queues, num_rx_queues);
  2731. if (!netdev)
  2732. return -ENOMEM;
  2733. pci_set_drvdata(pdev, netdev);
  2734. adapter = netdev_priv(netdev);
  2735. adapter->netdev = netdev;
  2736. adapter->pdev = pdev;
  2737. adapter->tx_ring_size = VMXNET3_DEF_TX_RING_SIZE;
  2738. adapter->rx_ring_size = VMXNET3_DEF_RX_RING_SIZE;
  2739. adapter->rx_ring2_size = VMXNET3_DEF_RX_RING2_SIZE;
  2740. spin_lock_init(&adapter->cmd_lock);
  2741. adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
  2742. sizeof(struct vmxnet3_adapter),
  2743. PCI_DMA_TODEVICE);
  2744. if (dma_mapping_error(&adapter->pdev->dev, adapter->adapter_pa)) {
  2745. dev_err(&pdev->dev, "Failed to map dma\n");
  2746. err = -EFAULT;
  2747. goto err_dma_map;
  2748. }
  2749. adapter->shared = dma_alloc_coherent(
  2750. &adapter->pdev->dev,
  2751. sizeof(struct Vmxnet3_DriverShared),
  2752. &adapter->shared_pa, GFP_KERNEL);
  2753. if (!adapter->shared) {
  2754. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2755. err = -ENOMEM;
  2756. goto err_alloc_shared;
  2757. }
  2758. adapter->num_rx_queues = num_rx_queues;
  2759. adapter->num_tx_queues = num_tx_queues;
  2760. adapter->rx_buf_per_pkt = 1;
  2761. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2762. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2763. adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
  2764. &adapter->queue_desc_pa,
  2765. GFP_KERNEL);
  2766. if (!adapter->tqd_start) {
  2767. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2768. err = -ENOMEM;
  2769. goto err_alloc_queue_desc;
  2770. }
  2771. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2772. adapter->num_tx_queues);
  2773. adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2774. sizeof(struct Vmxnet3_PMConf),
  2775. &adapter->pm_conf_pa,
  2776. GFP_KERNEL);
  2777. if (adapter->pm_conf == NULL) {
  2778. err = -ENOMEM;
  2779. goto err_alloc_pm;
  2780. }
  2781. #ifdef VMXNET3_RSS
  2782. adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2783. sizeof(struct UPT1_RSSConf),
  2784. &adapter->rss_conf_pa,
  2785. GFP_KERNEL);
  2786. if (adapter->rss_conf == NULL) {
  2787. err = -ENOMEM;
  2788. goto err_alloc_rss;
  2789. }
  2790. #endif /* VMXNET3_RSS */
  2791. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2792. if (err < 0)
  2793. goto err_alloc_pci;
  2794. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2795. if (ver & (1 << VMXNET3_REV_3)) {
  2796. VMXNET3_WRITE_BAR1_REG(adapter,
  2797. VMXNET3_REG_VRRS,
  2798. 1 << VMXNET3_REV_3);
  2799. adapter->version = VMXNET3_REV_3 + 1;
  2800. } else if (ver & (1 << VMXNET3_REV_2)) {
  2801. VMXNET3_WRITE_BAR1_REG(adapter,
  2802. VMXNET3_REG_VRRS,
  2803. 1 << VMXNET3_REV_2);
  2804. adapter->version = VMXNET3_REV_2 + 1;
  2805. } else if (ver & (1 << VMXNET3_REV_1)) {
  2806. VMXNET3_WRITE_BAR1_REG(adapter,
  2807. VMXNET3_REG_VRRS,
  2808. 1 << VMXNET3_REV_1);
  2809. adapter->version = VMXNET3_REV_1 + 1;
  2810. } else {
  2811. dev_err(&pdev->dev,
  2812. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2813. err = -EBUSY;
  2814. goto err_ver;
  2815. }
  2816. dev_dbg(&pdev->dev, "Using device version %d\n", adapter->version);
  2817. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2818. if (ver & 1) {
  2819. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2820. } else {
  2821. dev_err(&pdev->dev,
  2822. "Incompatible upt version (0x%x) for adapter\n", ver);
  2823. err = -EBUSY;
  2824. goto err_ver;
  2825. }
  2826. if (VMXNET3_VERSION_GE_3(adapter)) {
  2827. adapter->coal_conf =
  2828. dma_alloc_coherent(&adapter->pdev->dev,
  2829. sizeof(struct Vmxnet3_CoalesceScheme)
  2830. ,
  2831. &adapter->coal_conf_pa,
  2832. GFP_KERNEL);
  2833. if (!adapter->coal_conf) {
  2834. err = -ENOMEM;
  2835. goto err_ver;
  2836. }
  2837. memset(adapter->coal_conf, 0, sizeof(*adapter->coal_conf));
  2838. adapter->coal_conf->coalMode = VMXNET3_COALESCE_DISABLED;
  2839. adapter->default_coal_mode = true;
  2840. }
  2841. SET_NETDEV_DEV(netdev, &pdev->dev);
  2842. vmxnet3_declare_features(adapter, dma64);
  2843. adapter->rxdata_desc_size = VMXNET3_VERSION_GE_3(adapter) ?
  2844. VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
  2845. if (adapter->num_tx_queues == adapter->num_rx_queues)
  2846. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  2847. else
  2848. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2849. vmxnet3_alloc_intr_resources(adapter);
  2850. #ifdef VMXNET3_RSS
  2851. if (adapter->num_rx_queues > 1 &&
  2852. adapter->intr.type == VMXNET3_IT_MSIX) {
  2853. adapter->rss = true;
  2854. netdev->hw_features |= NETIF_F_RXHASH;
  2855. netdev->features |= NETIF_F_RXHASH;
  2856. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2857. } else {
  2858. adapter->rss = false;
  2859. }
  2860. #endif
  2861. vmxnet3_read_mac_addr(adapter, mac);
  2862. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2863. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2864. vmxnet3_set_ethtool_ops(netdev);
  2865. netdev->watchdog_timeo = 5 * HZ;
  2866. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2867. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2868. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2869. int i;
  2870. for (i = 0; i < adapter->num_rx_queues; i++) {
  2871. netif_napi_add(adapter->netdev,
  2872. &adapter->rx_queue[i].napi,
  2873. vmxnet3_poll_rx_only, 64);
  2874. }
  2875. } else {
  2876. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2877. vmxnet3_poll, 64);
  2878. }
  2879. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2880. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2881. netif_carrier_off(netdev);
  2882. err = register_netdev(netdev);
  2883. if (err) {
  2884. dev_err(&pdev->dev, "Failed to register adapter\n");
  2885. goto err_register;
  2886. }
  2887. vmxnet3_check_link(adapter, false);
  2888. return 0;
  2889. err_register:
  2890. if (VMXNET3_VERSION_GE_3(adapter)) {
  2891. dma_free_coherent(&adapter->pdev->dev,
  2892. sizeof(struct Vmxnet3_CoalesceScheme),
  2893. adapter->coal_conf, adapter->coal_conf_pa);
  2894. }
  2895. vmxnet3_free_intr_resources(adapter);
  2896. err_ver:
  2897. vmxnet3_free_pci_resources(adapter);
  2898. err_alloc_pci:
  2899. #ifdef VMXNET3_RSS
  2900. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2901. adapter->rss_conf, adapter->rss_conf_pa);
  2902. err_alloc_rss:
  2903. #endif
  2904. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2905. adapter->pm_conf, adapter->pm_conf_pa);
  2906. err_alloc_pm:
  2907. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2908. adapter->queue_desc_pa);
  2909. err_alloc_queue_desc:
  2910. dma_free_coherent(&adapter->pdev->dev,
  2911. sizeof(struct Vmxnet3_DriverShared),
  2912. adapter->shared, adapter->shared_pa);
  2913. err_alloc_shared:
  2914. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2915. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2916. err_dma_map:
  2917. free_netdev(netdev);
  2918. return err;
  2919. }
  2920. static void
  2921. vmxnet3_remove_device(struct pci_dev *pdev)
  2922. {
  2923. struct net_device *netdev = pci_get_drvdata(pdev);
  2924. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2925. int size = 0;
  2926. int num_rx_queues;
  2927. #ifdef VMXNET3_RSS
  2928. if (enable_mq)
  2929. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2930. (int)num_online_cpus());
  2931. else
  2932. #endif
  2933. num_rx_queues = 1;
  2934. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2935. cancel_work_sync(&adapter->work);
  2936. unregister_netdev(netdev);
  2937. vmxnet3_free_intr_resources(adapter);
  2938. vmxnet3_free_pci_resources(adapter);
  2939. if (VMXNET3_VERSION_GE_3(adapter)) {
  2940. dma_free_coherent(&adapter->pdev->dev,
  2941. sizeof(struct Vmxnet3_CoalesceScheme),
  2942. adapter->coal_conf, adapter->coal_conf_pa);
  2943. }
  2944. #ifdef VMXNET3_RSS
  2945. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2946. adapter->rss_conf, adapter->rss_conf_pa);
  2947. #endif
  2948. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2949. adapter->pm_conf, adapter->pm_conf_pa);
  2950. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2951. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2952. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2953. adapter->queue_desc_pa);
  2954. dma_free_coherent(&adapter->pdev->dev,
  2955. sizeof(struct Vmxnet3_DriverShared),
  2956. adapter->shared, adapter->shared_pa);
  2957. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2958. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2959. free_netdev(netdev);
  2960. }
  2961. static void vmxnet3_shutdown_device(struct pci_dev *pdev)
  2962. {
  2963. struct net_device *netdev = pci_get_drvdata(pdev);
  2964. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2965. unsigned long flags;
  2966. /* Reset_work may be in the middle of resetting the device, wait for its
  2967. * completion.
  2968. */
  2969. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2970. msleep(1);
  2971. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED,
  2972. &adapter->state)) {
  2973. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2974. return;
  2975. }
  2976. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2977. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2978. VMXNET3_CMD_QUIESCE_DEV);
  2979. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2980. vmxnet3_disable_all_intrs(adapter);
  2981. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2982. }
  2983. #ifdef CONFIG_PM
  2984. static int
  2985. vmxnet3_suspend(struct device *device)
  2986. {
  2987. struct pci_dev *pdev = to_pci_dev(device);
  2988. struct net_device *netdev = pci_get_drvdata(pdev);
  2989. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2990. struct Vmxnet3_PMConf *pmConf;
  2991. struct ethhdr *ehdr;
  2992. struct arphdr *ahdr;
  2993. u8 *arpreq;
  2994. struct in_device *in_dev;
  2995. struct in_ifaddr *ifa;
  2996. unsigned long flags;
  2997. int i = 0;
  2998. if (!netif_running(netdev))
  2999. return 0;
  3000. for (i = 0; i < adapter->num_rx_queues; i++)
  3001. napi_disable(&adapter->rx_queue[i].napi);
  3002. vmxnet3_disable_all_intrs(adapter);
  3003. vmxnet3_free_irqs(adapter);
  3004. vmxnet3_free_intr_resources(adapter);
  3005. netif_device_detach(netdev);
  3006. netif_tx_stop_all_queues(netdev);
  3007. /* Create wake-up filters. */
  3008. pmConf = adapter->pm_conf;
  3009. memset(pmConf, 0, sizeof(*pmConf));
  3010. if (adapter->wol & WAKE_UCAST) {
  3011. pmConf->filters[i].patternSize = ETH_ALEN;
  3012. pmConf->filters[i].maskSize = 1;
  3013. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  3014. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  3015. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3016. i++;
  3017. }
  3018. if (adapter->wol & WAKE_ARP) {
  3019. in_dev = in_dev_get(netdev);
  3020. if (!in_dev)
  3021. goto skip_arp;
  3022. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  3023. if (!ifa)
  3024. goto skip_arp;
  3025. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  3026. sizeof(struct arphdr) + /* ARP header */
  3027. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  3028. 2 * sizeof(u32); /*2 IPv4 addresses */
  3029. pmConf->filters[i].maskSize =
  3030. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  3031. /* ETH_P_ARP in Ethernet header. */
  3032. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  3033. ehdr->h_proto = htons(ETH_P_ARP);
  3034. /* ARPOP_REQUEST in ARP header. */
  3035. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  3036. ahdr->ar_op = htons(ARPOP_REQUEST);
  3037. arpreq = (u8 *)(ahdr + 1);
  3038. /* The Unicast IPv4 address in 'tip' field. */
  3039. arpreq += 2 * ETH_ALEN + sizeof(u32);
  3040. *(u32 *)arpreq = ifa->ifa_address;
  3041. /* The mask for the relevant bits. */
  3042. pmConf->filters[i].mask[0] = 0x00;
  3043. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  3044. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  3045. pmConf->filters[i].mask[3] = 0x00;
  3046. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  3047. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  3048. in_dev_put(in_dev);
  3049. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3050. i++;
  3051. }
  3052. skip_arp:
  3053. if (adapter->wol & WAKE_MAGIC)
  3054. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  3055. pmConf->numFilters = i;
  3056. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  3057. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  3058. *pmConf));
  3059. adapter->shared->devRead.pmConfDesc.confPA =
  3060. cpu_to_le64(adapter->pm_conf_pa);
  3061. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3062. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3063. VMXNET3_CMD_UPDATE_PMCFG);
  3064. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3065. pci_save_state(pdev);
  3066. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  3067. adapter->wol);
  3068. pci_disable_device(pdev);
  3069. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  3070. return 0;
  3071. }
  3072. static int
  3073. vmxnet3_resume(struct device *device)
  3074. {
  3075. int err;
  3076. unsigned long flags;
  3077. struct pci_dev *pdev = to_pci_dev(device);
  3078. struct net_device *netdev = pci_get_drvdata(pdev);
  3079. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3080. if (!netif_running(netdev))
  3081. return 0;
  3082. pci_set_power_state(pdev, PCI_D0);
  3083. pci_restore_state(pdev);
  3084. err = pci_enable_device_mem(pdev);
  3085. if (err != 0)
  3086. return err;
  3087. pci_enable_wake(pdev, PCI_D0, 0);
  3088. vmxnet3_alloc_intr_resources(adapter);
  3089. /* During hibernate and suspend, device has to be reinitialized as the
  3090. * device state need not be preserved.
  3091. */
  3092. /* Need not check adapter state as other reset tasks cannot run during
  3093. * device resume.
  3094. */
  3095. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3096. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3097. VMXNET3_CMD_QUIESCE_DEV);
  3098. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3099. vmxnet3_tq_cleanup_all(adapter);
  3100. vmxnet3_rq_cleanup_all(adapter);
  3101. vmxnet3_reset_dev(adapter);
  3102. err = vmxnet3_activate_dev(adapter);
  3103. if (err != 0) {
  3104. netdev_err(netdev,
  3105. "failed to re-activate on resume, error: %d", err);
  3106. vmxnet3_force_close(adapter);
  3107. return err;
  3108. }
  3109. netif_device_attach(netdev);
  3110. return 0;
  3111. }
  3112. static const struct dev_pm_ops vmxnet3_pm_ops = {
  3113. .suspend = vmxnet3_suspend,
  3114. .resume = vmxnet3_resume,
  3115. .freeze = vmxnet3_suspend,
  3116. .restore = vmxnet3_resume,
  3117. };
  3118. #endif
  3119. static struct pci_driver vmxnet3_driver = {
  3120. .name = vmxnet3_driver_name,
  3121. .id_table = vmxnet3_pciid_table,
  3122. .probe = vmxnet3_probe_device,
  3123. .remove = vmxnet3_remove_device,
  3124. .shutdown = vmxnet3_shutdown_device,
  3125. #ifdef CONFIG_PM
  3126. .driver.pm = &vmxnet3_pm_ops,
  3127. #endif
  3128. };
  3129. static int __init
  3130. vmxnet3_init_module(void)
  3131. {
  3132. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  3133. VMXNET3_DRIVER_VERSION_REPORT);
  3134. return pci_register_driver(&vmxnet3_driver);
  3135. }
  3136. module_init(vmxnet3_init_module);
  3137. static void
  3138. vmxnet3_exit_module(void)
  3139. {
  3140. pci_unregister_driver(&vmxnet3_driver);
  3141. }
  3142. module_exit(vmxnet3_exit_module);
  3143. MODULE_AUTHOR("VMware, Inc.");
  3144. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  3145. MODULE_LICENSE("GPL v2");
  3146. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);