sunbmac.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283
  1. /* sunbmac.c: Driver for Sparc BigMAC 100baseT ethernet adapters.
  2. *
  3. * Copyright (C) 1997, 1998, 1999, 2003, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/module.h>
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/fcntl.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/ioport.h>
  11. #include <linux/in.h>
  12. #include <linux/string.h>
  13. #include <linux/delay.h>
  14. #include <linux/crc32.h>
  15. #include <linux/errno.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/skbuff.h>
  21. #include <linux/bitops.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/of.h>
  24. #include <linux/of_device.h>
  25. #include <linux/gfp.h>
  26. #include <asm/auxio.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/dma.h>
  29. #include <asm/idprom.h>
  30. #include <asm/io.h>
  31. #include <asm/openprom.h>
  32. #include <asm/oplib.h>
  33. #include <asm/pgtable.h>
  34. #include "sunbmac.h"
  35. #define DRV_NAME "sunbmac"
  36. #define DRV_VERSION "2.1"
  37. #define DRV_RELDATE "August 26, 2008"
  38. #define DRV_AUTHOR "David S. Miller (davem@davemloft.net)"
  39. static char version[] =
  40. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
  41. MODULE_VERSION(DRV_VERSION);
  42. MODULE_AUTHOR(DRV_AUTHOR);
  43. MODULE_DESCRIPTION("Sun BigMAC 100baseT ethernet driver");
  44. MODULE_LICENSE("GPL");
  45. #undef DEBUG_PROBE
  46. #undef DEBUG_TX
  47. #undef DEBUG_IRQ
  48. #ifdef DEBUG_PROBE
  49. #define DP(x) printk x
  50. #else
  51. #define DP(x)
  52. #endif
  53. #ifdef DEBUG_TX
  54. #define DTX(x) printk x
  55. #else
  56. #define DTX(x)
  57. #endif
  58. #ifdef DEBUG_IRQ
  59. #define DIRQ(x) printk x
  60. #else
  61. #define DIRQ(x)
  62. #endif
  63. #define DEFAULT_JAMSIZE 4 /* Toe jam */
  64. #define QEC_RESET_TRIES 200
  65. static int qec_global_reset(void __iomem *gregs)
  66. {
  67. int tries = QEC_RESET_TRIES;
  68. sbus_writel(GLOB_CTRL_RESET, gregs + GLOB_CTRL);
  69. while (--tries) {
  70. if (sbus_readl(gregs + GLOB_CTRL) & GLOB_CTRL_RESET) {
  71. udelay(20);
  72. continue;
  73. }
  74. break;
  75. }
  76. if (tries)
  77. return 0;
  78. printk(KERN_ERR "BigMAC: Cannot reset the QEC.\n");
  79. return -1;
  80. }
  81. static void qec_init(struct bigmac *bp)
  82. {
  83. struct platform_device *qec_op = bp->qec_op;
  84. void __iomem *gregs = bp->gregs;
  85. u8 bsizes = bp->bigmac_bursts;
  86. u32 regval;
  87. /* 64byte bursts do not work at the moment, do
  88. * not even try to enable them. -DaveM
  89. */
  90. if (bsizes & DMA_BURST32)
  91. regval = GLOB_CTRL_B32;
  92. else
  93. regval = GLOB_CTRL_B16;
  94. sbus_writel(regval | GLOB_CTRL_BMODE, gregs + GLOB_CTRL);
  95. sbus_writel(GLOB_PSIZE_2048, gregs + GLOB_PSIZE);
  96. /* All of memsize is given to bigmac. */
  97. sbus_writel(resource_size(&qec_op->resource[1]),
  98. gregs + GLOB_MSIZE);
  99. /* Half to the transmitter, half to the receiver. */
  100. sbus_writel(resource_size(&qec_op->resource[1]) >> 1,
  101. gregs + GLOB_TSIZE);
  102. sbus_writel(resource_size(&qec_op->resource[1]) >> 1,
  103. gregs + GLOB_RSIZE);
  104. }
  105. #define TX_RESET_TRIES 32
  106. #define RX_RESET_TRIES 32
  107. static void bigmac_tx_reset(void __iomem *bregs)
  108. {
  109. int tries = TX_RESET_TRIES;
  110. sbus_writel(0, bregs + BMAC_TXCFG);
  111. /* The fifo threshold bit is read-only and does
  112. * not clear. -DaveM
  113. */
  114. while ((sbus_readl(bregs + BMAC_TXCFG) & ~(BIGMAC_TXCFG_FIFO)) != 0 &&
  115. --tries != 0)
  116. udelay(20);
  117. if (!tries) {
  118. printk(KERN_ERR "BIGMAC: Transmitter will not reset.\n");
  119. printk(KERN_ERR "BIGMAC: tx_cfg is %08x\n",
  120. sbus_readl(bregs + BMAC_TXCFG));
  121. }
  122. }
  123. static void bigmac_rx_reset(void __iomem *bregs)
  124. {
  125. int tries = RX_RESET_TRIES;
  126. sbus_writel(0, bregs + BMAC_RXCFG);
  127. while (sbus_readl(bregs + BMAC_RXCFG) && --tries)
  128. udelay(20);
  129. if (!tries) {
  130. printk(KERN_ERR "BIGMAC: Receiver will not reset.\n");
  131. printk(KERN_ERR "BIGMAC: rx_cfg is %08x\n",
  132. sbus_readl(bregs + BMAC_RXCFG));
  133. }
  134. }
  135. /* Reset the transmitter and receiver. */
  136. static void bigmac_stop(struct bigmac *bp)
  137. {
  138. bigmac_tx_reset(bp->bregs);
  139. bigmac_rx_reset(bp->bregs);
  140. }
  141. static void bigmac_get_counters(struct bigmac *bp, void __iomem *bregs)
  142. {
  143. struct net_device_stats *stats = &bp->enet_stats;
  144. stats->rx_crc_errors += sbus_readl(bregs + BMAC_RCRCECTR);
  145. sbus_writel(0, bregs + BMAC_RCRCECTR);
  146. stats->rx_frame_errors += sbus_readl(bregs + BMAC_UNALECTR);
  147. sbus_writel(0, bregs + BMAC_UNALECTR);
  148. stats->rx_length_errors += sbus_readl(bregs + BMAC_GLECTR);
  149. sbus_writel(0, bregs + BMAC_GLECTR);
  150. stats->tx_aborted_errors += sbus_readl(bregs + BMAC_EXCTR);
  151. stats->collisions +=
  152. (sbus_readl(bregs + BMAC_EXCTR) +
  153. sbus_readl(bregs + BMAC_LTCTR));
  154. sbus_writel(0, bregs + BMAC_EXCTR);
  155. sbus_writel(0, bregs + BMAC_LTCTR);
  156. }
  157. static void bigmac_clean_rings(struct bigmac *bp)
  158. {
  159. int i;
  160. for (i = 0; i < RX_RING_SIZE; i++) {
  161. if (bp->rx_skbs[i] != NULL) {
  162. dev_kfree_skb_any(bp->rx_skbs[i]);
  163. bp->rx_skbs[i] = NULL;
  164. }
  165. }
  166. for (i = 0; i < TX_RING_SIZE; i++) {
  167. if (bp->tx_skbs[i] != NULL) {
  168. dev_kfree_skb_any(bp->tx_skbs[i]);
  169. bp->tx_skbs[i] = NULL;
  170. }
  171. }
  172. }
  173. static void bigmac_init_rings(struct bigmac *bp, int from_irq)
  174. {
  175. struct bmac_init_block *bb = bp->bmac_block;
  176. int i;
  177. gfp_t gfp_flags = GFP_KERNEL;
  178. if (from_irq || in_interrupt())
  179. gfp_flags = GFP_ATOMIC;
  180. bp->rx_new = bp->rx_old = bp->tx_new = bp->tx_old = 0;
  181. /* Free any skippy bufs left around in the rings. */
  182. bigmac_clean_rings(bp);
  183. /* Now get new skbufs for the receive ring. */
  184. for (i = 0; i < RX_RING_SIZE; i++) {
  185. struct sk_buff *skb;
  186. skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, gfp_flags);
  187. if (!skb)
  188. continue;
  189. bp->rx_skbs[i] = skb;
  190. /* Because we reserve afterwards. */
  191. skb_put(skb, ETH_FRAME_LEN);
  192. skb_reserve(skb, 34);
  193. bb->be_rxd[i].rx_addr =
  194. dma_map_single(&bp->bigmac_op->dev,
  195. skb->data,
  196. RX_BUF_ALLOC_SIZE - 34,
  197. DMA_FROM_DEVICE);
  198. bb->be_rxd[i].rx_flags =
  199. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  200. }
  201. for (i = 0; i < TX_RING_SIZE; i++)
  202. bb->be_txd[i].tx_flags = bb->be_txd[i].tx_addr = 0;
  203. }
  204. #define MGMT_CLKON (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB|MGMT_PAL_DCLOCK)
  205. #define MGMT_CLKOFF (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB)
  206. static void idle_transceiver(void __iomem *tregs)
  207. {
  208. int i = 20;
  209. while (i--) {
  210. sbus_writel(MGMT_CLKOFF, tregs + TCVR_MPAL);
  211. sbus_readl(tregs + TCVR_MPAL);
  212. sbus_writel(MGMT_CLKON, tregs + TCVR_MPAL);
  213. sbus_readl(tregs + TCVR_MPAL);
  214. }
  215. }
  216. static void write_tcvr_bit(struct bigmac *bp, void __iomem *tregs, int bit)
  217. {
  218. if (bp->tcvr_type == internal) {
  219. bit = (bit & 1) << 3;
  220. sbus_writel(bit | (MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO),
  221. tregs + TCVR_MPAL);
  222. sbus_readl(tregs + TCVR_MPAL);
  223. sbus_writel(bit | MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
  224. tregs + TCVR_MPAL);
  225. sbus_readl(tregs + TCVR_MPAL);
  226. } else if (bp->tcvr_type == external) {
  227. bit = (bit & 1) << 2;
  228. sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB,
  229. tregs + TCVR_MPAL);
  230. sbus_readl(tregs + TCVR_MPAL);
  231. sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB | MGMT_PAL_DCLOCK,
  232. tregs + TCVR_MPAL);
  233. sbus_readl(tregs + TCVR_MPAL);
  234. } else {
  235. printk(KERN_ERR "write_tcvr_bit: No transceiver type known!\n");
  236. }
  237. }
  238. static int read_tcvr_bit(struct bigmac *bp, void __iomem *tregs)
  239. {
  240. int retval = 0;
  241. if (bp->tcvr_type == internal) {
  242. sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
  243. sbus_readl(tregs + TCVR_MPAL);
  244. sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
  245. tregs + TCVR_MPAL);
  246. sbus_readl(tregs + TCVR_MPAL);
  247. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
  248. } else if (bp->tcvr_type == external) {
  249. sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
  250. sbus_readl(tregs + TCVR_MPAL);
  251. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
  252. sbus_readl(tregs + TCVR_MPAL);
  253. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
  254. } else {
  255. printk(KERN_ERR "read_tcvr_bit: No transceiver type known!\n");
  256. }
  257. return retval;
  258. }
  259. static int read_tcvr_bit2(struct bigmac *bp, void __iomem *tregs)
  260. {
  261. int retval = 0;
  262. if (bp->tcvr_type == internal) {
  263. sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
  264. sbus_readl(tregs + TCVR_MPAL);
  265. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
  266. sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
  267. sbus_readl(tregs + TCVR_MPAL);
  268. } else if (bp->tcvr_type == external) {
  269. sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
  270. sbus_readl(tregs + TCVR_MPAL);
  271. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
  272. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
  273. sbus_readl(tregs + TCVR_MPAL);
  274. } else {
  275. printk(KERN_ERR "read_tcvr_bit2: No transceiver type known!\n");
  276. }
  277. return retval;
  278. }
  279. static void put_tcvr_byte(struct bigmac *bp,
  280. void __iomem *tregs,
  281. unsigned int byte)
  282. {
  283. int shift = 4;
  284. do {
  285. write_tcvr_bit(bp, tregs, ((byte >> shift) & 1));
  286. shift -= 1;
  287. } while (shift >= 0);
  288. }
  289. static void bigmac_tcvr_write(struct bigmac *bp, void __iomem *tregs,
  290. int reg, unsigned short val)
  291. {
  292. int shift;
  293. reg &= 0xff;
  294. val &= 0xffff;
  295. switch(bp->tcvr_type) {
  296. case internal:
  297. case external:
  298. break;
  299. default:
  300. printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
  301. return;
  302. }
  303. idle_transceiver(tregs);
  304. write_tcvr_bit(bp, tregs, 0);
  305. write_tcvr_bit(bp, tregs, 1);
  306. write_tcvr_bit(bp, tregs, 0);
  307. write_tcvr_bit(bp, tregs, 1);
  308. put_tcvr_byte(bp, tregs,
  309. ((bp->tcvr_type == internal) ?
  310. BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
  311. put_tcvr_byte(bp, tregs, reg);
  312. write_tcvr_bit(bp, tregs, 1);
  313. write_tcvr_bit(bp, tregs, 0);
  314. shift = 15;
  315. do {
  316. write_tcvr_bit(bp, tregs, (val >> shift) & 1);
  317. shift -= 1;
  318. } while (shift >= 0);
  319. }
  320. static unsigned short bigmac_tcvr_read(struct bigmac *bp,
  321. void __iomem *tregs,
  322. int reg)
  323. {
  324. unsigned short retval = 0;
  325. reg &= 0xff;
  326. switch(bp->tcvr_type) {
  327. case internal:
  328. case external:
  329. break;
  330. default:
  331. printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
  332. return 0xffff;
  333. }
  334. idle_transceiver(tregs);
  335. write_tcvr_bit(bp, tregs, 0);
  336. write_tcvr_bit(bp, tregs, 1);
  337. write_tcvr_bit(bp, tregs, 1);
  338. write_tcvr_bit(bp, tregs, 0);
  339. put_tcvr_byte(bp, tregs,
  340. ((bp->tcvr_type == internal) ?
  341. BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
  342. put_tcvr_byte(bp, tregs, reg);
  343. if (bp->tcvr_type == external) {
  344. int shift = 15;
  345. (void) read_tcvr_bit2(bp, tregs);
  346. (void) read_tcvr_bit2(bp, tregs);
  347. do {
  348. int tmp;
  349. tmp = read_tcvr_bit2(bp, tregs);
  350. retval |= ((tmp & 1) << shift);
  351. shift -= 1;
  352. } while (shift >= 0);
  353. (void) read_tcvr_bit2(bp, tregs);
  354. (void) read_tcvr_bit2(bp, tregs);
  355. (void) read_tcvr_bit2(bp, tregs);
  356. } else {
  357. int shift = 15;
  358. (void) read_tcvr_bit(bp, tregs);
  359. (void) read_tcvr_bit(bp, tregs);
  360. do {
  361. int tmp;
  362. tmp = read_tcvr_bit(bp, tregs);
  363. retval |= ((tmp & 1) << shift);
  364. shift -= 1;
  365. } while (shift >= 0);
  366. (void) read_tcvr_bit(bp, tregs);
  367. (void) read_tcvr_bit(bp, tregs);
  368. (void) read_tcvr_bit(bp, tregs);
  369. }
  370. return retval;
  371. }
  372. static void bigmac_tcvr_init(struct bigmac *bp)
  373. {
  374. void __iomem *tregs = bp->tregs;
  375. u32 mpal;
  376. idle_transceiver(tregs);
  377. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
  378. tregs + TCVR_MPAL);
  379. sbus_readl(tregs + TCVR_MPAL);
  380. /* Only the bit for the present transceiver (internal or
  381. * external) will stick, set them both and see what stays.
  382. */
  383. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
  384. sbus_readl(tregs + TCVR_MPAL);
  385. udelay(20);
  386. mpal = sbus_readl(tregs + TCVR_MPAL);
  387. if (mpal & MGMT_PAL_EXT_MDIO) {
  388. bp->tcvr_type = external;
  389. sbus_writel(~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
  390. tregs + TCVR_TPAL);
  391. sbus_readl(tregs + TCVR_TPAL);
  392. } else if (mpal & MGMT_PAL_INT_MDIO) {
  393. bp->tcvr_type = internal;
  394. sbus_writel(~(TCVR_PAL_SERIAL | TCVR_PAL_EXTLBACK |
  395. TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
  396. tregs + TCVR_TPAL);
  397. sbus_readl(tregs + TCVR_TPAL);
  398. } else {
  399. printk(KERN_ERR "BIGMAC: AIEEE, neither internal nor "
  400. "external MDIO available!\n");
  401. printk(KERN_ERR "BIGMAC: mgmt_pal[%08x] tcvr_pal[%08x]\n",
  402. sbus_readl(tregs + TCVR_MPAL),
  403. sbus_readl(tregs + TCVR_TPAL));
  404. }
  405. }
  406. static int bigmac_init_hw(struct bigmac *, int);
  407. static int try_next_permutation(struct bigmac *bp, void __iomem *tregs)
  408. {
  409. if (bp->sw_bmcr & BMCR_SPEED100) {
  410. int timeout;
  411. /* Reset the PHY. */
  412. bp->sw_bmcr = (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
  413. bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
  414. bp->sw_bmcr = (BMCR_RESET);
  415. bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
  416. timeout = 64;
  417. while (--timeout) {
  418. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
  419. if ((bp->sw_bmcr & BMCR_RESET) == 0)
  420. break;
  421. udelay(20);
  422. }
  423. if (timeout == 0)
  424. printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
  425. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
  426. /* Now we try 10baseT. */
  427. bp->sw_bmcr &= ~(BMCR_SPEED100);
  428. bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
  429. return 0;
  430. }
  431. /* We've tried them all. */
  432. return -1;
  433. }
  434. static void bigmac_timer(unsigned long data)
  435. {
  436. struct bigmac *bp = (struct bigmac *) data;
  437. void __iomem *tregs = bp->tregs;
  438. int restart_timer = 0;
  439. bp->timer_ticks++;
  440. if (bp->timer_state == ltrywait) {
  441. bp->sw_bmsr = bigmac_tcvr_read(bp, tregs, MII_BMSR);
  442. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
  443. if (bp->sw_bmsr & BMSR_LSTATUS) {
  444. printk(KERN_INFO "%s: Link is now up at %s.\n",
  445. bp->dev->name,
  446. (bp->sw_bmcr & BMCR_SPEED100) ?
  447. "100baseT" : "10baseT");
  448. bp->timer_state = asleep;
  449. restart_timer = 0;
  450. } else {
  451. if (bp->timer_ticks >= 4) {
  452. int ret;
  453. ret = try_next_permutation(bp, tregs);
  454. if (ret == -1) {
  455. printk(KERN_ERR "%s: Link down, cable problem?\n",
  456. bp->dev->name);
  457. ret = bigmac_init_hw(bp, 0);
  458. if (ret) {
  459. printk(KERN_ERR "%s: Error, cannot re-init the "
  460. "BigMAC.\n", bp->dev->name);
  461. }
  462. return;
  463. }
  464. bp->timer_ticks = 0;
  465. restart_timer = 1;
  466. } else {
  467. restart_timer = 1;
  468. }
  469. }
  470. } else {
  471. /* Can't happens.... */
  472. printk(KERN_ERR "%s: Aieee, link timer is asleep but we got one anyways!\n",
  473. bp->dev->name);
  474. restart_timer = 0;
  475. bp->timer_ticks = 0;
  476. bp->timer_state = asleep; /* foo on you */
  477. }
  478. if (restart_timer != 0) {
  479. bp->bigmac_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2 sec. */
  480. add_timer(&bp->bigmac_timer);
  481. }
  482. }
  483. /* Well, really we just force the chip into 100baseT then
  484. * 10baseT, each time checking for a link status.
  485. */
  486. static void bigmac_begin_auto_negotiation(struct bigmac *bp)
  487. {
  488. void __iomem *tregs = bp->tregs;
  489. int timeout;
  490. /* Grab new software copies of PHY registers. */
  491. bp->sw_bmsr = bigmac_tcvr_read(bp, tregs, MII_BMSR);
  492. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
  493. /* Reset the PHY. */
  494. bp->sw_bmcr = (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
  495. bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
  496. bp->sw_bmcr = (BMCR_RESET);
  497. bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
  498. timeout = 64;
  499. while (--timeout) {
  500. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
  501. if ((bp->sw_bmcr & BMCR_RESET) == 0)
  502. break;
  503. udelay(20);
  504. }
  505. if (timeout == 0)
  506. printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
  507. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, MII_BMCR);
  508. /* First we try 100baseT. */
  509. bp->sw_bmcr |= BMCR_SPEED100;
  510. bigmac_tcvr_write(bp, tregs, MII_BMCR, bp->sw_bmcr);
  511. bp->timer_state = ltrywait;
  512. bp->timer_ticks = 0;
  513. bp->bigmac_timer.expires = jiffies + (12 * HZ) / 10;
  514. bp->bigmac_timer.data = (unsigned long) bp;
  515. bp->bigmac_timer.function = bigmac_timer;
  516. add_timer(&bp->bigmac_timer);
  517. }
  518. static int bigmac_init_hw(struct bigmac *bp, int from_irq)
  519. {
  520. void __iomem *gregs = bp->gregs;
  521. void __iomem *cregs = bp->creg;
  522. void __iomem *bregs = bp->bregs;
  523. __u32 bblk_dvma = (__u32)bp->bblock_dvma;
  524. unsigned char *e = &bp->dev->dev_addr[0];
  525. /* Latch current counters into statistics. */
  526. bigmac_get_counters(bp, bregs);
  527. /* Reset QEC. */
  528. qec_global_reset(gregs);
  529. /* Init QEC. */
  530. qec_init(bp);
  531. /* Alloc and reset the tx/rx descriptor chains. */
  532. bigmac_init_rings(bp, from_irq);
  533. /* Initialize the PHY. */
  534. bigmac_tcvr_init(bp);
  535. /* Stop transmitter and receiver. */
  536. bigmac_stop(bp);
  537. /* Set hardware ethernet address. */
  538. sbus_writel(((e[4] << 8) | e[5]), bregs + BMAC_MACADDR2);
  539. sbus_writel(((e[2] << 8) | e[3]), bregs + BMAC_MACADDR1);
  540. sbus_writel(((e[0] << 8) | e[1]), bregs + BMAC_MACADDR0);
  541. /* Clear the hash table until mc upload occurs. */
  542. sbus_writel(0, bregs + BMAC_HTABLE3);
  543. sbus_writel(0, bregs + BMAC_HTABLE2);
  544. sbus_writel(0, bregs + BMAC_HTABLE1);
  545. sbus_writel(0, bregs + BMAC_HTABLE0);
  546. /* Enable Big Mac hash table filter. */
  547. sbus_writel(BIGMAC_RXCFG_HENABLE | BIGMAC_RXCFG_FIFO,
  548. bregs + BMAC_RXCFG);
  549. udelay(20);
  550. /* Ok, configure the Big Mac transmitter. */
  551. sbus_writel(BIGMAC_TXCFG_FIFO, bregs + BMAC_TXCFG);
  552. /* The HME docs recommend to use the 10LSB of our MAC here. */
  553. sbus_writel(((e[5] | e[4] << 8) & 0x3ff),
  554. bregs + BMAC_RSEED);
  555. /* Enable the output drivers no matter what. */
  556. sbus_writel(BIGMAC_XCFG_ODENABLE | BIGMAC_XCFG_RESV,
  557. bregs + BMAC_XIFCFG);
  558. /* Tell the QEC where the ring descriptors are. */
  559. sbus_writel(bblk_dvma + bib_offset(be_rxd, 0),
  560. cregs + CREG_RXDS);
  561. sbus_writel(bblk_dvma + bib_offset(be_txd, 0),
  562. cregs + CREG_TXDS);
  563. /* Setup the FIFO pointers into QEC local memory. */
  564. sbus_writel(0, cregs + CREG_RXRBUFPTR);
  565. sbus_writel(0, cregs + CREG_RXWBUFPTR);
  566. sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
  567. cregs + CREG_TXRBUFPTR);
  568. sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
  569. cregs + CREG_TXWBUFPTR);
  570. /* Tell bigmac what interrupts we don't want to hear about. */
  571. sbus_writel(BIGMAC_IMASK_GOTFRAME | BIGMAC_IMASK_SENTFRAME,
  572. bregs + BMAC_IMASK);
  573. /* Enable the various other irq's. */
  574. sbus_writel(0, cregs + CREG_RIMASK);
  575. sbus_writel(0, cregs + CREG_TIMASK);
  576. sbus_writel(0, cregs + CREG_QMASK);
  577. sbus_writel(0, cregs + CREG_BMASK);
  578. /* Set jam size to a reasonable default. */
  579. sbus_writel(DEFAULT_JAMSIZE, bregs + BMAC_JSIZE);
  580. /* Clear collision counter. */
  581. sbus_writel(0, cregs + CREG_CCNT);
  582. /* Enable transmitter and receiver. */
  583. sbus_writel(sbus_readl(bregs + BMAC_TXCFG) | BIGMAC_TXCFG_ENABLE,
  584. bregs + BMAC_TXCFG);
  585. sbus_writel(sbus_readl(bregs + BMAC_RXCFG) | BIGMAC_RXCFG_ENABLE,
  586. bregs + BMAC_RXCFG);
  587. /* Ok, start detecting link speed/duplex. */
  588. bigmac_begin_auto_negotiation(bp);
  589. /* Success. */
  590. return 0;
  591. }
  592. /* Error interrupts get sent here. */
  593. static void bigmac_is_medium_rare(struct bigmac *bp, u32 qec_status, u32 bmac_status)
  594. {
  595. printk(KERN_ERR "bigmac_is_medium_rare: ");
  596. if (qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) {
  597. if (qec_status & GLOB_STAT_ER)
  598. printk("QEC_ERROR, ");
  599. if (qec_status & GLOB_STAT_BM)
  600. printk("QEC_BMAC_ERROR, ");
  601. }
  602. if (bmac_status & CREG_STAT_ERRORS) {
  603. if (bmac_status & CREG_STAT_BERROR)
  604. printk("BMAC_ERROR, ");
  605. if (bmac_status & CREG_STAT_TXDERROR)
  606. printk("TXD_ERROR, ");
  607. if (bmac_status & CREG_STAT_TXLERR)
  608. printk("TX_LATE_ERROR, ");
  609. if (bmac_status & CREG_STAT_TXPERR)
  610. printk("TX_PARITY_ERROR, ");
  611. if (bmac_status & CREG_STAT_TXSERR)
  612. printk("TX_SBUS_ERROR, ");
  613. if (bmac_status & CREG_STAT_RXDROP)
  614. printk("RX_DROP_ERROR, ");
  615. if (bmac_status & CREG_STAT_RXSMALL)
  616. printk("RX_SMALL_ERROR, ");
  617. if (bmac_status & CREG_STAT_RXLERR)
  618. printk("RX_LATE_ERROR, ");
  619. if (bmac_status & CREG_STAT_RXPERR)
  620. printk("RX_PARITY_ERROR, ");
  621. if (bmac_status & CREG_STAT_RXSERR)
  622. printk("RX_SBUS_ERROR, ");
  623. }
  624. printk(" RESET\n");
  625. bigmac_init_hw(bp, 1);
  626. }
  627. /* BigMAC transmit complete service routines. */
  628. static void bigmac_tx(struct bigmac *bp)
  629. {
  630. struct be_txd *txbase = &bp->bmac_block->be_txd[0];
  631. struct net_device *dev = bp->dev;
  632. int elem;
  633. spin_lock(&bp->lock);
  634. elem = bp->tx_old;
  635. DTX(("bigmac_tx: tx_old[%d] ", elem));
  636. while (elem != bp->tx_new) {
  637. struct sk_buff *skb;
  638. struct be_txd *this = &txbase[elem];
  639. DTX(("this(%p) [flags(%08x)addr(%08x)]",
  640. this, this->tx_flags, this->tx_addr));
  641. if (this->tx_flags & TXD_OWN)
  642. break;
  643. skb = bp->tx_skbs[elem];
  644. bp->enet_stats.tx_packets++;
  645. bp->enet_stats.tx_bytes += skb->len;
  646. dma_unmap_single(&bp->bigmac_op->dev,
  647. this->tx_addr, skb->len,
  648. DMA_TO_DEVICE);
  649. DTX(("skb(%p) ", skb));
  650. bp->tx_skbs[elem] = NULL;
  651. dev_kfree_skb_irq(skb);
  652. elem = NEXT_TX(elem);
  653. }
  654. DTX((" DONE, tx_old=%d\n", elem));
  655. bp->tx_old = elem;
  656. if (netif_queue_stopped(dev) &&
  657. TX_BUFFS_AVAIL(bp) > 0)
  658. netif_wake_queue(bp->dev);
  659. spin_unlock(&bp->lock);
  660. }
  661. /* BigMAC receive complete service routines. */
  662. static void bigmac_rx(struct bigmac *bp)
  663. {
  664. struct be_rxd *rxbase = &bp->bmac_block->be_rxd[0];
  665. struct be_rxd *this;
  666. int elem = bp->rx_new, drops = 0;
  667. u32 flags;
  668. this = &rxbase[elem];
  669. while (!((flags = this->rx_flags) & RXD_OWN)) {
  670. struct sk_buff *skb;
  671. int len = (flags & RXD_LENGTH); /* FCS not included */
  672. /* Check for errors. */
  673. if (len < ETH_ZLEN) {
  674. bp->enet_stats.rx_errors++;
  675. bp->enet_stats.rx_length_errors++;
  676. drop_it:
  677. /* Return it to the BigMAC. */
  678. bp->enet_stats.rx_dropped++;
  679. this->rx_flags =
  680. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  681. goto next;
  682. }
  683. skb = bp->rx_skbs[elem];
  684. if (len > RX_COPY_THRESHOLD) {
  685. struct sk_buff *new_skb;
  686. /* Now refill the entry, if we can. */
  687. new_skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  688. if (new_skb == NULL) {
  689. drops++;
  690. goto drop_it;
  691. }
  692. dma_unmap_single(&bp->bigmac_op->dev,
  693. this->rx_addr,
  694. RX_BUF_ALLOC_SIZE - 34,
  695. DMA_FROM_DEVICE);
  696. bp->rx_skbs[elem] = new_skb;
  697. skb_put(new_skb, ETH_FRAME_LEN);
  698. skb_reserve(new_skb, 34);
  699. this->rx_addr =
  700. dma_map_single(&bp->bigmac_op->dev,
  701. new_skb->data,
  702. RX_BUF_ALLOC_SIZE - 34,
  703. DMA_FROM_DEVICE);
  704. this->rx_flags =
  705. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  706. /* Trim the original skb for the netif. */
  707. skb_trim(skb, len);
  708. } else {
  709. struct sk_buff *copy_skb = netdev_alloc_skb(bp->dev, len + 2);
  710. if (copy_skb == NULL) {
  711. drops++;
  712. goto drop_it;
  713. }
  714. skb_reserve(copy_skb, 2);
  715. skb_put(copy_skb, len);
  716. dma_sync_single_for_cpu(&bp->bigmac_op->dev,
  717. this->rx_addr, len,
  718. DMA_FROM_DEVICE);
  719. skb_copy_to_linear_data(copy_skb, (unsigned char *)skb->data, len);
  720. dma_sync_single_for_device(&bp->bigmac_op->dev,
  721. this->rx_addr, len,
  722. DMA_FROM_DEVICE);
  723. /* Reuse original ring buffer. */
  724. this->rx_flags =
  725. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  726. skb = copy_skb;
  727. }
  728. /* No checksums done by the BigMAC ;-( */
  729. skb->protocol = eth_type_trans(skb, bp->dev);
  730. netif_rx(skb);
  731. bp->enet_stats.rx_packets++;
  732. bp->enet_stats.rx_bytes += len;
  733. next:
  734. elem = NEXT_RX(elem);
  735. this = &rxbase[elem];
  736. }
  737. bp->rx_new = elem;
  738. if (drops)
  739. printk(KERN_NOTICE "%s: Memory squeeze, deferring packet.\n", bp->dev->name);
  740. }
  741. static irqreturn_t bigmac_interrupt(int irq, void *dev_id)
  742. {
  743. struct bigmac *bp = (struct bigmac *) dev_id;
  744. u32 qec_status, bmac_status;
  745. DIRQ(("bigmac_interrupt: "));
  746. /* Latch status registers now. */
  747. bmac_status = sbus_readl(bp->creg + CREG_STAT);
  748. qec_status = sbus_readl(bp->gregs + GLOB_STAT);
  749. DIRQ(("qec_status=%08x bmac_status=%08x\n", qec_status, bmac_status));
  750. if ((qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) ||
  751. (bmac_status & CREG_STAT_ERRORS))
  752. bigmac_is_medium_rare(bp, qec_status, bmac_status);
  753. if (bmac_status & CREG_STAT_TXIRQ)
  754. bigmac_tx(bp);
  755. if (bmac_status & CREG_STAT_RXIRQ)
  756. bigmac_rx(bp);
  757. return IRQ_HANDLED;
  758. }
  759. static int bigmac_open(struct net_device *dev)
  760. {
  761. struct bigmac *bp = netdev_priv(dev);
  762. int ret;
  763. ret = request_irq(dev->irq, bigmac_interrupt, IRQF_SHARED, dev->name, bp);
  764. if (ret) {
  765. printk(KERN_ERR "BIGMAC: Can't order irq %d to go.\n", dev->irq);
  766. return ret;
  767. }
  768. init_timer(&bp->bigmac_timer);
  769. ret = bigmac_init_hw(bp, 0);
  770. if (ret)
  771. free_irq(dev->irq, bp);
  772. return ret;
  773. }
  774. static int bigmac_close(struct net_device *dev)
  775. {
  776. struct bigmac *bp = netdev_priv(dev);
  777. del_timer(&bp->bigmac_timer);
  778. bp->timer_state = asleep;
  779. bp->timer_ticks = 0;
  780. bigmac_stop(bp);
  781. bigmac_clean_rings(bp);
  782. free_irq(dev->irq, bp);
  783. return 0;
  784. }
  785. static void bigmac_tx_timeout(struct net_device *dev)
  786. {
  787. struct bigmac *bp = netdev_priv(dev);
  788. bigmac_init_hw(bp, 0);
  789. netif_wake_queue(dev);
  790. }
  791. /* Put a packet on the wire. */
  792. static int bigmac_start_xmit(struct sk_buff *skb, struct net_device *dev)
  793. {
  794. struct bigmac *bp = netdev_priv(dev);
  795. int len, entry;
  796. u32 mapping;
  797. len = skb->len;
  798. mapping = dma_map_single(&bp->bigmac_op->dev, skb->data,
  799. len, DMA_TO_DEVICE);
  800. /* Avoid a race... */
  801. spin_lock_irq(&bp->lock);
  802. entry = bp->tx_new;
  803. DTX(("bigmac_start_xmit: len(%d) entry(%d)\n", len, entry));
  804. bp->bmac_block->be_txd[entry].tx_flags = TXD_UPDATE;
  805. bp->tx_skbs[entry] = skb;
  806. bp->bmac_block->be_txd[entry].tx_addr = mapping;
  807. bp->bmac_block->be_txd[entry].tx_flags =
  808. (TXD_OWN | TXD_SOP | TXD_EOP | (len & TXD_LENGTH));
  809. bp->tx_new = NEXT_TX(entry);
  810. if (TX_BUFFS_AVAIL(bp) <= 0)
  811. netif_stop_queue(dev);
  812. spin_unlock_irq(&bp->lock);
  813. /* Get it going. */
  814. sbus_writel(CREG_CTRL_TWAKEUP, bp->creg + CREG_CTRL);
  815. return NETDEV_TX_OK;
  816. }
  817. static struct net_device_stats *bigmac_get_stats(struct net_device *dev)
  818. {
  819. struct bigmac *bp = netdev_priv(dev);
  820. bigmac_get_counters(bp, bp->bregs);
  821. return &bp->enet_stats;
  822. }
  823. static void bigmac_set_multicast(struct net_device *dev)
  824. {
  825. struct bigmac *bp = netdev_priv(dev);
  826. void __iomem *bregs = bp->bregs;
  827. struct netdev_hw_addr *ha;
  828. u32 tmp, crc;
  829. /* Disable the receiver. The bit self-clears when
  830. * the operation is complete.
  831. */
  832. tmp = sbus_readl(bregs + BMAC_RXCFG);
  833. tmp &= ~(BIGMAC_RXCFG_ENABLE);
  834. sbus_writel(tmp, bregs + BMAC_RXCFG);
  835. while ((sbus_readl(bregs + BMAC_RXCFG) & BIGMAC_RXCFG_ENABLE) != 0)
  836. udelay(20);
  837. if ((dev->flags & IFF_ALLMULTI) || (netdev_mc_count(dev) > 64)) {
  838. sbus_writel(0xffff, bregs + BMAC_HTABLE0);
  839. sbus_writel(0xffff, bregs + BMAC_HTABLE1);
  840. sbus_writel(0xffff, bregs + BMAC_HTABLE2);
  841. sbus_writel(0xffff, bregs + BMAC_HTABLE3);
  842. } else if (dev->flags & IFF_PROMISC) {
  843. tmp = sbus_readl(bregs + BMAC_RXCFG);
  844. tmp |= BIGMAC_RXCFG_PMISC;
  845. sbus_writel(tmp, bregs + BMAC_RXCFG);
  846. } else {
  847. u16 hash_table[4] = { 0 };
  848. netdev_for_each_mc_addr(ha, dev) {
  849. crc = ether_crc_le(6, ha->addr);
  850. crc >>= 26;
  851. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  852. }
  853. sbus_writel(hash_table[0], bregs + BMAC_HTABLE0);
  854. sbus_writel(hash_table[1], bregs + BMAC_HTABLE1);
  855. sbus_writel(hash_table[2], bregs + BMAC_HTABLE2);
  856. sbus_writel(hash_table[3], bregs + BMAC_HTABLE3);
  857. }
  858. /* Re-enable the receiver. */
  859. tmp = sbus_readl(bregs + BMAC_RXCFG);
  860. tmp |= BIGMAC_RXCFG_ENABLE;
  861. sbus_writel(tmp, bregs + BMAC_RXCFG);
  862. }
  863. /* Ethtool support... */
  864. static void bigmac_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  865. {
  866. strlcpy(info->driver, "sunbmac", sizeof(info->driver));
  867. strlcpy(info->version, "2.0", sizeof(info->version));
  868. }
  869. static u32 bigmac_get_link(struct net_device *dev)
  870. {
  871. struct bigmac *bp = netdev_priv(dev);
  872. spin_lock_irq(&bp->lock);
  873. bp->sw_bmsr = bigmac_tcvr_read(bp, bp->tregs, MII_BMSR);
  874. spin_unlock_irq(&bp->lock);
  875. return (bp->sw_bmsr & BMSR_LSTATUS);
  876. }
  877. static const struct ethtool_ops bigmac_ethtool_ops = {
  878. .get_drvinfo = bigmac_get_drvinfo,
  879. .get_link = bigmac_get_link,
  880. };
  881. static const struct net_device_ops bigmac_ops = {
  882. .ndo_open = bigmac_open,
  883. .ndo_stop = bigmac_close,
  884. .ndo_start_xmit = bigmac_start_xmit,
  885. .ndo_get_stats = bigmac_get_stats,
  886. .ndo_set_rx_mode = bigmac_set_multicast,
  887. .ndo_tx_timeout = bigmac_tx_timeout,
  888. .ndo_change_mtu = eth_change_mtu,
  889. .ndo_set_mac_address = eth_mac_addr,
  890. .ndo_validate_addr = eth_validate_addr,
  891. };
  892. static int bigmac_ether_init(struct platform_device *op,
  893. struct platform_device *qec_op)
  894. {
  895. static int version_printed;
  896. struct net_device *dev;
  897. u8 bsizes, bsizes_more;
  898. struct bigmac *bp;
  899. int i;
  900. /* Get a new device struct for this interface. */
  901. dev = alloc_etherdev(sizeof(struct bigmac));
  902. if (!dev)
  903. return -ENOMEM;
  904. if (version_printed++ == 0)
  905. printk(KERN_INFO "%s", version);
  906. for (i = 0; i < 6; i++)
  907. dev->dev_addr[i] = idprom->id_ethaddr[i];
  908. /* Setup softc, with backpointers to QEC and BigMAC SBUS device structs. */
  909. bp = netdev_priv(dev);
  910. bp->qec_op = qec_op;
  911. bp->bigmac_op = op;
  912. SET_NETDEV_DEV(dev, &op->dev);
  913. spin_lock_init(&bp->lock);
  914. /* Map in QEC global control registers. */
  915. bp->gregs = of_ioremap(&qec_op->resource[0], 0,
  916. GLOB_REG_SIZE, "BigMAC QEC GLobal Regs");
  917. if (!bp->gregs) {
  918. printk(KERN_ERR "BIGMAC: Cannot map QEC global registers.\n");
  919. goto fail_and_cleanup;
  920. }
  921. /* Make sure QEC is in BigMAC mode. */
  922. if ((sbus_readl(bp->gregs + GLOB_CTRL) & 0xf0000000) != GLOB_CTRL_BMODE) {
  923. printk(KERN_ERR "BigMAC: AIEEE, QEC is not in BigMAC mode!\n");
  924. goto fail_and_cleanup;
  925. }
  926. /* Reset the QEC. */
  927. if (qec_global_reset(bp->gregs))
  928. goto fail_and_cleanup;
  929. /* Get supported SBUS burst sizes. */
  930. bsizes = of_getintprop_default(qec_op->dev.of_node, "burst-sizes", 0xff);
  931. bsizes_more = of_getintprop_default(qec_op->dev.of_node, "burst-sizes", 0xff);
  932. bsizes &= 0xff;
  933. if (bsizes_more != 0xff)
  934. bsizes &= bsizes_more;
  935. if (bsizes == 0xff || (bsizes & DMA_BURST16) == 0 ||
  936. (bsizes & DMA_BURST32) == 0)
  937. bsizes = (DMA_BURST32 - 1);
  938. bp->bigmac_bursts = bsizes;
  939. /* Perform QEC initialization. */
  940. qec_init(bp);
  941. /* Map in the BigMAC channel registers. */
  942. bp->creg = of_ioremap(&op->resource[0], 0,
  943. CREG_REG_SIZE, "BigMAC QEC Channel Regs");
  944. if (!bp->creg) {
  945. printk(KERN_ERR "BIGMAC: Cannot map QEC channel registers.\n");
  946. goto fail_and_cleanup;
  947. }
  948. /* Map in the BigMAC control registers. */
  949. bp->bregs = of_ioremap(&op->resource[1], 0,
  950. BMAC_REG_SIZE, "BigMAC Primary Regs");
  951. if (!bp->bregs) {
  952. printk(KERN_ERR "BIGMAC: Cannot map BigMAC primary registers.\n");
  953. goto fail_and_cleanup;
  954. }
  955. /* Map in the BigMAC transceiver registers, this is how you poke at
  956. * the BigMAC's PHY.
  957. */
  958. bp->tregs = of_ioremap(&op->resource[2], 0,
  959. TCVR_REG_SIZE, "BigMAC Transceiver Regs");
  960. if (!bp->tregs) {
  961. printk(KERN_ERR "BIGMAC: Cannot map BigMAC transceiver registers.\n");
  962. goto fail_and_cleanup;
  963. }
  964. /* Stop the BigMAC. */
  965. bigmac_stop(bp);
  966. /* Allocate transmit/receive descriptor DVMA block. */
  967. bp->bmac_block = dma_alloc_coherent(&bp->bigmac_op->dev,
  968. PAGE_SIZE,
  969. &bp->bblock_dvma, GFP_ATOMIC);
  970. if (bp->bmac_block == NULL || bp->bblock_dvma == 0)
  971. goto fail_and_cleanup;
  972. /* Get the board revision of this BigMAC. */
  973. bp->board_rev = of_getintprop_default(bp->bigmac_op->dev.of_node,
  974. "board-version", 1);
  975. /* Init auto-negotiation timer state. */
  976. init_timer(&bp->bigmac_timer);
  977. bp->timer_state = asleep;
  978. bp->timer_ticks = 0;
  979. /* Backlink to generic net device struct. */
  980. bp->dev = dev;
  981. /* Set links to our BigMAC open and close routines. */
  982. dev->ethtool_ops = &bigmac_ethtool_ops;
  983. dev->netdev_ops = &bigmac_ops;
  984. dev->watchdog_timeo = 5*HZ;
  985. /* Finish net device registration. */
  986. dev->irq = bp->bigmac_op->archdata.irqs[0];
  987. dev->dma = 0;
  988. if (register_netdev(dev)) {
  989. printk(KERN_ERR "BIGMAC: Cannot register device.\n");
  990. goto fail_and_cleanup;
  991. }
  992. dev_set_drvdata(&bp->bigmac_op->dev, bp);
  993. printk(KERN_INFO "%s: BigMAC 100baseT Ethernet %pM\n",
  994. dev->name, dev->dev_addr);
  995. return 0;
  996. fail_and_cleanup:
  997. /* Something went wrong, undo whatever we did so far. */
  998. /* Free register mappings if any. */
  999. if (bp->gregs)
  1000. of_iounmap(&qec_op->resource[0], bp->gregs, GLOB_REG_SIZE);
  1001. if (bp->creg)
  1002. of_iounmap(&op->resource[0], bp->creg, CREG_REG_SIZE);
  1003. if (bp->bregs)
  1004. of_iounmap(&op->resource[1], bp->bregs, BMAC_REG_SIZE);
  1005. if (bp->tregs)
  1006. of_iounmap(&op->resource[2], bp->tregs, TCVR_REG_SIZE);
  1007. if (bp->bmac_block)
  1008. dma_free_coherent(&bp->bigmac_op->dev,
  1009. PAGE_SIZE,
  1010. bp->bmac_block,
  1011. bp->bblock_dvma);
  1012. /* This also frees the co-located private data */
  1013. free_netdev(dev);
  1014. return -ENODEV;
  1015. }
  1016. /* QEC can be the parent of either QuadEthernet or a BigMAC. We want
  1017. * the latter.
  1018. */
  1019. static int bigmac_sbus_probe(struct platform_device *op)
  1020. {
  1021. struct device *parent = op->dev.parent;
  1022. struct platform_device *qec_op;
  1023. qec_op = to_platform_device(parent);
  1024. return bigmac_ether_init(op, qec_op);
  1025. }
  1026. static int bigmac_sbus_remove(struct platform_device *op)
  1027. {
  1028. struct bigmac *bp = platform_get_drvdata(op);
  1029. struct device *parent = op->dev.parent;
  1030. struct net_device *net_dev = bp->dev;
  1031. struct platform_device *qec_op;
  1032. qec_op = to_platform_device(parent);
  1033. unregister_netdev(net_dev);
  1034. of_iounmap(&qec_op->resource[0], bp->gregs, GLOB_REG_SIZE);
  1035. of_iounmap(&op->resource[0], bp->creg, CREG_REG_SIZE);
  1036. of_iounmap(&op->resource[1], bp->bregs, BMAC_REG_SIZE);
  1037. of_iounmap(&op->resource[2], bp->tregs, TCVR_REG_SIZE);
  1038. dma_free_coherent(&op->dev,
  1039. PAGE_SIZE,
  1040. bp->bmac_block,
  1041. bp->bblock_dvma);
  1042. free_netdev(net_dev);
  1043. return 0;
  1044. }
  1045. static const struct of_device_id bigmac_sbus_match[] = {
  1046. {
  1047. .name = "be",
  1048. },
  1049. {},
  1050. };
  1051. MODULE_DEVICE_TABLE(of, bigmac_sbus_match);
  1052. static struct platform_driver bigmac_sbus_driver = {
  1053. .driver = {
  1054. .name = "sunbmac",
  1055. .of_match_table = bigmac_sbus_match,
  1056. },
  1057. .probe = bigmac_sbus_probe,
  1058. .remove = bigmac_sbus_remove,
  1059. };
  1060. module_platform_driver(bigmac_sbus_driver);