bgmac.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  9. #include <linux/bcma/bcma.h>
  10. #include <linux/etherdevice.h>
  11. #include <linux/bcm47xx_nvram.h>
  12. #include "bgmac.h"
  13. static bool bgmac_wait_value(struct bgmac *bgmac, u16 reg, u32 mask,
  14. u32 value, int timeout)
  15. {
  16. u32 val;
  17. int i;
  18. for (i = 0; i < timeout / 10; i++) {
  19. val = bgmac_read(bgmac, reg);
  20. if ((val & mask) == value)
  21. return true;
  22. udelay(10);
  23. }
  24. dev_err(bgmac->dev, "Timeout waiting for reg 0x%X\n", reg);
  25. return false;
  26. }
  27. /**************************************************
  28. * DMA
  29. **************************************************/
  30. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  31. {
  32. u32 val;
  33. int i;
  34. if (!ring->mmio_base)
  35. return;
  36. /* Suspend DMA TX ring first.
  37. * bgmac_wait_value doesn't support waiting for any of few values, so
  38. * implement whole loop here.
  39. */
  40. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  41. BGMAC_DMA_TX_SUSPEND);
  42. for (i = 0; i < 10000 / 10; i++) {
  43. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  44. val &= BGMAC_DMA_TX_STAT;
  45. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  46. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  47. val == BGMAC_DMA_TX_STAT_STOPPED) {
  48. i = 0;
  49. break;
  50. }
  51. udelay(10);
  52. }
  53. if (i)
  54. dev_err(bgmac->dev, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  55. ring->mmio_base, val);
  56. /* Remove SUSPEND bit */
  57. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  58. if (!bgmac_wait_value(bgmac,
  59. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  60. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  61. 10000)) {
  62. dev_warn(bgmac->dev, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  63. ring->mmio_base);
  64. udelay(300);
  65. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  66. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  67. dev_err(bgmac->dev, "Reset of DMA TX ring 0x%X failed\n",
  68. ring->mmio_base);
  69. }
  70. }
  71. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  72. struct bgmac_dma_ring *ring)
  73. {
  74. u32 ctl;
  75. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  76. if (bgmac->feature_flags & BGMAC_FEAT_TX_MASK_SETUP) {
  77. ctl &= ~BGMAC_DMA_TX_BL_MASK;
  78. ctl |= BGMAC_DMA_TX_BL_128 << BGMAC_DMA_TX_BL_SHIFT;
  79. ctl &= ~BGMAC_DMA_TX_MR_MASK;
  80. ctl |= BGMAC_DMA_TX_MR_2 << BGMAC_DMA_TX_MR_SHIFT;
  81. ctl &= ~BGMAC_DMA_TX_PC_MASK;
  82. ctl |= BGMAC_DMA_TX_PC_16 << BGMAC_DMA_TX_PC_SHIFT;
  83. ctl &= ~BGMAC_DMA_TX_PT_MASK;
  84. ctl |= BGMAC_DMA_TX_PT_8 << BGMAC_DMA_TX_PT_SHIFT;
  85. }
  86. ctl |= BGMAC_DMA_TX_ENABLE;
  87. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  88. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  89. }
  90. static void
  91. bgmac_dma_tx_add_buf(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  92. int i, int len, u32 ctl0)
  93. {
  94. struct bgmac_slot_info *slot;
  95. struct bgmac_dma_desc *dma_desc;
  96. u32 ctl1;
  97. if (i == BGMAC_TX_RING_SLOTS - 1)
  98. ctl0 |= BGMAC_DESC_CTL0_EOT;
  99. ctl1 = len & BGMAC_DESC_CTL1_LEN;
  100. slot = &ring->slots[i];
  101. dma_desc = &ring->cpu_base[i];
  102. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  103. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  104. dma_desc->ctl0 = cpu_to_le32(ctl0);
  105. dma_desc->ctl1 = cpu_to_le32(ctl1);
  106. }
  107. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  108. struct bgmac_dma_ring *ring,
  109. struct sk_buff *skb)
  110. {
  111. struct device *dma_dev = bgmac->dma_dev;
  112. struct net_device *net_dev = bgmac->net_dev;
  113. int index = ring->end % BGMAC_TX_RING_SLOTS;
  114. struct bgmac_slot_info *slot = &ring->slots[index];
  115. int nr_frags;
  116. u32 flags;
  117. int i;
  118. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  119. netdev_err(bgmac->net_dev, "Too long skb (%d)\n", skb->len);
  120. goto err_drop;
  121. }
  122. if (skb->ip_summed == CHECKSUM_PARTIAL)
  123. skb_checksum_help(skb);
  124. nr_frags = skb_shinfo(skb)->nr_frags;
  125. /* ring->end - ring->start will return the number of valid slots,
  126. * even when ring->end overflows
  127. */
  128. if (ring->end - ring->start + nr_frags + 1 >= BGMAC_TX_RING_SLOTS) {
  129. netdev_err(bgmac->net_dev, "TX ring is full, queue should be stopped!\n");
  130. netif_stop_queue(net_dev);
  131. return NETDEV_TX_BUSY;
  132. }
  133. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb_headlen(skb),
  134. DMA_TO_DEVICE);
  135. if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
  136. goto err_dma_head;
  137. flags = BGMAC_DESC_CTL0_SOF;
  138. if (!nr_frags)
  139. flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
  140. bgmac_dma_tx_add_buf(bgmac, ring, index, skb_headlen(skb), flags);
  141. flags = 0;
  142. for (i = 0; i < nr_frags; i++) {
  143. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  144. int len = skb_frag_size(frag);
  145. index = (index + 1) % BGMAC_TX_RING_SLOTS;
  146. slot = &ring->slots[index];
  147. slot->dma_addr = skb_frag_dma_map(dma_dev, frag, 0,
  148. len, DMA_TO_DEVICE);
  149. if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
  150. goto err_dma;
  151. if (i == nr_frags - 1)
  152. flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
  153. bgmac_dma_tx_add_buf(bgmac, ring, index, len, flags);
  154. }
  155. slot->skb = skb;
  156. ring->end += nr_frags + 1;
  157. netdev_sent_queue(net_dev, skb->len);
  158. wmb();
  159. /* Increase ring->end to point empty slot. We tell hardware the first
  160. * slot it should *not* read.
  161. */
  162. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  163. ring->index_base +
  164. (ring->end % BGMAC_TX_RING_SLOTS) *
  165. sizeof(struct bgmac_dma_desc));
  166. if (ring->end - ring->start >= BGMAC_TX_RING_SLOTS - 8)
  167. netif_stop_queue(net_dev);
  168. return NETDEV_TX_OK;
  169. err_dma:
  170. dma_unmap_single(dma_dev, slot->dma_addr, skb_headlen(skb),
  171. DMA_TO_DEVICE);
  172. while (i-- > 0) {
  173. int index = (ring->end + i) % BGMAC_TX_RING_SLOTS;
  174. struct bgmac_slot_info *slot = &ring->slots[index];
  175. u32 ctl1 = le32_to_cpu(ring->cpu_base[index].ctl1);
  176. int len = ctl1 & BGMAC_DESC_CTL1_LEN;
  177. dma_unmap_page(dma_dev, slot->dma_addr, len, DMA_TO_DEVICE);
  178. }
  179. err_dma_head:
  180. netdev_err(bgmac->net_dev, "Mapping error of skb on ring 0x%X\n",
  181. ring->mmio_base);
  182. err_drop:
  183. dev_kfree_skb(skb);
  184. net_dev->stats.tx_dropped++;
  185. net_dev->stats.tx_errors++;
  186. return NETDEV_TX_OK;
  187. }
  188. /* Free transmitted packets */
  189. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  190. {
  191. struct device *dma_dev = bgmac->dma_dev;
  192. int empty_slot;
  193. bool freed = false;
  194. unsigned bytes_compl = 0, pkts_compl = 0;
  195. /* The last slot that hardware didn't consume yet */
  196. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  197. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  198. empty_slot -= ring->index_base;
  199. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  200. empty_slot /= sizeof(struct bgmac_dma_desc);
  201. while (ring->start != ring->end) {
  202. int slot_idx = ring->start % BGMAC_TX_RING_SLOTS;
  203. struct bgmac_slot_info *slot = &ring->slots[slot_idx];
  204. u32 ctl0, ctl1;
  205. int len;
  206. if (slot_idx == empty_slot)
  207. break;
  208. ctl0 = le32_to_cpu(ring->cpu_base[slot_idx].ctl0);
  209. ctl1 = le32_to_cpu(ring->cpu_base[slot_idx].ctl1);
  210. len = ctl1 & BGMAC_DESC_CTL1_LEN;
  211. if (ctl0 & BGMAC_DESC_CTL0_SOF)
  212. /* Unmap no longer used buffer */
  213. dma_unmap_single(dma_dev, slot->dma_addr, len,
  214. DMA_TO_DEVICE);
  215. else
  216. dma_unmap_page(dma_dev, slot->dma_addr, len,
  217. DMA_TO_DEVICE);
  218. if (slot->skb) {
  219. bgmac->net_dev->stats.tx_bytes += slot->skb->len;
  220. bgmac->net_dev->stats.tx_packets++;
  221. bytes_compl += slot->skb->len;
  222. pkts_compl++;
  223. /* Free memory! :) */
  224. dev_kfree_skb(slot->skb);
  225. slot->skb = NULL;
  226. }
  227. slot->dma_addr = 0;
  228. ring->start++;
  229. freed = true;
  230. }
  231. if (!pkts_compl)
  232. return;
  233. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  234. if (netif_queue_stopped(bgmac->net_dev))
  235. netif_wake_queue(bgmac->net_dev);
  236. }
  237. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  238. {
  239. if (!ring->mmio_base)
  240. return;
  241. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  242. if (!bgmac_wait_value(bgmac,
  243. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  244. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  245. 10000))
  246. dev_err(bgmac->dev, "Reset of ring 0x%X RX failed\n",
  247. ring->mmio_base);
  248. }
  249. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  250. struct bgmac_dma_ring *ring)
  251. {
  252. u32 ctl;
  253. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  254. /* preserve ONLY bits 16-17 from current hardware value */
  255. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  256. if (bgmac->feature_flags & BGMAC_FEAT_RX_MASK_SETUP) {
  257. ctl &= ~BGMAC_DMA_RX_BL_MASK;
  258. ctl |= BGMAC_DMA_RX_BL_128 << BGMAC_DMA_RX_BL_SHIFT;
  259. ctl &= ~BGMAC_DMA_RX_PC_MASK;
  260. ctl |= BGMAC_DMA_RX_PC_8 << BGMAC_DMA_RX_PC_SHIFT;
  261. ctl &= ~BGMAC_DMA_RX_PT_MASK;
  262. ctl |= BGMAC_DMA_RX_PT_1 << BGMAC_DMA_RX_PT_SHIFT;
  263. }
  264. ctl |= BGMAC_DMA_RX_ENABLE;
  265. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  266. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  267. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  268. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  269. }
  270. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  271. struct bgmac_slot_info *slot)
  272. {
  273. struct device *dma_dev = bgmac->dma_dev;
  274. dma_addr_t dma_addr;
  275. struct bgmac_rx_header *rx;
  276. void *buf;
  277. /* Alloc skb */
  278. buf = netdev_alloc_frag(BGMAC_RX_ALLOC_SIZE);
  279. if (!buf)
  280. return -ENOMEM;
  281. /* Poison - if everything goes fine, hardware will overwrite it */
  282. rx = buf + BGMAC_RX_BUF_OFFSET;
  283. rx->len = cpu_to_le16(0xdead);
  284. rx->flags = cpu_to_le16(0xbeef);
  285. /* Map skb for the DMA */
  286. dma_addr = dma_map_single(dma_dev, buf + BGMAC_RX_BUF_OFFSET,
  287. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  288. if (dma_mapping_error(dma_dev, dma_addr)) {
  289. netdev_err(bgmac->net_dev, "DMA mapping error\n");
  290. put_page(virt_to_head_page(buf));
  291. return -ENOMEM;
  292. }
  293. /* Update the slot */
  294. slot->buf = buf;
  295. slot->dma_addr = dma_addr;
  296. return 0;
  297. }
  298. static void bgmac_dma_rx_update_index(struct bgmac *bgmac,
  299. struct bgmac_dma_ring *ring)
  300. {
  301. dma_wmb();
  302. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  303. ring->index_base +
  304. ring->end * sizeof(struct bgmac_dma_desc));
  305. }
  306. static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
  307. struct bgmac_dma_ring *ring, int desc_idx)
  308. {
  309. struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
  310. u32 ctl0 = 0, ctl1 = 0;
  311. if (desc_idx == BGMAC_RX_RING_SLOTS - 1)
  312. ctl0 |= BGMAC_DESC_CTL0_EOT;
  313. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  314. /* Is there any BGMAC device that requires extension? */
  315. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  316. * B43_DMA64_DCTL1_ADDREXT_MASK;
  317. */
  318. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
  319. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
  320. dma_desc->ctl0 = cpu_to_le32(ctl0);
  321. dma_desc->ctl1 = cpu_to_le32(ctl1);
  322. ring->end = desc_idx;
  323. }
  324. static void bgmac_dma_rx_poison_buf(struct device *dma_dev,
  325. struct bgmac_slot_info *slot)
  326. {
  327. struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
  328. dma_sync_single_for_cpu(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
  329. DMA_FROM_DEVICE);
  330. rx->len = cpu_to_le16(0xdead);
  331. rx->flags = cpu_to_le16(0xbeef);
  332. dma_sync_single_for_device(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
  333. DMA_FROM_DEVICE);
  334. }
  335. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  336. int weight)
  337. {
  338. u32 end_slot;
  339. int handled = 0;
  340. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  341. end_slot &= BGMAC_DMA_RX_STATDPTR;
  342. end_slot -= ring->index_base;
  343. end_slot &= BGMAC_DMA_RX_STATDPTR;
  344. end_slot /= sizeof(struct bgmac_dma_desc);
  345. while (ring->start != end_slot) {
  346. struct device *dma_dev = bgmac->dma_dev;
  347. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  348. struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
  349. struct sk_buff *skb;
  350. void *buf = slot->buf;
  351. dma_addr_t dma_addr = slot->dma_addr;
  352. u16 len, flags;
  353. do {
  354. /* Prepare new skb as replacement */
  355. if (bgmac_dma_rx_skb_for_slot(bgmac, slot)) {
  356. bgmac_dma_rx_poison_buf(dma_dev, slot);
  357. break;
  358. }
  359. /* Unmap buffer to make it accessible to the CPU */
  360. dma_unmap_single(dma_dev, dma_addr,
  361. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  362. /* Get info from the header */
  363. len = le16_to_cpu(rx->len);
  364. flags = le16_to_cpu(rx->flags);
  365. /* Check for poison and drop or pass the packet */
  366. if (len == 0xdead && flags == 0xbeef) {
  367. netdev_err(bgmac->net_dev, "Found poisoned packet at slot %d, DMA issue!\n",
  368. ring->start);
  369. put_page(virt_to_head_page(buf));
  370. bgmac->net_dev->stats.rx_errors++;
  371. break;
  372. }
  373. if (len > BGMAC_RX_ALLOC_SIZE) {
  374. netdev_err(bgmac->net_dev, "Found oversized packet at slot %d, DMA issue!\n",
  375. ring->start);
  376. put_page(virt_to_head_page(buf));
  377. bgmac->net_dev->stats.rx_length_errors++;
  378. bgmac->net_dev->stats.rx_errors++;
  379. break;
  380. }
  381. /* Omit CRC. */
  382. len -= ETH_FCS_LEN;
  383. skb = build_skb(buf, BGMAC_RX_ALLOC_SIZE);
  384. if (unlikely(!skb)) {
  385. netdev_err(bgmac->net_dev, "build_skb failed\n");
  386. put_page(virt_to_head_page(buf));
  387. bgmac->net_dev->stats.rx_errors++;
  388. break;
  389. }
  390. skb_put(skb, BGMAC_RX_FRAME_OFFSET +
  391. BGMAC_RX_BUF_OFFSET + len);
  392. skb_pull(skb, BGMAC_RX_FRAME_OFFSET +
  393. BGMAC_RX_BUF_OFFSET);
  394. skb_checksum_none_assert(skb);
  395. skb->protocol = eth_type_trans(skb, bgmac->net_dev);
  396. bgmac->net_dev->stats.rx_bytes += len;
  397. bgmac->net_dev->stats.rx_packets++;
  398. napi_gro_receive(&bgmac->napi, skb);
  399. handled++;
  400. } while (0);
  401. bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
  402. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  403. ring->start = 0;
  404. if (handled >= weight) /* Should never be greater */
  405. break;
  406. }
  407. bgmac_dma_rx_update_index(bgmac, ring);
  408. return handled;
  409. }
  410. /* Does ring support unaligned addressing? */
  411. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  412. struct bgmac_dma_ring *ring,
  413. enum bgmac_dma_ring_type ring_type)
  414. {
  415. switch (ring_type) {
  416. case BGMAC_DMA_RING_TX:
  417. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  418. 0xff0);
  419. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  420. return true;
  421. break;
  422. case BGMAC_DMA_RING_RX:
  423. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  424. 0xff0);
  425. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  426. return true;
  427. break;
  428. }
  429. return false;
  430. }
  431. static void bgmac_dma_tx_ring_free(struct bgmac *bgmac,
  432. struct bgmac_dma_ring *ring)
  433. {
  434. struct device *dma_dev = bgmac->dma_dev;
  435. struct bgmac_dma_desc *dma_desc = ring->cpu_base;
  436. struct bgmac_slot_info *slot;
  437. int i;
  438. for (i = 0; i < BGMAC_TX_RING_SLOTS; i++) {
  439. int len = dma_desc[i].ctl1 & BGMAC_DESC_CTL1_LEN;
  440. slot = &ring->slots[i];
  441. dev_kfree_skb(slot->skb);
  442. if (!slot->dma_addr)
  443. continue;
  444. if (slot->skb)
  445. dma_unmap_single(dma_dev, slot->dma_addr,
  446. len, DMA_TO_DEVICE);
  447. else
  448. dma_unmap_page(dma_dev, slot->dma_addr,
  449. len, DMA_TO_DEVICE);
  450. }
  451. }
  452. static void bgmac_dma_rx_ring_free(struct bgmac *bgmac,
  453. struct bgmac_dma_ring *ring)
  454. {
  455. struct device *dma_dev = bgmac->dma_dev;
  456. struct bgmac_slot_info *slot;
  457. int i;
  458. for (i = 0; i < BGMAC_RX_RING_SLOTS; i++) {
  459. slot = &ring->slots[i];
  460. if (!slot->dma_addr)
  461. continue;
  462. dma_unmap_single(dma_dev, slot->dma_addr,
  463. BGMAC_RX_BUF_SIZE,
  464. DMA_FROM_DEVICE);
  465. put_page(virt_to_head_page(slot->buf));
  466. slot->dma_addr = 0;
  467. }
  468. }
  469. static void bgmac_dma_ring_desc_free(struct bgmac *bgmac,
  470. struct bgmac_dma_ring *ring,
  471. int num_slots)
  472. {
  473. struct device *dma_dev = bgmac->dma_dev;
  474. int size;
  475. if (!ring->cpu_base)
  476. return;
  477. /* Free ring of descriptors */
  478. size = num_slots * sizeof(struct bgmac_dma_desc);
  479. dma_free_coherent(dma_dev, size, ring->cpu_base,
  480. ring->dma_base);
  481. }
  482. static void bgmac_dma_cleanup(struct bgmac *bgmac)
  483. {
  484. int i;
  485. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  486. bgmac_dma_tx_ring_free(bgmac, &bgmac->tx_ring[i]);
  487. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  488. bgmac_dma_rx_ring_free(bgmac, &bgmac->rx_ring[i]);
  489. }
  490. static void bgmac_dma_free(struct bgmac *bgmac)
  491. {
  492. int i;
  493. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  494. bgmac_dma_ring_desc_free(bgmac, &bgmac->tx_ring[i],
  495. BGMAC_TX_RING_SLOTS);
  496. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  497. bgmac_dma_ring_desc_free(bgmac, &bgmac->rx_ring[i],
  498. BGMAC_RX_RING_SLOTS);
  499. }
  500. static int bgmac_dma_alloc(struct bgmac *bgmac)
  501. {
  502. struct device *dma_dev = bgmac->dma_dev;
  503. struct bgmac_dma_ring *ring;
  504. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  505. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  506. int size; /* ring size: different for Tx and Rx */
  507. int err;
  508. int i;
  509. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  510. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  511. if (!(bgmac_idm_read(bgmac, BCMA_IOST) & BCMA_IOST_DMA64)) {
  512. dev_err(bgmac->dev, "Core does not report 64-bit DMA\n");
  513. return -ENOTSUPP;
  514. }
  515. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  516. ring = &bgmac->tx_ring[i];
  517. ring->mmio_base = ring_base[i];
  518. /* Alloc ring of descriptors */
  519. size = BGMAC_TX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
  520. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  521. &ring->dma_base,
  522. GFP_KERNEL);
  523. if (!ring->cpu_base) {
  524. dev_err(bgmac->dev, "Allocation of TX ring 0x%X failed\n",
  525. ring->mmio_base);
  526. goto err_dma_free;
  527. }
  528. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  529. BGMAC_DMA_RING_TX);
  530. if (ring->unaligned)
  531. ring->index_base = lower_32_bits(ring->dma_base);
  532. else
  533. ring->index_base = 0;
  534. /* No need to alloc TX slots yet */
  535. }
  536. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  537. ring = &bgmac->rx_ring[i];
  538. ring->mmio_base = ring_base[i];
  539. /* Alloc ring of descriptors */
  540. size = BGMAC_RX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
  541. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  542. &ring->dma_base,
  543. GFP_KERNEL);
  544. if (!ring->cpu_base) {
  545. dev_err(bgmac->dev, "Allocation of RX ring 0x%X failed\n",
  546. ring->mmio_base);
  547. err = -ENOMEM;
  548. goto err_dma_free;
  549. }
  550. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  551. BGMAC_DMA_RING_RX);
  552. if (ring->unaligned)
  553. ring->index_base = lower_32_bits(ring->dma_base);
  554. else
  555. ring->index_base = 0;
  556. }
  557. return 0;
  558. err_dma_free:
  559. bgmac_dma_free(bgmac);
  560. return -ENOMEM;
  561. }
  562. static int bgmac_dma_init(struct bgmac *bgmac)
  563. {
  564. struct bgmac_dma_ring *ring;
  565. int i, err;
  566. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  567. ring = &bgmac->tx_ring[i];
  568. if (!ring->unaligned)
  569. bgmac_dma_tx_enable(bgmac, ring);
  570. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  571. lower_32_bits(ring->dma_base));
  572. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  573. upper_32_bits(ring->dma_base));
  574. if (ring->unaligned)
  575. bgmac_dma_tx_enable(bgmac, ring);
  576. ring->start = 0;
  577. ring->end = 0; /* Points the slot that should *not* be read */
  578. }
  579. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  580. int j;
  581. ring = &bgmac->rx_ring[i];
  582. if (!ring->unaligned)
  583. bgmac_dma_rx_enable(bgmac, ring);
  584. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  585. lower_32_bits(ring->dma_base));
  586. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  587. upper_32_bits(ring->dma_base));
  588. if (ring->unaligned)
  589. bgmac_dma_rx_enable(bgmac, ring);
  590. ring->start = 0;
  591. ring->end = 0;
  592. for (j = 0; j < BGMAC_RX_RING_SLOTS; j++) {
  593. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  594. if (err)
  595. goto error;
  596. bgmac_dma_rx_setup_desc(bgmac, ring, j);
  597. }
  598. bgmac_dma_rx_update_index(bgmac, ring);
  599. }
  600. return 0;
  601. error:
  602. bgmac_dma_cleanup(bgmac);
  603. return err;
  604. }
  605. /**************************************************
  606. * Chip ops
  607. **************************************************/
  608. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  609. * nothing to change? Try if after stabilizng driver.
  610. */
  611. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  612. bool force)
  613. {
  614. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  615. u32 new_val = (cmdcfg & mask) | set;
  616. u32 cmdcfg_sr;
  617. if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
  618. cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
  619. else
  620. cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
  621. bgmac_set(bgmac, BGMAC_CMDCFG, cmdcfg_sr);
  622. udelay(2);
  623. if (new_val != cmdcfg || force)
  624. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  625. bgmac_mask(bgmac, BGMAC_CMDCFG, ~cmdcfg_sr);
  626. udelay(2);
  627. }
  628. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  629. {
  630. u32 tmp;
  631. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  632. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  633. tmp = (addr[4] << 8) | addr[5];
  634. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  635. }
  636. static void bgmac_set_rx_mode(struct net_device *net_dev)
  637. {
  638. struct bgmac *bgmac = netdev_priv(net_dev);
  639. if (net_dev->flags & IFF_PROMISC)
  640. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  641. else
  642. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  643. }
  644. #if 0 /* We don't use that regs yet */
  645. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  646. {
  647. int i;
  648. if (!(bgmac->feature_flags & BGMAC_FEAT_NO_CLR_MIB)) {
  649. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  650. bgmac->mib_tx_regs[i] =
  651. bgmac_read(bgmac,
  652. BGMAC_TX_GOOD_OCTETS + (i * 4));
  653. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  654. bgmac->mib_rx_regs[i] =
  655. bgmac_read(bgmac,
  656. BGMAC_RX_GOOD_OCTETS + (i * 4));
  657. }
  658. /* TODO: what else? how to handle BCM4706? Specs are needed */
  659. }
  660. #endif
  661. static void bgmac_clear_mib(struct bgmac *bgmac)
  662. {
  663. int i;
  664. if (bgmac->feature_flags & BGMAC_FEAT_NO_CLR_MIB)
  665. return;
  666. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  667. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  668. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  669. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  670. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  671. }
  672. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  673. static void bgmac_mac_speed(struct bgmac *bgmac)
  674. {
  675. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  676. u32 set = 0;
  677. switch (bgmac->mac_speed) {
  678. case SPEED_10:
  679. set |= BGMAC_CMDCFG_ES_10;
  680. break;
  681. case SPEED_100:
  682. set |= BGMAC_CMDCFG_ES_100;
  683. break;
  684. case SPEED_1000:
  685. set |= BGMAC_CMDCFG_ES_1000;
  686. break;
  687. case SPEED_2500:
  688. set |= BGMAC_CMDCFG_ES_2500;
  689. break;
  690. default:
  691. dev_err(bgmac->dev, "Unsupported speed: %d\n",
  692. bgmac->mac_speed);
  693. }
  694. if (bgmac->mac_duplex == DUPLEX_HALF)
  695. set |= BGMAC_CMDCFG_HD;
  696. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  697. }
  698. static void bgmac_miiconfig(struct bgmac *bgmac)
  699. {
  700. if (bgmac->feature_flags & BGMAC_FEAT_FORCE_SPEED_2500) {
  701. bgmac_idm_write(bgmac, BCMA_IOCTL,
  702. bgmac_idm_read(bgmac, BCMA_IOCTL) | 0x40 |
  703. BGMAC_BCMA_IOCTL_SW_CLKEN);
  704. bgmac->mac_speed = SPEED_2500;
  705. bgmac->mac_duplex = DUPLEX_FULL;
  706. bgmac_mac_speed(bgmac);
  707. } else {
  708. u8 imode;
  709. imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) &
  710. BGMAC_DS_MM_MASK) >> BGMAC_DS_MM_SHIFT;
  711. if (imode == 0 || imode == 1) {
  712. bgmac->mac_speed = SPEED_100;
  713. bgmac->mac_duplex = DUPLEX_FULL;
  714. bgmac_mac_speed(bgmac);
  715. }
  716. }
  717. }
  718. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  719. static void bgmac_chip_reset(struct bgmac *bgmac)
  720. {
  721. u32 cmdcfg_sr;
  722. u32 iost;
  723. int i;
  724. if (bgmac_clk_enabled(bgmac)) {
  725. if (!bgmac->stats_grabbed) {
  726. /* bgmac_chip_stats_update(bgmac); */
  727. bgmac->stats_grabbed = true;
  728. }
  729. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  730. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  731. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  732. udelay(1);
  733. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  734. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  735. /* TODO: Clear software multicast filter list */
  736. }
  737. iost = bgmac_idm_read(bgmac, BCMA_IOST);
  738. if (bgmac->feature_flags & BGMAC_FEAT_IOST_ATTACHED)
  739. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  740. /* 3GMAC: for BCM4707 & BCM47094, only do core reset at bgmac_probe() */
  741. if (!(bgmac->feature_flags & BGMAC_FEAT_NO_RESET)) {
  742. u32 flags = 0;
  743. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  744. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  745. if (!bgmac->has_robosw)
  746. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  747. }
  748. bgmac_clk_enable(bgmac, flags);
  749. }
  750. /* Request Misc PLL for corerev > 2 */
  751. if (bgmac->feature_flags & BGMAC_FEAT_MISC_PLL_REQ) {
  752. bgmac_set(bgmac, BCMA_CLKCTLST,
  753. BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
  754. bgmac_wait_value(bgmac, BCMA_CLKCTLST,
  755. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  756. BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
  757. 1000);
  758. }
  759. if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_PHY) {
  760. u8 et_swtype = 0;
  761. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  762. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  763. char buf[4];
  764. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  765. if (kstrtou8(buf, 0, &et_swtype))
  766. dev_err(bgmac->dev, "Failed to parse et_swtype (%s)\n",
  767. buf);
  768. et_swtype &= 0x0f;
  769. et_swtype <<= 4;
  770. sw_type = et_swtype;
  771. } else if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_EPHYRMII) {
  772. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RMII |
  773. BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  774. } else if (bgmac->feature_flags & BGMAC_FEAT_SW_TYPE_RGMII) {
  775. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  776. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  777. }
  778. bgmac_cco_ctl_maskset(bgmac, 1, ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  779. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  780. sw_type);
  781. } else if (bgmac->feature_flags & BGMAC_FEAT_CC4_IF_SW_TYPE) {
  782. u32 sw_type = BGMAC_CHIPCTL_4_IF_TYPE_MII |
  783. BGMAC_CHIPCTL_4_SW_TYPE_EPHY;
  784. u8 et_swtype = 0;
  785. char buf[4];
  786. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  787. if (kstrtou8(buf, 0, &et_swtype))
  788. dev_err(bgmac->dev, "Failed to parse et_swtype (%s)\n",
  789. buf);
  790. sw_type = (et_swtype & 0x0f) << 12;
  791. } else if (bgmac->feature_flags & BGMAC_FEAT_CC4_IF_SW_TYPE_RGMII) {
  792. sw_type = BGMAC_CHIPCTL_4_IF_TYPE_RGMII |
  793. BGMAC_CHIPCTL_4_SW_TYPE_RGMII;
  794. }
  795. bgmac_cco_ctl_maskset(bgmac, 4, ~(BGMAC_CHIPCTL_4_IF_TYPE_MASK |
  796. BGMAC_CHIPCTL_4_SW_TYPE_MASK),
  797. sw_type);
  798. } else if (bgmac->feature_flags & BGMAC_FEAT_CC7_IF_TYPE_RGMII) {
  799. bgmac_cco_ctl_maskset(bgmac, 7, ~BGMAC_CHIPCTL_7_IF_TYPE_MASK,
  800. BGMAC_CHIPCTL_7_IF_TYPE_RGMII);
  801. }
  802. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  803. bgmac_idm_write(bgmac, BCMA_IOCTL,
  804. bgmac_idm_read(bgmac, BCMA_IOCTL) &
  805. ~BGMAC_BCMA_IOCTL_SW_RESET);
  806. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  807. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  808. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  809. * be keps until taking MAC out of the reset.
  810. */
  811. if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
  812. cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
  813. else
  814. cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
  815. bgmac_cmdcfg_maskset(bgmac,
  816. ~(BGMAC_CMDCFG_TE |
  817. BGMAC_CMDCFG_RE |
  818. BGMAC_CMDCFG_RPI |
  819. BGMAC_CMDCFG_TAI |
  820. BGMAC_CMDCFG_HD |
  821. BGMAC_CMDCFG_ML |
  822. BGMAC_CMDCFG_CFE |
  823. BGMAC_CMDCFG_RL |
  824. BGMAC_CMDCFG_RED |
  825. BGMAC_CMDCFG_PE |
  826. BGMAC_CMDCFG_TPI |
  827. BGMAC_CMDCFG_PAD_EN |
  828. BGMAC_CMDCFG_PF),
  829. BGMAC_CMDCFG_PROM |
  830. BGMAC_CMDCFG_NLC |
  831. BGMAC_CMDCFG_CFE |
  832. cmdcfg_sr,
  833. false);
  834. bgmac->mac_speed = SPEED_UNKNOWN;
  835. bgmac->mac_duplex = DUPLEX_UNKNOWN;
  836. bgmac_clear_mib(bgmac);
  837. if (bgmac->feature_flags & BGMAC_FEAT_CMN_PHY_CTL)
  838. bgmac_cmn_maskset32(bgmac, BCMA_GMAC_CMN_PHY_CTL, ~0,
  839. BCMA_GMAC_CMN_PC_MTE);
  840. else
  841. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  842. bgmac_miiconfig(bgmac);
  843. if (bgmac->mii_bus)
  844. bgmac->mii_bus->reset(bgmac->mii_bus);
  845. netdev_reset_queue(bgmac->net_dev);
  846. }
  847. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  848. {
  849. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  850. }
  851. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  852. {
  853. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  854. bgmac_read(bgmac, BGMAC_INT_MASK);
  855. }
  856. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  857. static void bgmac_enable(struct bgmac *bgmac)
  858. {
  859. u32 cmdcfg_sr;
  860. u32 cmdcfg;
  861. u32 mode;
  862. if (bgmac->feature_flags & BGMAC_FEAT_CMDCFG_SR_REV4)
  863. cmdcfg_sr = BGMAC_CMDCFG_SR_REV4;
  864. else
  865. cmdcfg_sr = BGMAC_CMDCFG_SR_REV0;
  866. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  867. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  868. cmdcfg_sr, true);
  869. udelay(2);
  870. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  871. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  872. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  873. BGMAC_DS_MM_SHIFT;
  874. if (bgmac->feature_flags & BGMAC_FEAT_CLKCTLST || mode != 0)
  875. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  876. if (!(bgmac->feature_flags & BGMAC_FEAT_CLKCTLST) && mode == 2)
  877. bgmac_cco_ctl_maskset(bgmac, 1, ~0,
  878. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  879. if (bgmac->feature_flags & (BGMAC_FEAT_FLW_CTRL1 |
  880. BGMAC_FEAT_FLW_CTRL2)) {
  881. u32 fl_ctl;
  882. if (bgmac->feature_flags & BGMAC_FEAT_FLW_CTRL1)
  883. fl_ctl = 0x2300e1;
  884. else
  885. fl_ctl = 0x03cb04cb;
  886. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  887. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  888. }
  889. if (bgmac->feature_flags & BGMAC_FEAT_SET_RXQ_CLK) {
  890. u32 rxq_ctl;
  891. u16 bp_clk;
  892. u8 mdp;
  893. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  894. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  895. bp_clk = bgmac_get_bus_clock(bgmac) / 1000000;
  896. mdp = (bp_clk * 128 / 1000) - 3;
  897. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  898. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  899. }
  900. }
  901. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  902. static void bgmac_chip_init(struct bgmac *bgmac)
  903. {
  904. /* 1 interrupt per received frame */
  905. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  906. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  907. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  908. bgmac_set_rx_mode(bgmac->net_dev);
  909. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  910. if (bgmac->loopback)
  911. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  912. else
  913. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  914. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  915. bgmac_chip_intrs_on(bgmac);
  916. bgmac_enable(bgmac);
  917. }
  918. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  919. {
  920. struct bgmac *bgmac = netdev_priv(dev_id);
  921. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  922. int_status &= bgmac->int_mask;
  923. if (!int_status)
  924. return IRQ_NONE;
  925. int_status &= ~(BGMAC_IS_TX0 | BGMAC_IS_RX);
  926. if (int_status)
  927. dev_err(bgmac->dev, "Unknown IRQs: 0x%08X\n", int_status);
  928. /* Disable new interrupts until handling existing ones */
  929. bgmac_chip_intrs_off(bgmac);
  930. napi_schedule(&bgmac->napi);
  931. return IRQ_HANDLED;
  932. }
  933. static int bgmac_poll(struct napi_struct *napi, int weight)
  934. {
  935. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  936. int handled = 0;
  937. /* Ack */
  938. bgmac_write(bgmac, BGMAC_INT_STATUS, ~0);
  939. bgmac_dma_tx_free(bgmac, &bgmac->tx_ring[0]);
  940. handled += bgmac_dma_rx_read(bgmac, &bgmac->rx_ring[0], weight);
  941. /* Poll again if more events arrived in the meantime */
  942. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & (BGMAC_IS_TX0 | BGMAC_IS_RX))
  943. return weight;
  944. if (handled < weight) {
  945. napi_complete(napi);
  946. bgmac_chip_intrs_on(bgmac);
  947. }
  948. return handled;
  949. }
  950. /**************************************************
  951. * net_device_ops
  952. **************************************************/
  953. static int bgmac_open(struct net_device *net_dev)
  954. {
  955. struct bgmac *bgmac = netdev_priv(net_dev);
  956. int err = 0;
  957. bgmac_chip_reset(bgmac);
  958. err = bgmac_dma_init(bgmac);
  959. if (err)
  960. return err;
  961. /* Specs say about reclaiming rings here, but we do that in DMA init */
  962. bgmac_chip_init(bgmac);
  963. err = request_irq(bgmac->irq, bgmac_interrupt, IRQF_SHARED,
  964. KBUILD_MODNAME, net_dev);
  965. if (err < 0) {
  966. dev_err(bgmac->dev, "IRQ request error: %d!\n", err);
  967. bgmac_dma_cleanup(bgmac);
  968. return err;
  969. }
  970. napi_enable(&bgmac->napi);
  971. phy_start(net_dev->phydev);
  972. netif_start_queue(net_dev);
  973. return 0;
  974. }
  975. static int bgmac_stop(struct net_device *net_dev)
  976. {
  977. struct bgmac *bgmac = netdev_priv(net_dev);
  978. netif_carrier_off(net_dev);
  979. phy_stop(net_dev->phydev);
  980. napi_disable(&bgmac->napi);
  981. bgmac_chip_intrs_off(bgmac);
  982. free_irq(bgmac->irq, net_dev);
  983. bgmac_chip_reset(bgmac);
  984. bgmac_dma_cleanup(bgmac);
  985. return 0;
  986. }
  987. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  988. struct net_device *net_dev)
  989. {
  990. struct bgmac *bgmac = netdev_priv(net_dev);
  991. struct bgmac_dma_ring *ring;
  992. /* No QOS support yet */
  993. ring = &bgmac->tx_ring[0];
  994. return bgmac_dma_tx_add(bgmac, ring, skb);
  995. }
  996. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  997. {
  998. struct bgmac *bgmac = netdev_priv(net_dev);
  999. int ret;
  1000. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1001. if (ret < 0)
  1002. return ret;
  1003. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1004. eth_commit_mac_addr_change(net_dev, addr);
  1005. return 0;
  1006. }
  1007. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1008. {
  1009. if (!netif_running(net_dev))
  1010. return -EINVAL;
  1011. return phy_mii_ioctl(net_dev->phydev, ifr, cmd);
  1012. }
  1013. static const struct net_device_ops bgmac_netdev_ops = {
  1014. .ndo_open = bgmac_open,
  1015. .ndo_stop = bgmac_stop,
  1016. .ndo_start_xmit = bgmac_start_xmit,
  1017. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1018. .ndo_set_mac_address = bgmac_set_mac_address,
  1019. .ndo_validate_addr = eth_validate_addr,
  1020. .ndo_do_ioctl = bgmac_ioctl,
  1021. };
  1022. /**************************************************
  1023. * ethtool_ops
  1024. **************************************************/
  1025. struct bgmac_stat {
  1026. u8 size;
  1027. u32 offset;
  1028. const char *name;
  1029. };
  1030. static struct bgmac_stat bgmac_get_strings_stats[] = {
  1031. { 8, BGMAC_TX_GOOD_OCTETS, "tx_good_octets" },
  1032. { 4, BGMAC_TX_GOOD_PKTS, "tx_good" },
  1033. { 8, BGMAC_TX_OCTETS, "tx_octets" },
  1034. { 4, BGMAC_TX_PKTS, "tx_pkts" },
  1035. { 4, BGMAC_TX_BROADCAST_PKTS, "tx_broadcast" },
  1036. { 4, BGMAC_TX_MULTICAST_PKTS, "tx_multicast" },
  1037. { 4, BGMAC_TX_LEN_64, "tx_64" },
  1038. { 4, BGMAC_TX_LEN_65_TO_127, "tx_65_127" },
  1039. { 4, BGMAC_TX_LEN_128_TO_255, "tx_128_255" },
  1040. { 4, BGMAC_TX_LEN_256_TO_511, "tx_256_511" },
  1041. { 4, BGMAC_TX_LEN_512_TO_1023, "tx_512_1023" },
  1042. { 4, BGMAC_TX_LEN_1024_TO_1522, "tx_1024_1522" },
  1043. { 4, BGMAC_TX_LEN_1523_TO_2047, "tx_1523_2047" },
  1044. { 4, BGMAC_TX_LEN_2048_TO_4095, "tx_2048_4095" },
  1045. { 4, BGMAC_TX_LEN_4096_TO_8191, "tx_4096_8191" },
  1046. { 4, BGMAC_TX_LEN_8192_TO_MAX, "tx_8192_max" },
  1047. { 4, BGMAC_TX_JABBER_PKTS, "tx_jabber" },
  1048. { 4, BGMAC_TX_OVERSIZE_PKTS, "tx_oversize" },
  1049. { 4, BGMAC_TX_FRAGMENT_PKTS, "tx_fragment" },
  1050. { 4, BGMAC_TX_UNDERRUNS, "tx_underruns" },
  1051. { 4, BGMAC_TX_TOTAL_COLS, "tx_total_cols" },
  1052. { 4, BGMAC_TX_SINGLE_COLS, "tx_single_cols" },
  1053. { 4, BGMAC_TX_MULTIPLE_COLS, "tx_multiple_cols" },
  1054. { 4, BGMAC_TX_EXCESSIVE_COLS, "tx_excessive_cols" },
  1055. { 4, BGMAC_TX_LATE_COLS, "tx_late_cols" },
  1056. { 4, BGMAC_TX_DEFERED, "tx_defered" },
  1057. { 4, BGMAC_TX_CARRIER_LOST, "tx_carrier_lost" },
  1058. { 4, BGMAC_TX_PAUSE_PKTS, "tx_pause" },
  1059. { 4, BGMAC_TX_UNI_PKTS, "tx_unicast" },
  1060. { 4, BGMAC_TX_Q0_PKTS, "tx_q0" },
  1061. { 8, BGMAC_TX_Q0_OCTETS, "tx_q0_octets" },
  1062. { 4, BGMAC_TX_Q1_PKTS, "tx_q1" },
  1063. { 8, BGMAC_TX_Q1_OCTETS, "tx_q1_octets" },
  1064. { 4, BGMAC_TX_Q2_PKTS, "tx_q2" },
  1065. { 8, BGMAC_TX_Q2_OCTETS, "tx_q2_octets" },
  1066. { 4, BGMAC_TX_Q3_PKTS, "tx_q3" },
  1067. { 8, BGMAC_TX_Q3_OCTETS, "tx_q3_octets" },
  1068. { 8, BGMAC_RX_GOOD_OCTETS, "rx_good_octets" },
  1069. { 4, BGMAC_RX_GOOD_PKTS, "rx_good" },
  1070. { 8, BGMAC_RX_OCTETS, "rx_octets" },
  1071. { 4, BGMAC_RX_PKTS, "rx_pkts" },
  1072. { 4, BGMAC_RX_BROADCAST_PKTS, "rx_broadcast" },
  1073. { 4, BGMAC_RX_MULTICAST_PKTS, "rx_multicast" },
  1074. { 4, BGMAC_RX_LEN_64, "rx_64" },
  1075. { 4, BGMAC_RX_LEN_65_TO_127, "rx_65_127" },
  1076. { 4, BGMAC_RX_LEN_128_TO_255, "rx_128_255" },
  1077. { 4, BGMAC_RX_LEN_256_TO_511, "rx_256_511" },
  1078. { 4, BGMAC_RX_LEN_512_TO_1023, "rx_512_1023" },
  1079. { 4, BGMAC_RX_LEN_1024_TO_1522, "rx_1024_1522" },
  1080. { 4, BGMAC_RX_LEN_1523_TO_2047, "rx_1523_2047" },
  1081. { 4, BGMAC_RX_LEN_2048_TO_4095, "rx_2048_4095" },
  1082. { 4, BGMAC_RX_LEN_4096_TO_8191, "rx_4096_8191" },
  1083. { 4, BGMAC_RX_LEN_8192_TO_MAX, "rx_8192_max" },
  1084. { 4, BGMAC_RX_JABBER_PKTS, "rx_jabber" },
  1085. { 4, BGMAC_RX_OVERSIZE_PKTS, "rx_oversize" },
  1086. { 4, BGMAC_RX_FRAGMENT_PKTS, "rx_fragment" },
  1087. { 4, BGMAC_RX_MISSED_PKTS, "rx_missed" },
  1088. { 4, BGMAC_RX_CRC_ALIGN_ERRS, "rx_crc_align" },
  1089. { 4, BGMAC_RX_UNDERSIZE, "rx_undersize" },
  1090. { 4, BGMAC_RX_CRC_ERRS, "rx_crc" },
  1091. { 4, BGMAC_RX_ALIGN_ERRS, "rx_align" },
  1092. { 4, BGMAC_RX_SYMBOL_ERRS, "rx_symbol" },
  1093. { 4, BGMAC_RX_PAUSE_PKTS, "rx_pause" },
  1094. { 4, BGMAC_RX_NONPAUSE_PKTS, "rx_nonpause" },
  1095. { 4, BGMAC_RX_SACHANGES, "rx_sa_changes" },
  1096. { 4, BGMAC_RX_UNI_PKTS, "rx_unicast" },
  1097. };
  1098. #define BGMAC_STATS_LEN ARRAY_SIZE(bgmac_get_strings_stats)
  1099. static int bgmac_get_sset_count(struct net_device *dev, int string_set)
  1100. {
  1101. switch (string_set) {
  1102. case ETH_SS_STATS:
  1103. return BGMAC_STATS_LEN;
  1104. }
  1105. return -EOPNOTSUPP;
  1106. }
  1107. static void bgmac_get_strings(struct net_device *dev, u32 stringset,
  1108. u8 *data)
  1109. {
  1110. int i;
  1111. if (stringset != ETH_SS_STATS)
  1112. return;
  1113. for (i = 0; i < BGMAC_STATS_LEN; i++)
  1114. strlcpy(data + i * ETH_GSTRING_LEN,
  1115. bgmac_get_strings_stats[i].name, ETH_GSTRING_LEN);
  1116. }
  1117. static void bgmac_get_ethtool_stats(struct net_device *dev,
  1118. struct ethtool_stats *ss, uint64_t *data)
  1119. {
  1120. struct bgmac *bgmac = netdev_priv(dev);
  1121. const struct bgmac_stat *s;
  1122. unsigned int i;
  1123. u64 val;
  1124. if (!netif_running(dev))
  1125. return;
  1126. for (i = 0; i < BGMAC_STATS_LEN; i++) {
  1127. s = &bgmac_get_strings_stats[i];
  1128. val = 0;
  1129. if (s->size == 8)
  1130. val = (u64)bgmac_read(bgmac, s->offset + 4) << 32;
  1131. val |= bgmac_read(bgmac, s->offset);
  1132. data[i] = val;
  1133. }
  1134. }
  1135. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1136. struct ethtool_drvinfo *info)
  1137. {
  1138. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1139. strlcpy(info->bus_info, "AXI", sizeof(info->bus_info));
  1140. }
  1141. static const struct ethtool_ops bgmac_ethtool_ops = {
  1142. .get_strings = bgmac_get_strings,
  1143. .get_sset_count = bgmac_get_sset_count,
  1144. .get_ethtool_stats = bgmac_get_ethtool_stats,
  1145. .get_drvinfo = bgmac_get_drvinfo,
  1146. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1147. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1148. };
  1149. /**************************************************
  1150. * MII
  1151. **************************************************/
  1152. static void bgmac_adjust_link(struct net_device *net_dev)
  1153. {
  1154. struct bgmac *bgmac = netdev_priv(net_dev);
  1155. struct phy_device *phy_dev = net_dev->phydev;
  1156. bool update = false;
  1157. if (phy_dev->link) {
  1158. if (phy_dev->speed != bgmac->mac_speed) {
  1159. bgmac->mac_speed = phy_dev->speed;
  1160. update = true;
  1161. }
  1162. if (phy_dev->duplex != bgmac->mac_duplex) {
  1163. bgmac->mac_duplex = phy_dev->duplex;
  1164. update = true;
  1165. }
  1166. }
  1167. if (update) {
  1168. bgmac_mac_speed(bgmac);
  1169. phy_print_status(phy_dev);
  1170. }
  1171. }
  1172. static int bgmac_phy_connect_direct(struct bgmac *bgmac)
  1173. {
  1174. struct fixed_phy_status fphy_status = {
  1175. .link = 1,
  1176. .speed = SPEED_1000,
  1177. .duplex = DUPLEX_FULL,
  1178. };
  1179. struct phy_device *phy_dev;
  1180. int err;
  1181. phy_dev = fixed_phy_register(PHY_POLL, &fphy_status, -1, NULL);
  1182. if (!phy_dev || IS_ERR(phy_dev)) {
  1183. dev_err(bgmac->dev, "Failed to register fixed PHY device\n");
  1184. return -ENODEV;
  1185. }
  1186. err = phy_connect_direct(bgmac->net_dev, phy_dev, bgmac_adjust_link,
  1187. PHY_INTERFACE_MODE_MII);
  1188. if (err) {
  1189. dev_err(bgmac->dev, "Connecting PHY failed\n");
  1190. return err;
  1191. }
  1192. return err;
  1193. }
  1194. static int bgmac_phy_connect(struct bgmac *bgmac)
  1195. {
  1196. struct phy_device *phy_dev;
  1197. char bus_id[MII_BUS_ID_SIZE + 3];
  1198. /* Connect to the PHY */
  1199. snprintf(bus_id, sizeof(bus_id), PHY_ID_FMT, bgmac->mii_bus->id,
  1200. bgmac->phyaddr);
  1201. phy_dev = phy_connect(bgmac->net_dev, bus_id, &bgmac_adjust_link,
  1202. PHY_INTERFACE_MODE_MII);
  1203. if (IS_ERR(phy_dev)) {
  1204. dev_err(bgmac->dev, "PHY connection failed\n");
  1205. return PTR_ERR(phy_dev);
  1206. }
  1207. return 0;
  1208. }
  1209. int bgmac_enet_probe(struct bgmac *info)
  1210. {
  1211. struct net_device *net_dev;
  1212. struct bgmac *bgmac;
  1213. int err;
  1214. /* Allocation and references */
  1215. net_dev = alloc_etherdev(sizeof(*bgmac));
  1216. if (!net_dev)
  1217. return -ENOMEM;
  1218. net_dev->netdev_ops = &bgmac_netdev_ops;
  1219. net_dev->ethtool_ops = &bgmac_ethtool_ops;
  1220. bgmac = netdev_priv(net_dev);
  1221. memcpy(bgmac, info, sizeof(*bgmac));
  1222. bgmac->net_dev = net_dev;
  1223. net_dev->irq = bgmac->irq;
  1224. SET_NETDEV_DEV(net_dev, bgmac->dev);
  1225. if (!is_valid_ether_addr(bgmac->mac_addr)) {
  1226. dev_err(bgmac->dev, "Invalid MAC addr: %pM\n",
  1227. bgmac->mac_addr);
  1228. eth_random_addr(bgmac->mac_addr);
  1229. dev_warn(bgmac->dev, "Using random MAC: %pM\n",
  1230. bgmac->mac_addr);
  1231. }
  1232. ether_addr_copy(net_dev->dev_addr, bgmac->mac_addr);
  1233. /* This (reset &) enable is not preset in specs or reference driver but
  1234. * Broadcom does it in arch PCI code when enabling fake PCI device.
  1235. */
  1236. bgmac_clk_enable(bgmac, 0);
  1237. /* This seems to be fixing IRQ by assigning OOB #6 to the core */
  1238. if (bgmac->feature_flags & BGMAC_FEAT_IRQ_ID_OOB_6)
  1239. bgmac_idm_write(bgmac, BCMA_OOB_SEL_OUT_A30, 0x86);
  1240. bgmac_chip_reset(bgmac);
  1241. err = bgmac_dma_alloc(bgmac);
  1242. if (err) {
  1243. dev_err(bgmac->dev, "Unable to alloc memory for DMA\n");
  1244. goto err_netdev_free;
  1245. }
  1246. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1247. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1248. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1249. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1250. if (!bgmac->mii_bus)
  1251. err = bgmac_phy_connect_direct(bgmac);
  1252. else
  1253. err = bgmac_phy_connect(bgmac);
  1254. if (err) {
  1255. dev_err(bgmac->dev, "Cannot connect to phy\n");
  1256. goto err_dma_free;
  1257. }
  1258. net_dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1259. net_dev->hw_features = net_dev->features;
  1260. net_dev->vlan_features = net_dev->features;
  1261. err = register_netdev(bgmac->net_dev);
  1262. if (err) {
  1263. dev_err(bgmac->dev, "Cannot register net device\n");
  1264. goto err_phy_disconnect;
  1265. }
  1266. netif_carrier_off(net_dev);
  1267. return 0;
  1268. err_phy_disconnect:
  1269. phy_disconnect(net_dev->phydev);
  1270. err_dma_free:
  1271. bgmac_dma_free(bgmac);
  1272. err_netdev_free:
  1273. free_netdev(net_dev);
  1274. return err;
  1275. }
  1276. EXPORT_SYMBOL_GPL(bgmac_enet_probe);
  1277. void bgmac_enet_remove(struct bgmac *bgmac)
  1278. {
  1279. unregister_netdev(bgmac->net_dev);
  1280. phy_disconnect(bgmac->net_dev->phydev);
  1281. netif_napi_del(&bgmac->napi);
  1282. bgmac_dma_free(bgmac);
  1283. free_netdev(bgmac->net_dev);
  1284. }
  1285. EXPORT_SYMBOL_GPL(bgmac_enet_remove);
  1286. MODULE_AUTHOR("Rafał Miłecki");
  1287. MODULE_LICENSE("GPL");