1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496 |
- /* Common header-file of the Linux driver for the Afatech 9005
- * USB1.1 DVB-T receiver.
- *
- * Copyright (C) 2007 Luca Olivetti (luca@ventoso.org)
- *
- * Thanks to Afatech who kindly provided information.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 2 of the License, or
- * (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
- *
- * see Documentation/dvb/README.dvb-usb for more information
- */
- #ifndef _DVB_USB_AF9005_H_
- #define _DVB_USB_AF9005_H_
- #define DVB_USB_LOG_PREFIX "af9005"
- #include "dvb-usb.h"
- extern int dvb_usb_af9005_debug;
- #define deb_info(args...) dprintk(dvb_usb_af9005_debug,0x01,args)
- #define deb_xfer(args...) dprintk(dvb_usb_af9005_debug,0x02,args)
- #define deb_rc(args...) dprintk(dvb_usb_af9005_debug,0x04,args)
- #define deb_reg(args...) dprintk(dvb_usb_af9005_debug,0x08,args)
- #define deb_i2c(args...) dprintk(dvb_usb_af9005_debug,0x10,args)
- #define deb_fw(args...) dprintk(dvb_usb_af9005_debug,0x20,args)
- extern bool dvb_usb_af9005_led;
- /* firmware */
- #define FW_BULKOUT_SIZE 250
- enum {
- FW_CONFIG,
- FW_CONFIRM,
- FW_BOOT
- };
- /* af9005 commands */
- #define AF9005_OFDM_REG 0
- #define AF9005_TUNER_REG 1
- #define AF9005_REGISTER_RW 0x20
- #define AF9005_REGISTER_RW_ACK 0x21
- #define AF9005_CMD_OFDM_REG 0x00
- #define AF9005_CMD_TUNER 0x80
- #define AF9005_CMD_BURST 0x02
- #define AF9005_CMD_AUTOINC 0x04
- #define AF9005_CMD_READ 0x00
- #define AF9005_CMD_WRITE 0x01
- /* af9005 registers */
- #define APO_REG_RESET 0xAEFF
- #define APO_REG_I2C_RW_CAN_TUNER 0xF000
- #define APO_REG_I2C_RW_SILICON_TUNER 0xF001
- #define APO_REG_GPIO_RW_SILICON_TUNER 0xFFFE /* also for OFSM */
- #define APO_REG_TRIGGER_OFSM 0xFFFF /* also for OFSM */
- /***********************************************************************
- * Apollo Registers from VLSI *
- ***********************************************************************/
- #define xd_p_reg_aagc_inverted_agc 0xA000
- #define reg_aagc_inverted_agc_pos 0
- #define reg_aagc_inverted_agc_len 1
- #define reg_aagc_inverted_agc_lsb 0
- #define xd_p_reg_aagc_sign_only 0xA000
- #define reg_aagc_sign_only_pos 1
- #define reg_aagc_sign_only_len 1
- #define reg_aagc_sign_only_lsb 0
- #define xd_p_reg_aagc_slow_adc_en 0xA000
- #define reg_aagc_slow_adc_en_pos 2
- #define reg_aagc_slow_adc_en_len 1
- #define reg_aagc_slow_adc_en_lsb 0
- #define xd_p_reg_aagc_slow_adc_scale 0xA000
- #define reg_aagc_slow_adc_scale_pos 3
- #define reg_aagc_slow_adc_scale_len 5
- #define reg_aagc_slow_adc_scale_lsb 0
- #define xd_p_reg_aagc_check_slow_adc_lock 0xA001
- #define reg_aagc_check_slow_adc_lock_pos 0
- #define reg_aagc_check_slow_adc_lock_len 1
- #define reg_aagc_check_slow_adc_lock_lsb 0
- #define xd_p_reg_aagc_init_control 0xA001
- #define reg_aagc_init_control_pos 1
- #define reg_aagc_init_control_len 1
- #define reg_aagc_init_control_lsb 0
- #define xd_p_reg_aagc_total_gain_sel 0xA001
- #define reg_aagc_total_gain_sel_pos 2
- #define reg_aagc_total_gain_sel_len 2
- #define reg_aagc_total_gain_sel_lsb 0
- #define xd_p_reg_aagc_out_inv 0xA001
- #define reg_aagc_out_inv_pos 5
- #define reg_aagc_out_inv_len 1
- #define reg_aagc_out_inv_lsb 0
- #define xd_p_reg_aagc_int_en 0xA001
- #define reg_aagc_int_en_pos 6
- #define reg_aagc_int_en_len 1
- #define reg_aagc_int_en_lsb 0
- #define xd_p_reg_aagc_lock_change_flag 0xA001
- #define reg_aagc_lock_change_flag_pos 7
- #define reg_aagc_lock_change_flag_len 1
- #define reg_aagc_lock_change_flag_lsb 0
- #define xd_p_reg_aagc_rf_loop_bw_scale_acquire 0xA002
- #define reg_aagc_rf_loop_bw_scale_acquire_pos 0
- #define reg_aagc_rf_loop_bw_scale_acquire_len 5
- #define reg_aagc_rf_loop_bw_scale_acquire_lsb 0
- #define xd_p_reg_aagc_rf_loop_bw_scale_track 0xA003
- #define reg_aagc_rf_loop_bw_scale_track_pos 0
- #define reg_aagc_rf_loop_bw_scale_track_len 5
- #define reg_aagc_rf_loop_bw_scale_track_lsb 0
- #define xd_p_reg_aagc_if_loop_bw_scale_acquire 0xA004
- #define reg_aagc_if_loop_bw_scale_acquire_pos 0
- #define reg_aagc_if_loop_bw_scale_acquire_len 5
- #define reg_aagc_if_loop_bw_scale_acquire_lsb 0
- #define xd_p_reg_aagc_if_loop_bw_scale_track 0xA005
- #define reg_aagc_if_loop_bw_scale_track_pos 0
- #define reg_aagc_if_loop_bw_scale_track_len 5
- #define reg_aagc_if_loop_bw_scale_track_lsb 0
- #define xd_p_reg_aagc_max_rf_agc_7_0 0xA006
- #define reg_aagc_max_rf_agc_7_0_pos 0
- #define reg_aagc_max_rf_agc_7_0_len 8
- #define reg_aagc_max_rf_agc_7_0_lsb 0
- #define xd_p_reg_aagc_max_rf_agc_9_8 0xA007
- #define reg_aagc_max_rf_agc_9_8_pos 0
- #define reg_aagc_max_rf_agc_9_8_len 2
- #define reg_aagc_max_rf_agc_9_8_lsb 8
- #define xd_p_reg_aagc_min_rf_agc_7_0 0xA008
- #define reg_aagc_min_rf_agc_7_0_pos 0
- #define reg_aagc_min_rf_agc_7_0_len 8
- #define reg_aagc_min_rf_agc_7_0_lsb 0
- #define xd_p_reg_aagc_min_rf_agc_9_8 0xA009
- #define reg_aagc_min_rf_agc_9_8_pos 0
- #define reg_aagc_min_rf_agc_9_8_len 2
- #define reg_aagc_min_rf_agc_9_8_lsb 8
- #define xd_p_reg_aagc_max_if_agc_7_0 0xA00A
- #define reg_aagc_max_if_agc_7_0_pos 0
- #define reg_aagc_max_if_agc_7_0_len 8
- #define reg_aagc_max_if_agc_7_0_lsb 0
- #define xd_p_reg_aagc_max_if_agc_9_8 0xA00B
- #define reg_aagc_max_if_agc_9_8_pos 0
- #define reg_aagc_max_if_agc_9_8_len 2
- #define reg_aagc_max_if_agc_9_8_lsb 8
- #define xd_p_reg_aagc_min_if_agc_7_0 0xA00C
- #define reg_aagc_min_if_agc_7_0_pos 0
- #define reg_aagc_min_if_agc_7_0_len 8
- #define reg_aagc_min_if_agc_7_0_lsb 0
- #define xd_p_reg_aagc_min_if_agc_9_8 0xA00D
- #define reg_aagc_min_if_agc_9_8_pos 0
- #define reg_aagc_min_if_agc_9_8_len 2
- #define reg_aagc_min_if_agc_9_8_lsb 8
- #define xd_p_reg_aagc_lock_sample_scale 0xA00E
- #define reg_aagc_lock_sample_scale_pos 0
- #define reg_aagc_lock_sample_scale_len 5
- #define reg_aagc_lock_sample_scale_lsb 0
- #define xd_p_reg_aagc_rf_agc_lock_scale_acquire 0xA00F
- #define reg_aagc_rf_agc_lock_scale_acquire_pos 0
- #define reg_aagc_rf_agc_lock_scale_acquire_len 3
- #define reg_aagc_rf_agc_lock_scale_acquire_lsb 0
- #define xd_p_reg_aagc_rf_agc_lock_scale_track 0xA00F
- #define reg_aagc_rf_agc_lock_scale_track_pos 3
- #define reg_aagc_rf_agc_lock_scale_track_len 3
- #define reg_aagc_rf_agc_lock_scale_track_lsb 0
- #define xd_p_reg_aagc_if_agc_lock_scale_acquire 0xA010
- #define reg_aagc_if_agc_lock_scale_acquire_pos 0
- #define reg_aagc_if_agc_lock_scale_acquire_len 3
- #define reg_aagc_if_agc_lock_scale_acquire_lsb 0
- #define xd_p_reg_aagc_if_agc_lock_scale_track 0xA010
- #define reg_aagc_if_agc_lock_scale_track_pos 3
- #define reg_aagc_if_agc_lock_scale_track_len 3
- #define reg_aagc_if_agc_lock_scale_track_lsb 0
- #define xd_p_reg_aagc_rf_top_numerator_7_0 0xA011
- #define reg_aagc_rf_top_numerator_7_0_pos 0
- #define reg_aagc_rf_top_numerator_7_0_len 8
- #define reg_aagc_rf_top_numerator_7_0_lsb 0
- #define xd_p_reg_aagc_rf_top_numerator_9_8 0xA012
- #define reg_aagc_rf_top_numerator_9_8_pos 0
- #define reg_aagc_rf_top_numerator_9_8_len 2
- #define reg_aagc_rf_top_numerator_9_8_lsb 8
- #define xd_p_reg_aagc_if_top_numerator_7_0 0xA013
- #define reg_aagc_if_top_numerator_7_0_pos 0
- #define reg_aagc_if_top_numerator_7_0_len 8
- #define reg_aagc_if_top_numerator_7_0_lsb 0
- #define xd_p_reg_aagc_if_top_numerator_9_8 0xA014
- #define reg_aagc_if_top_numerator_9_8_pos 0
- #define reg_aagc_if_top_numerator_9_8_len 2
- #define reg_aagc_if_top_numerator_9_8_lsb 8
- #define xd_p_reg_aagc_adc_out_desired_7_0 0xA015
- #define reg_aagc_adc_out_desired_7_0_pos 0
- #define reg_aagc_adc_out_desired_7_0_len 8
- #define reg_aagc_adc_out_desired_7_0_lsb 0
- #define xd_p_reg_aagc_adc_out_desired_8 0xA016
- #define reg_aagc_adc_out_desired_8_pos 0
- #define reg_aagc_adc_out_desired_8_len 1
- #define reg_aagc_adc_out_desired_8_lsb 0
- #define xd_p_reg_aagc_fixed_gain 0xA016
- #define reg_aagc_fixed_gain_pos 3
- #define reg_aagc_fixed_gain_len 1
- #define reg_aagc_fixed_gain_lsb 0
- #define xd_p_reg_aagc_lock_count_th 0xA016
- #define reg_aagc_lock_count_th_pos 4
- #define reg_aagc_lock_count_th_len 4
- #define reg_aagc_lock_count_th_lsb 0
- #define xd_p_reg_aagc_fixed_rf_agc_control_7_0 0xA017
- #define reg_aagc_fixed_rf_agc_control_7_0_pos 0
- #define reg_aagc_fixed_rf_agc_control_7_0_len 8
- #define reg_aagc_fixed_rf_agc_control_7_0_lsb 0
- #define xd_p_reg_aagc_fixed_rf_agc_control_15_8 0xA018
- #define reg_aagc_fixed_rf_agc_control_15_8_pos 0
- #define reg_aagc_fixed_rf_agc_control_15_8_len 8
- #define reg_aagc_fixed_rf_agc_control_15_8_lsb 8
- #define xd_p_reg_aagc_fixed_rf_agc_control_23_16 0xA019
- #define reg_aagc_fixed_rf_agc_control_23_16_pos 0
- #define reg_aagc_fixed_rf_agc_control_23_16_len 8
- #define reg_aagc_fixed_rf_agc_control_23_16_lsb 16
- #define xd_p_reg_aagc_fixed_rf_agc_control_30_24 0xA01A
- #define reg_aagc_fixed_rf_agc_control_30_24_pos 0
- #define reg_aagc_fixed_rf_agc_control_30_24_len 7
- #define reg_aagc_fixed_rf_agc_control_30_24_lsb 24
- #define xd_p_reg_aagc_fixed_if_agc_control_7_0 0xA01B
- #define reg_aagc_fixed_if_agc_control_7_0_pos 0
- #define reg_aagc_fixed_if_agc_control_7_0_len 8
- #define reg_aagc_fixed_if_agc_control_7_0_lsb 0
- #define xd_p_reg_aagc_fixed_if_agc_control_15_8 0xA01C
- #define reg_aagc_fixed_if_agc_control_15_8_pos 0
- #define reg_aagc_fixed_if_agc_control_15_8_len 8
- #define reg_aagc_fixed_if_agc_control_15_8_lsb 8
- #define xd_p_reg_aagc_fixed_if_agc_control_23_16 0xA01D
- #define reg_aagc_fixed_if_agc_control_23_16_pos 0
- #define reg_aagc_fixed_if_agc_control_23_16_len 8
- #define reg_aagc_fixed_if_agc_control_23_16_lsb 16
- #define xd_p_reg_aagc_fixed_if_agc_control_30_24 0xA01E
- #define reg_aagc_fixed_if_agc_control_30_24_pos 0
- #define reg_aagc_fixed_if_agc_control_30_24_len 7
- #define reg_aagc_fixed_if_agc_control_30_24_lsb 24
- #define xd_p_reg_aagc_rf_agc_unlock_numerator 0xA01F
- #define reg_aagc_rf_agc_unlock_numerator_pos 0
- #define reg_aagc_rf_agc_unlock_numerator_len 6
- #define reg_aagc_rf_agc_unlock_numerator_lsb 0
- #define xd_p_reg_aagc_if_agc_unlock_numerator 0xA020
- #define reg_aagc_if_agc_unlock_numerator_pos 0
- #define reg_aagc_if_agc_unlock_numerator_len 6
- #define reg_aagc_if_agc_unlock_numerator_lsb 0
- #define xd_p_reg_unplug_th 0xA021
- #define reg_unplug_th_pos 0
- #define reg_unplug_th_len 8
- #define reg_aagc_rf_x0_lsb 0
- #define xd_p_reg_weak_signal_rfagc_thr 0xA022
- #define reg_weak_signal_rfagc_thr_pos 0
- #define reg_weak_signal_rfagc_thr_len 8
- #define reg_weak_signal_rfagc_thr_lsb 0
- #define xd_p_reg_unplug_rf_gain_th 0xA023
- #define reg_unplug_rf_gain_th_pos 0
- #define reg_unplug_rf_gain_th_len 8
- #define reg_unplug_rf_gain_th_lsb 0
- #define xd_p_reg_unplug_dtop_rf_gain_th 0xA024
- #define reg_unplug_dtop_rf_gain_th_pos 0
- #define reg_unplug_dtop_rf_gain_th_len 8
- #define reg_unplug_dtop_rf_gain_th_lsb 0
- #define xd_p_reg_unplug_dtop_if_gain_th 0xA025
- #define reg_unplug_dtop_if_gain_th_pos 0
- #define reg_unplug_dtop_if_gain_th_len 8
- #define reg_unplug_dtop_if_gain_th_lsb 0
- #define xd_p_reg_top_recover_at_unplug_en 0xA026
- #define reg_top_recover_at_unplug_en_pos 0
- #define reg_top_recover_at_unplug_en_len 1
- #define reg_top_recover_at_unplug_en_lsb 0
- #define xd_p_reg_aagc_rf_x6 0xA027
- #define reg_aagc_rf_x6_pos 0
- #define reg_aagc_rf_x6_len 8
- #define reg_aagc_rf_x6_lsb 0
- #define xd_p_reg_aagc_rf_x7 0xA028
- #define reg_aagc_rf_x7_pos 0
- #define reg_aagc_rf_x7_len 8
- #define reg_aagc_rf_x7_lsb 0
- #define xd_p_reg_aagc_rf_x8 0xA029
- #define reg_aagc_rf_x8_pos 0
- #define reg_aagc_rf_x8_len 8
- #define reg_aagc_rf_x8_lsb 0
- #define xd_p_reg_aagc_rf_x9 0xA02A
- #define reg_aagc_rf_x9_pos 0
- #define reg_aagc_rf_x9_len 8
- #define reg_aagc_rf_x9_lsb 0
- #define xd_p_reg_aagc_rf_x10 0xA02B
- #define reg_aagc_rf_x10_pos 0
- #define reg_aagc_rf_x10_len 8
- #define reg_aagc_rf_x10_lsb 0
- #define xd_p_reg_aagc_rf_x11 0xA02C
- #define reg_aagc_rf_x11_pos 0
- #define reg_aagc_rf_x11_len 8
- #define reg_aagc_rf_x11_lsb 0
- #define xd_p_reg_aagc_rf_x12 0xA02D
- #define reg_aagc_rf_x12_pos 0
- #define reg_aagc_rf_x12_len 8
- #define reg_aagc_rf_x12_lsb 0
- #define xd_p_reg_aagc_rf_x13 0xA02E
- #define reg_aagc_rf_x13_pos 0
- #define reg_aagc_rf_x13_len 8
- #define reg_aagc_rf_x13_lsb 0
- #define xd_p_reg_aagc_if_x0 0xA02F
- #define reg_aagc_if_x0_pos 0
- #define reg_aagc_if_x0_len 8
- #define reg_aagc_if_x0_lsb 0
- #define xd_p_reg_aagc_if_x1 0xA030
- #define reg_aagc_if_x1_pos 0
- #define reg_aagc_if_x1_len 8
- #define reg_aagc_if_x1_lsb 0
- #define xd_p_reg_aagc_if_x2 0xA031
- #define reg_aagc_if_x2_pos 0
- #define reg_aagc_if_x2_len 8
- #define reg_aagc_if_x2_lsb 0
- #define xd_p_reg_aagc_if_x3 0xA032
- #define reg_aagc_if_x3_pos 0
- #define reg_aagc_if_x3_len 8
- #define reg_aagc_if_x3_lsb 0
- #define xd_p_reg_aagc_if_x4 0xA033
- #define reg_aagc_if_x4_pos 0
- #define reg_aagc_if_x4_len 8
- #define reg_aagc_if_x4_lsb 0
- #define xd_p_reg_aagc_if_x5 0xA034
- #define reg_aagc_if_x5_pos 0
- #define reg_aagc_if_x5_len 8
- #define reg_aagc_if_x5_lsb 0
- #define xd_p_reg_aagc_if_x6 0xA035
- #define reg_aagc_if_x6_pos 0
- #define reg_aagc_if_x6_len 8
- #define reg_aagc_if_x6_lsb 0
- #define xd_p_reg_aagc_if_x7 0xA036
- #define reg_aagc_if_x7_pos 0
- #define reg_aagc_if_x7_len 8
- #define reg_aagc_if_x7_lsb 0
- #define xd_p_reg_aagc_if_x8 0xA037
- #define reg_aagc_if_x8_pos 0
- #define reg_aagc_if_x8_len 8
- #define reg_aagc_if_x8_lsb 0
- #define xd_p_reg_aagc_if_x9 0xA038
- #define reg_aagc_if_x9_pos 0
- #define reg_aagc_if_x9_len 8
- #define reg_aagc_if_x9_lsb 0
- #define xd_p_reg_aagc_if_x10 0xA039
- #define reg_aagc_if_x10_pos 0
- #define reg_aagc_if_x10_len 8
- #define reg_aagc_if_x10_lsb 0
- #define xd_p_reg_aagc_if_x11 0xA03A
- #define reg_aagc_if_x11_pos 0
- #define reg_aagc_if_x11_len 8
- #define reg_aagc_if_x11_lsb 0
- #define xd_p_reg_aagc_if_x12 0xA03B
- #define reg_aagc_if_x12_pos 0
- #define reg_aagc_if_x12_len 8
- #define reg_aagc_if_x12_lsb 0
- #define xd_p_reg_aagc_if_x13 0xA03C
- #define reg_aagc_if_x13_pos 0
- #define reg_aagc_if_x13_len 8
- #define reg_aagc_if_x13_lsb 0
- #define xd_p_reg_aagc_min_rf_ctl_8bit_for_dca 0xA03D
- #define reg_aagc_min_rf_ctl_8bit_for_dca_pos 0
- #define reg_aagc_min_rf_ctl_8bit_for_dca_len 8
- #define reg_aagc_min_rf_ctl_8bit_for_dca_lsb 0
- #define xd_p_reg_aagc_min_if_ctl_8bit_for_dca 0xA03E
- #define reg_aagc_min_if_ctl_8bit_for_dca_pos 0
- #define reg_aagc_min_if_ctl_8bit_for_dca_len 8
- #define reg_aagc_min_if_ctl_8bit_for_dca_lsb 0
- #define xd_r_reg_aagc_total_gain_7_0 0xA070
- #define reg_aagc_total_gain_7_0_pos 0
- #define reg_aagc_total_gain_7_0_len 8
- #define reg_aagc_total_gain_7_0_lsb 0
- #define xd_r_reg_aagc_total_gain_15_8 0xA071
- #define reg_aagc_total_gain_15_8_pos 0
- #define reg_aagc_total_gain_15_8_len 8
- #define reg_aagc_total_gain_15_8_lsb 8
- #define xd_p_reg_aagc_in_sat_cnt_7_0 0xA074
- #define reg_aagc_in_sat_cnt_7_0_pos 0
- #define reg_aagc_in_sat_cnt_7_0_len 8
- #define reg_aagc_in_sat_cnt_7_0_lsb 0
- #define xd_p_reg_aagc_in_sat_cnt_15_8 0xA075
- #define reg_aagc_in_sat_cnt_15_8_pos 0
- #define reg_aagc_in_sat_cnt_15_8_len 8
- #define reg_aagc_in_sat_cnt_15_8_lsb 8
- #define xd_p_reg_aagc_in_sat_cnt_23_16 0xA076
- #define reg_aagc_in_sat_cnt_23_16_pos 0
- #define reg_aagc_in_sat_cnt_23_16_len 8
- #define reg_aagc_in_sat_cnt_23_16_lsb 16
- #define xd_p_reg_aagc_in_sat_cnt_31_24 0xA077
- #define reg_aagc_in_sat_cnt_31_24_pos 0
- #define reg_aagc_in_sat_cnt_31_24_len 8
- #define reg_aagc_in_sat_cnt_31_24_lsb 24
- #define xd_r_reg_aagc_digital_rf_volt_7_0 0xA078
- #define reg_aagc_digital_rf_volt_7_0_pos 0
- #define reg_aagc_digital_rf_volt_7_0_len 8
- #define reg_aagc_digital_rf_volt_7_0_lsb 0
- #define xd_r_reg_aagc_digital_rf_volt_9_8 0xA079
- #define reg_aagc_digital_rf_volt_9_8_pos 0
- #define reg_aagc_digital_rf_volt_9_8_len 2
- #define reg_aagc_digital_rf_volt_9_8_lsb 8
- #define xd_r_reg_aagc_digital_if_volt_7_0 0xA07A
- #define reg_aagc_digital_if_volt_7_0_pos 0
- #define reg_aagc_digital_if_volt_7_0_len 8
- #define reg_aagc_digital_if_volt_7_0_lsb 0
- #define xd_r_reg_aagc_digital_if_volt_9_8 0xA07B
- #define reg_aagc_digital_if_volt_9_8_pos 0
- #define reg_aagc_digital_if_volt_9_8_len 2
- #define reg_aagc_digital_if_volt_9_8_lsb 8
- #define xd_r_reg_aagc_rf_gain 0xA07C
- #define reg_aagc_rf_gain_pos 0
- #define reg_aagc_rf_gain_len 8
- #define reg_aagc_rf_gain_lsb 0
- #define xd_r_reg_aagc_if_gain 0xA07D
- #define reg_aagc_if_gain_pos 0
- #define reg_aagc_if_gain_len 8
- #define reg_aagc_if_gain_lsb 0
- #define xd_p_tinr_imp_indicator 0xA080
- #define tinr_imp_indicator_pos 0
- #define tinr_imp_indicator_len 2
- #define tinr_imp_indicator_lsb 0
- #define xd_p_reg_tinr_fifo_size 0xA080
- #define reg_tinr_fifo_size_pos 2
- #define reg_tinr_fifo_size_len 5
- #define reg_tinr_fifo_size_lsb 0
- #define xd_p_reg_tinr_saturation_cnt_th 0xA081
- #define reg_tinr_saturation_cnt_th_pos 0
- #define reg_tinr_saturation_cnt_th_len 4
- #define reg_tinr_saturation_cnt_th_lsb 0
- #define xd_p_reg_tinr_saturation_th_3_0 0xA081
- #define reg_tinr_saturation_th_3_0_pos 4
- #define reg_tinr_saturation_th_3_0_len 4
- #define reg_tinr_saturation_th_3_0_lsb 0
- #define xd_p_reg_tinr_saturation_th_8_4 0xA082
- #define reg_tinr_saturation_th_8_4_pos 0
- #define reg_tinr_saturation_th_8_4_len 5
- #define reg_tinr_saturation_th_8_4_lsb 4
- #define xd_p_reg_tinr_imp_duration_th_2k_7_0 0xA083
- #define reg_tinr_imp_duration_th_2k_7_0_pos 0
- #define reg_tinr_imp_duration_th_2k_7_0_len 8
- #define reg_tinr_imp_duration_th_2k_7_0_lsb 0
- #define xd_p_reg_tinr_imp_duration_th_2k_8 0xA084
- #define reg_tinr_imp_duration_th_2k_8_pos 0
- #define reg_tinr_imp_duration_th_2k_8_len 1
- #define reg_tinr_imp_duration_th_2k_8_lsb 0
- #define xd_p_reg_tinr_imp_duration_th_8k_7_0 0xA085
- #define reg_tinr_imp_duration_th_8k_7_0_pos 0
- #define reg_tinr_imp_duration_th_8k_7_0_len 8
- #define reg_tinr_imp_duration_th_8k_7_0_lsb 0
- #define xd_p_reg_tinr_imp_duration_th_8k_10_8 0xA086
- #define reg_tinr_imp_duration_th_8k_10_8_pos 0
- #define reg_tinr_imp_duration_th_8k_10_8_len 3
- #define reg_tinr_imp_duration_th_8k_10_8_lsb 8
- #define xd_p_reg_tinr_freq_ratio_6m_7_0 0xA087
- #define reg_tinr_freq_ratio_6m_7_0_pos 0
- #define reg_tinr_freq_ratio_6m_7_0_len 8
- #define reg_tinr_freq_ratio_6m_7_0_lsb 0
- #define xd_p_reg_tinr_freq_ratio_6m_12_8 0xA088
- #define reg_tinr_freq_ratio_6m_12_8_pos 0
- #define reg_tinr_freq_ratio_6m_12_8_len 5
- #define reg_tinr_freq_ratio_6m_12_8_lsb 8
- #define xd_p_reg_tinr_freq_ratio_7m_7_0 0xA089
- #define reg_tinr_freq_ratio_7m_7_0_pos 0
- #define reg_tinr_freq_ratio_7m_7_0_len 8
- #define reg_tinr_freq_ratio_7m_7_0_lsb 0
- #define xd_p_reg_tinr_freq_ratio_7m_12_8 0xA08A
- #define reg_tinr_freq_ratio_7m_12_8_pos 0
- #define reg_tinr_freq_ratio_7m_12_8_len 5
- #define reg_tinr_freq_ratio_7m_12_8_lsb 8
- #define xd_p_reg_tinr_freq_ratio_8m_7_0 0xA08B
- #define reg_tinr_freq_ratio_8m_7_0_pos 0
- #define reg_tinr_freq_ratio_8m_7_0_len 8
- #define reg_tinr_freq_ratio_8m_7_0_lsb 0
- #define xd_p_reg_tinr_freq_ratio_8m_12_8 0xA08C
- #define reg_tinr_freq_ratio_8m_12_8_pos 0
- #define reg_tinr_freq_ratio_8m_12_8_len 5
- #define reg_tinr_freq_ratio_8m_12_8_lsb 8
- #define xd_p_reg_tinr_imp_duration_th_low_2k 0xA08D
- #define reg_tinr_imp_duration_th_low_2k_pos 0
- #define reg_tinr_imp_duration_th_low_2k_len 8
- #define reg_tinr_imp_duration_th_low_2k_lsb 0
- #define xd_p_reg_tinr_imp_duration_th_low_8k 0xA08E
- #define reg_tinr_imp_duration_th_low_8k_pos 0
- #define reg_tinr_imp_duration_th_low_8k_len 8
- #define reg_tinr_imp_duration_th_low_8k_lsb 0
- #define xd_r_reg_tinr_counter_7_0 0xA090
- #define reg_tinr_counter_7_0_pos 0
- #define reg_tinr_counter_7_0_len 8
- #define reg_tinr_counter_7_0_lsb 0
- #define xd_r_reg_tinr_counter_15_8 0xA091
- #define reg_tinr_counter_15_8_pos 0
- #define reg_tinr_counter_15_8_len 8
- #define reg_tinr_counter_15_8_lsb 8
- #define xd_p_reg_tinr_adative_tinr_en 0xA093
- #define reg_tinr_adative_tinr_en_pos 0
- #define reg_tinr_adative_tinr_en_len 1
- #define reg_tinr_adative_tinr_en_lsb 0
- #define xd_p_reg_tinr_peak_fifo_size 0xA093
- #define reg_tinr_peak_fifo_size_pos 1
- #define reg_tinr_peak_fifo_size_len 5
- #define reg_tinr_peak_fifo_size_lsb 0
- #define xd_p_reg_tinr_counter_rst 0xA093
- #define reg_tinr_counter_rst_pos 6
- #define reg_tinr_counter_rst_len 1
- #define reg_tinr_counter_rst_lsb 0
- #define xd_p_reg_tinr_search_period_7_0 0xA094
- #define reg_tinr_search_period_7_0_pos 0
- #define reg_tinr_search_period_7_0_len 8
- #define reg_tinr_search_period_7_0_lsb 0
- #define xd_p_reg_tinr_search_period_15_8 0xA095
- #define reg_tinr_search_period_15_8_pos 0
- #define reg_tinr_search_period_15_8_len 8
- #define reg_tinr_search_period_15_8_lsb 8
- #define xd_p_reg_ccifs_fcw_7_0 0xA0A0
- #define reg_ccifs_fcw_7_0_pos 0
- #define reg_ccifs_fcw_7_0_len 8
- #define reg_ccifs_fcw_7_0_lsb 0
- #define xd_p_reg_ccifs_fcw_12_8 0xA0A1
- #define reg_ccifs_fcw_12_8_pos 0
- #define reg_ccifs_fcw_12_8_len 5
- #define reg_ccifs_fcw_12_8_lsb 8
- #define xd_p_reg_ccifs_spec_inv 0xA0A1
- #define reg_ccifs_spec_inv_pos 5
- #define reg_ccifs_spec_inv_len 1
- #define reg_ccifs_spec_inv_lsb 0
- #define xd_p_reg_gp_trigger 0xA0A2
- #define reg_gp_trigger_pos 0
- #define reg_gp_trigger_len 1
- #define reg_gp_trigger_lsb 0
- #define xd_p_reg_trigger_sel 0xA0A2
- #define reg_trigger_sel_pos 1
- #define reg_trigger_sel_len 2
- #define reg_trigger_sel_lsb 0
- #define xd_p_reg_debug_ofdm 0xA0A2
- #define reg_debug_ofdm_pos 3
- #define reg_debug_ofdm_len 2
- #define reg_debug_ofdm_lsb 0
- #define xd_p_reg_trigger_module_sel 0xA0A3
- #define reg_trigger_module_sel_pos 0
- #define reg_trigger_module_sel_len 6
- #define reg_trigger_module_sel_lsb 0
- #define xd_p_reg_trigger_set_sel 0xA0A4
- #define reg_trigger_set_sel_pos 0
- #define reg_trigger_set_sel_len 6
- #define reg_trigger_set_sel_lsb 0
- #define xd_p_reg_fw_int_mask_n 0xA0A4
- #define reg_fw_int_mask_n_pos 6
- #define reg_fw_int_mask_n_len 1
- #define reg_fw_int_mask_n_lsb 0
- #define xd_p_reg_debug_group 0xA0A5
- #define reg_debug_group_pos 0
- #define reg_debug_group_len 4
- #define reg_debug_group_lsb 0
- #define xd_p_reg_odbg_clk_sel 0xA0A5
- #define reg_odbg_clk_sel_pos 4
- #define reg_odbg_clk_sel_len 2
- #define reg_odbg_clk_sel_lsb 0
- #define xd_p_reg_ccif_sc 0xA0C0
- #define reg_ccif_sc_pos 0
- #define reg_ccif_sc_len 4
- #define reg_ccif_sc_lsb 0
- #define xd_r_reg_ccif_saturate 0xA0C1
- #define reg_ccif_saturate_pos 0
- #define reg_ccif_saturate_len 2
- #define reg_ccif_saturate_lsb 0
- #define xd_r_reg_antif_saturate 0xA0C1
- #define reg_antif_saturate_pos 2
- #define reg_antif_saturate_len 4
- #define reg_antif_saturate_lsb 0
- #define xd_r_reg_acif_saturate 0xA0C2
- #define reg_acif_saturate_pos 0
- #define reg_acif_saturate_len 8
- #define reg_acif_saturate_lsb 0
- #define xd_p_reg_tmr_timer0_threshold_7_0 0xA0C8
- #define reg_tmr_timer0_threshold_7_0_pos 0
- #define reg_tmr_timer0_threshold_7_0_len 8
- #define reg_tmr_timer0_threshold_7_0_lsb 0
- #define xd_p_reg_tmr_timer0_threshold_15_8 0xA0C9
- #define reg_tmr_timer0_threshold_15_8_pos 0
- #define reg_tmr_timer0_threshold_15_8_len 8
- #define reg_tmr_timer0_threshold_15_8_lsb 8
- #define xd_p_reg_tmr_timer0_enable 0xA0CA
- #define reg_tmr_timer0_enable_pos 0
- #define reg_tmr_timer0_enable_len 1
- #define reg_tmr_timer0_enable_lsb 0
- #define xd_p_reg_tmr_timer0_clk_sel 0xA0CA
- #define reg_tmr_timer0_clk_sel_pos 1
- #define reg_tmr_timer0_clk_sel_len 1
- #define reg_tmr_timer0_clk_sel_lsb 0
- #define xd_p_reg_tmr_timer0_int 0xA0CA
- #define reg_tmr_timer0_int_pos 2
- #define reg_tmr_timer0_int_len 1
- #define reg_tmr_timer0_int_lsb 0
- #define xd_p_reg_tmr_timer0_rst 0xA0CA
- #define reg_tmr_timer0_rst_pos 3
- #define reg_tmr_timer0_rst_len 1
- #define reg_tmr_timer0_rst_lsb 0
- #define xd_r_reg_tmr_timer0_count_7_0 0xA0CB
- #define reg_tmr_timer0_count_7_0_pos 0
- #define reg_tmr_timer0_count_7_0_len 8
- #define reg_tmr_timer0_count_7_0_lsb 0
- #define xd_r_reg_tmr_timer0_count_15_8 0xA0CC
- #define reg_tmr_timer0_count_15_8_pos 0
- #define reg_tmr_timer0_count_15_8_len 8
- #define reg_tmr_timer0_count_15_8_lsb 8
- #define xd_p_reg_suspend 0xA0CD
- #define reg_suspend_pos 0
- #define reg_suspend_len 1
- #define reg_suspend_lsb 0
- #define xd_p_reg_suspend_rdy 0xA0CD
- #define reg_suspend_rdy_pos 1
- #define reg_suspend_rdy_len 1
- #define reg_suspend_rdy_lsb 0
- #define xd_p_reg_resume 0xA0CD
- #define reg_resume_pos 2
- #define reg_resume_len 1
- #define reg_resume_lsb 0
- #define xd_p_reg_resume_rdy 0xA0CD
- #define reg_resume_rdy_pos 3
- #define reg_resume_rdy_len 1
- #define reg_resume_rdy_lsb 0
- #define xd_p_reg_fmf 0xA0CE
- #define reg_fmf_pos 0
- #define reg_fmf_len 8
- #define reg_fmf_lsb 0
- #define xd_p_ccid_accumulate_num_2k_7_0 0xA100
- #define ccid_accumulate_num_2k_7_0_pos 0
- #define ccid_accumulate_num_2k_7_0_len 8
- #define ccid_accumulate_num_2k_7_0_lsb 0
- #define xd_p_ccid_accumulate_num_2k_12_8 0xA101
- #define ccid_accumulate_num_2k_12_8_pos 0
- #define ccid_accumulate_num_2k_12_8_len 5
- #define ccid_accumulate_num_2k_12_8_lsb 8
- #define xd_p_ccid_accumulate_num_8k_7_0 0xA102
- #define ccid_accumulate_num_8k_7_0_pos 0
- #define ccid_accumulate_num_8k_7_0_len 8
- #define ccid_accumulate_num_8k_7_0_lsb 0
- #define xd_p_ccid_accumulate_num_8k_14_8 0xA103
- #define ccid_accumulate_num_8k_14_8_pos 0
- #define ccid_accumulate_num_8k_14_8_len 7
- #define ccid_accumulate_num_8k_14_8_lsb 8
- #define xd_p_ccid_desired_level_0 0xA103
- #define ccid_desired_level_0_pos 7
- #define ccid_desired_level_0_len 1
- #define ccid_desired_level_0_lsb 0
- #define xd_p_ccid_desired_level_8_1 0xA104
- #define ccid_desired_level_8_1_pos 0
- #define ccid_desired_level_8_1_len 8
- #define ccid_desired_level_8_1_lsb 1
- #define xd_p_ccid_apply_delay 0xA105
- #define ccid_apply_delay_pos 0
- #define ccid_apply_delay_len 7
- #define ccid_apply_delay_lsb 0
- #define xd_p_ccid_CCID_Threshold1 0xA106
- #define ccid_CCID_Threshold1_pos 0
- #define ccid_CCID_Threshold1_len 8
- #define ccid_CCID_Threshold1_lsb 0
- #define xd_p_ccid_CCID_Threshold2 0xA107
- #define ccid_CCID_Threshold2_pos 0
- #define ccid_CCID_Threshold2_len 8
- #define ccid_CCID_Threshold2_lsb 0
- #define xd_p_reg_ccid_gain_scale 0xA108
- #define reg_ccid_gain_scale_pos 0
- #define reg_ccid_gain_scale_len 4
- #define reg_ccid_gain_scale_lsb 0
- #define xd_p_reg_ccid2_passband_gain_set 0xA108
- #define reg_ccid2_passband_gain_set_pos 4
- #define reg_ccid2_passband_gain_set_len 4
- #define reg_ccid2_passband_gain_set_lsb 0
- #define xd_r_ccid_multiplier_7_0 0xA109
- #define ccid_multiplier_7_0_pos 0
- #define ccid_multiplier_7_0_len 8
- #define ccid_multiplier_7_0_lsb 0
- #define xd_r_ccid_multiplier_15_8 0xA10A
- #define ccid_multiplier_15_8_pos 0
- #define ccid_multiplier_15_8_len 8
- #define ccid_multiplier_15_8_lsb 8
- #define xd_r_ccid_right_shift_bits 0xA10B
- #define ccid_right_shift_bits_pos 0
- #define ccid_right_shift_bits_len 4
- #define ccid_right_shift_bits_lsb 0
- #define xd_r_reg_ccid_sx_7_0 0xA10C
- #define reg_ccid_sx_7_0_pos 0
- #define reg_ccid_sx_7_0_len 8
- #define reg_ccid_sx_7_0_lsb 0
- #define xd_r_reg_ccid_sx_15_8 0xA10D
- #define reg_ccid_sx_15_8_pos 0
- #define reg_ccid_sx_15_8_len 8
- #define reg_ccid_sx_15_8_lsb 8
- #define xd_r_reg_ccid_sx_21_16 0xA10E
- #define reg_ccid_sx_21_16_pos 0
- #define reg_ccid_sx_21_16_len 6
- #define reg_ccid_sx_21_16_lsb 16
- #define xd_r_reg_ccid_sy_7_0 0xA110
- #define reg_ccid_sy_7_0_pos 0
- #define reg_ccid_sy_7_0_len 8
- #define reg_ccid_sy_7_0_lsb 0
- #define xd_r_reg_ccid_sy_15_8 0xA111
- #define reg_ccid_sy_15_8_pos 0
- #define reg_ccid_sy_15_8_len 8
- #define reg_ccid_sy_15_8_lsb 8
- #define xd_r_reg_ccid_sy_23_16 0xA112
- #define reg_ccid_sy_23_16_pos 0
- #define reg_ccid_sy_23_16_len 8
- #define reg_ccid_sy_23_16_lsb 16
- #define xd_r_reg_ccid2_sz_7_0 0xA114
- #define reg_ccid2_sz_7_0_pos 0
- #define reg_ccid2_sz_7_0_len 8
- #define reg_ccid2_sz_7_0_lsb 0
- #define xd_r_reg_ccid2_sz_15_8 0xA115
- #define reg_ccid2_sz_15_8_pos 0
- #define reg_ccid2_sz_15_8_len 8
- #define reg_ccid2_sz_15_8_lsb 8
- #define xd_r_reg_ccid2_sz_23_16 0xA116
- #define reg_ccid2_sz_23_16_pos 0
- #define reg_ccid2_sz_23_16_len 8
- #define reg_ccid2_sz_23_16_lsb 16
- #define xd_r_reg_ccid2_sz_25_24 0xA117
- #define reg_ccid2_sz_25_24_pos 0
- #define reg_ccid2_sz_25_24_len 2
- #define reg_ccid2_sz_25_24_lsb 24
- #define xd_r_reg_ccid2_sy_7_0 0xA118
- #define reg_ccid2_sy_7_0_pos 0
- #define reg_ccid2_sy_7_0_len 8
- #define reg_ccid2_sy_7_0_lsb 0
- #define xd_r_reg_ccid2_sy_15_8 0xA119
- #define reg_ccid2_sy_15_8_pos 0
- #define reg_ccid2_sy_15_8_len 8
- #define reg_ccid2_sy_15_8_lsb 8
- #define xd_r_reg_ccid2_sy_23_16 0xA11A
- #define reg_ccid2_sy_23_16_pos 0
- #define reg_ccid2_sy_23_16_len 8
- #define reg_ccid2_sy_23_16_lsb 16
- #define xd_r_reg_ccid2_sy_25_24 0xA11B
- #define reg_ccid2_sy_25_24_pos 0
- #define reg_ccid2_sy_25_24_len 2
- #define reg_ccid2_sy_25_24_lsb 24
- #define xd_p_dagc1_accumulate_num_2k_7_0 0xA120
- #define dagc1_accumulate_num_2k_7_0_pos 0
- #define dagc1_accumulate_num_2k_7_0_len 8
- #define dagc1_accumulate_num_2k_7_0_lsb 0
- #define xd_p_dagc1_accumulate_num_2k_12_8 0xA121
- #define dagc1_accumulate_num_2k_12_8_pos 0
- #define dagc1_accumulate_num_2k_12_8_len 5
- #define dagc1_accumulate_num_2k_12_8_lsb 8
- #define xd_p_dagc1_accumulate_num_8k_7_0 0xA122
- #define dagc1_accumulate_num_8k_7_0_pos 0
- #define dagc1_accumulate_num_8k_7_0_len 8
- #define dagc1_accumulate_num_8k_7_0_lsb 0
- #define xd_p_dagc1_accumulate_num_8k_14_8 0xA123
- #define dagc1_accumulate_num_8k_14_8_pos 0
- #define dagc1_accumulate_num_8k_14_8_len 7
- #define dagc1_accumulate_num_8k_14_8_lsb 8
- #define xd_p_dagc1_desired_level_0 0xA123
- #define dagc1_desired_level_0_pos 7
- #define dagc1_desired_level_0_len 1
- #define dagc1_desired_level_0_lsb 0
- #define xd_p_dagc1_desired_level_8_1 0xA124
- #define dagc1_desired_level_8_1_pos 0
- #define dagc1_desired_level_8_1_len 8
- #define dagc1_desired_level_8_1_lsb 1
- #define xd_p_dagc1_apply_delay 0xA125
- #define dagc1_apply_delay_pos 0
- #define dagc1_apply_delay_len 7
- #define dagc1_apply_delay_lsb 0
- #define xd_p_dagc1_bypass_scale_ctl 0xA126
- #define dagc1_bypass_scale_ctl_pos 0
- #define dagc1_bypass_scale_ctl_len 2
- #define dagc1_bypass_scale_ctl_lsb 0
- #define xd_p_reg_dagc1_in_sat_cnt_7_0 0xA127
- #define reg_dagc1_in_sat_cnt_7_0_pos 0
- #define reg_dagc1_in_sat_cnt_7_0_len 8
- #define reg_dagc1_in_sat_cnt_7_0_lsb 0
- #define xd_p_reg_dagc1_in_sat_cnt_15_8 0xA128
- #define reg_dagc1_in_sat_cnt_15_8_pos 0
- #define reg_dagc1_in_sat_cnt_15_8_len 8
- #define reg_dagc1_in_sat_cnt_15_8_lsb 8
- #define xd_p_reg_dagc1_in_sat_cnt_23_16 0xA129
- #define reg_dagc1_in_sat_cnt_23_16_pos 0
- #define reg_dagc1_in_sat_cnt_23_16_len 8
- #define reg_dagc1_in_sat_cnt_23_16_lsb 16
- #define xd_p_reg_dagc1_in_sat_cnt_31_24 0xA12A
- #define reg_dagc1_in_sat_cnt_31_24_pos 0
- #define reg_dagc1_in_sat_cnt_31_24_len 8
- #define reg_dagc1_in_sat_cnt_31_24_lsb 24
- #define xd_p_reg_dagc1_out_sat_cnt_7_0 0xA12B
- #define reg_dagc1_out_sat_cnt_7_0_pos 0
- #define reg_dagc1_out_sat_cnt_7_0_len 8
- #define reg_dagc1_out_sat_cnt_7_0_lsb 0
- #define xd_p_reg_dagc1_out_sat_cnt_15_8 0xA12C
- #define reg_dagc1_out_sat_cnt_15_8_pos 0
- #define reg_dagc1_out_sat_cnt_15_8_len 8
- #define reg_dagc1_out_sat_cnt_15_8_lsb 8
- #define xd_p_reg_dagc1_out_sat_cnt_23_16 0xA12D
- #define reg_dagc1_out_sat_cnt_23_16_pos 0
- #define reg_dagc1_out_sat_cnt_23_16_len 8
- #define reg_dagc1_out_sat_cnt_23_16_lsb 16
- #define xd_p_reg_dagc1_out_sat_cnt_31_24 0xA12E
- #define reg_dagc1_out_sat_cnt_31_24_pos 0
- #define reg_dagc1_out_sat_cnt_31_24_len 8
- #define reg_dagc1_out_sat_cnt_31_24_lsb 24
- #define xd_r_dagc1_multiplier_7_0 0xA136
- #define dagc1_multiplier_7_0_pos 0
- #define dagc1_multiplier_7_0_len 8
- #define dagc1_multiplier_7_0_lsb 0
- #define xd_r_dagc1_multiplier_15_8 0xA137
- #define dagc1_multiplier_15_8_pos 0
- #define dagc1_multiplier_15_8_len 8
- #define dagc1_multiplier_15_8_lsb 8
- #define xd_r_dagc1_right_shift_bits 0xA138
- #define dagc1_right_shift_bits_pos 0
- #define dagc1_right_shift_bits_len 4
- #define dagc1_right_shift_bits_lsb 0
- #define xd_p_reg_bfs_fcw_7_0 0xA140
- #define reg_bfs_fcw_7_0_pos 0
- #define reg_bfs_fcw_7_0_len 8
- #define reg_bfs_fcw_7_0_lsb 0
- #define xd_p_reg_bfs_fcw_15_8 0xA141
- #define reg_bfs_fcw_15_8_pos 0
- #define reg_bfs_fcw_15_8_len 8
- #define reg_bfs_fcw_15_8_lsb 8
- #define xd_p_reg_bfs_fcw_22_16 0xA142
- #define reg_bfs_fcw_22_16_pos 0
- #define reg_bfs_fcw_22_16_len 7
- #define reg_bfs_fcw_22_16_lsb 16
- #define xd_p_reg_antif_sf_7_0 0xA144
- #define reg_antif_sf_7_0_pos 0
- #define reg_antif_sf_7_0_len 8
- #define reg_antif_sf_7_0_lsb 0
- #define xd_p_reg_antif_sf_11_8 0xA145
- #define reg_antif_sf_11_8_pos 0
- #define reg_antif_sf_11_8_len 4
- #define reg_antif_sf_11_8_lsb 8
- #define xd_r_bfs_fcw_q_7_0 0xA150
- #define bfs_fcw_q_7_0_pos 0
- #define bfs_fcw_q_7_0_len 8
- #define bfs_fcw_q_7_0_lsb 0
- #define xd_r_bfs_fcw_q_15_8 0xA151
- #define bfs_fcw_q_15_8_pos 0
- #define bfs_fcw_q_15_8_len 8
- #define bfs_fcw_q_15_8_lsb 8
- #define xd_r_bfs_fcw_q_22_16 0xA152
- #define bfs_fcw_q_22_16_pos 0
- #define bfs_fcw_q_22_16_len 7
- #define bfs_fcw_q_22_16_lsb 16
- #define xd_p_reg_dca_enu 0xA160
- #define reg_dca_enu_pos 0
- #define reg_dca_enu_len 1
- #define reg_dca_enu_lsb 0
- #define xd_p_reg_dca_enl 0xA160
- #define reg_dca_enl_pos 1
- #define reg_dca_enl_len 1
- #define reg_dca_enl_lsb 0
- #define xd_p_reg_dca_lower_chip 0xA160
- #define reg_dca_lower_chip_pos 2
- #define reg_dca_lower_chip_len 1
- #define reg_dca_lower_chip_lsb 0
- #define xd_p_reg_dca_upper_chip 0xA160
- #define reg_dca_upper_chip_pos 3
- #define reg_dca_upper_chip_len 1
- #define reg_dca_upper_chip_lsb 0
- #define xd_p_reg_dca_platch 0xA160
- #define reg_dca_platch_pos 4
- #define reg_dca_platch_len 1
- #define reg_dca_platch_lsb 0
- #define xd_p_reg_dca_th 0xA161
- #define reg_dca_th_pos 0
- #define reg_dca_th_len 5
- #define reg_dca_th_lsb 0
- #define xd_p_reg_dca_scale 0xA162
- #define reg_dca_scale_pos 0
- #define reg_dca_scale_len 4
- #define reg_dca_scale_lsb 0
- #define xd_p_reg_dca_tone_7_0 0xA163
- #define reg_dca_tone_7_0_pos 0
- #define reg_dca_tone_7_0_len 8
- #define reg_dca_tone_7_0_lsb 0
- #define xd_p_reg_dca_tone_12_8 0xA164
- #define reg_dca_tone_12_8_pos 0
- #define reg_dca_tone_12_8_len 5
- #define reg_dca_tone_12_8_lsb 8
- #define xd_p_reg_dca_time_7_0 0xA165
- #define reg_dca_time_7_0_pos 0
- #define reg_dca_time_7_0_len 8
- #define reg_dca_time_7_0_lsb 0
- #define xd_p_reg_dca_time_15_8 0xA166
- #define reg_dca_time_15_8_pos 0
- #define reg_dca_time_15_8_len 8
- #define reg_dca_time_15_8_lsb 8
- #define xd_r_dcasm 0xA167
- #define dcasm_pos 0
- #define dcasm_len 3
- #define dcasm_lsb 0
- #define xd_p_reg_qnt_valuew_7_0 0xA168
- #define reg_qnt_valuew_7_0_pos 0
- #define reg_qnt_valuew_7_0_len 8
- #define reg_qnt_valuew_7_0_lsb 0
- #define xd_p_reg_qnt_valuew_10_8 0xA169
- #define reg_qnt_valuew_10_8_pos 0
- #define reg_qnt_valuew_10_8_len 3
- #define reg_qnt_valuew_10_8_lsb 8
- #define xd_p_dca_sbx_gain_diff_7_0 0xA16A
- #define dca_sbx_gain_diff_7_0_pos 0
- #define dca_sbx_gain_diff_7_0_len 8
- #define dca_sbx_gain_diff_7_0_lsb 0
- #define xd_p_dca_sbx_gain_diff_9_8 0xA16B
- #define dca_sbx_gain_diff_9_8_pos 0
- #define dca_sbx_gain_diff_9_8_len 2
- #define dca_sbx_gain_diff_9_8_lsb 8
- #define xd_p_reg_dca_stand_alone 0xA16C
- #define reg_dca_stand_alone_pos 0
- #define reg_dca_stand_alone_len 1
- #define reg_dca_stand_alone_lsb 0
- #define xd_p_reg_dca_upper_out_en 0xA16C
- #define reg_dca_upper_out_en_pos 1
- #define reg_dca_upper_out_en_len 1
- #define reg_dca_upper_out_en_lsb 0
- #define xd_p_reg_dca_rc_en 0xA16C
- #define reg_dca_rc_en_pos 2
- #define reg_dca_rc_en_len 1
- #define reg_dca_rc_en_lsb 0
- #define xd_p_reg_dca_retrain_send 0xA16C
- #define reg_dca_retrain_send_pos 3
- #define reg_dca_retrain_send_len 1
- #define reg_dca_retrain_send_lsb 0
- #define xd_p_reg_dca_retrain_rec 0xA16C
- #define reg_dca_retrain_rec_pos 4
- #define reg_dca_retrain_rec_len 1
- #define reg_dca_retrain_rec_lsb 0
- #define xd_p_reg_dca_api_tpsrdy 0xA16C
- #define reg_dca_api_tpsrdy_pos 5
- #define reg_dca_api_tpsrdy_len 1
- #define reg_dca_api_tpsrdy_lsb 0
- #define xd_p_reg_dca_symbol_gap 0xA16D
- #define reg_dca_symbol_gap_pos 0
- #define reg_dca_symbol_gap_len 4
- #define reg_dca_symbol_gap_lsb 0
- #define xd_p_reg_qnt_nfvaluew_7_0 0xA16E
- #define reg_qnt_nfvaluew_7_0_pos 0
- #define reg_qnt_nfvaluew_7_0_len 8
- #define reg_qnt_nfvaluew_7_0_lsb 0
- #define xd_p_reg_qnt_nfvaluew_10_8 0xA16F
- #define reg_qnt_nfvaluew_10_8_pos 0
- #define reg_qnt_nfvaluew_10_8_len 3
- #define reg_qnt_nfvaluew_10_8_lsb 8
- #define xd_p_reg_qnt_flatness_thr_7_0 0xA170
- #define reg_qnt_flatness_thr_7_0_pos 0
- #define reg_qnt_flatness_thr_7_0_len 8
- #define reg_qnt_flatness_thr_7_0_lsb 0
- #define xd_p_reg_qnt_flatness_thr_9_8 0xA171
- #define reg_qnt_flatness_thr_9_8_pos 0
- #define reg_qnt_flatness_thr_9_8_len 2
- #define reg_qnt_flatness_thr_9_8_lsb 8
- #define xd_p_reg_dca_tone_idx_5_0 0xA171
- #define reg_dca_tone_idx_5_0_pos 2
- #define reg_dca_tone_idx_5_0_len 6
- #define reg_dca_tone_idx_5_0_lsb 0
- #define xd_p_reg_dca_tone_idx_12_6 0xA172
- #define reg_dca_tone_idx_12_6_pos 0
- #define reg_dca_tone_idx_12_6_len 7
- #define reg_dca_tone_idx_12_6_lsb 6
- #define xd_p_reg_dca_data_vld 0xA173
- #define reg_dca_data_vld_pos 0
- #define reg_dca_data_vld_len 1
- #define reg_dca_data_vld_lsb 0
- #define xd_p_reg_dca_read_update 0xA173
- #define reg_dca_read_update_pos 1
- #define reg_dca_read_update_len 1
- #define reg_dca_read_update_lsb 0
- #define xd_r_reg_dca_data_re_5_0 0xA173
- #define reg_dca_data_re_5_0_pos 2
- #define reg_dca_data_re_5_0_len 6
- #define reg_dca_data_re_5_0_lsb 0
- #define xd_r_reg_dca_data_re_10_6 0xA174
- #define reg_dca_data_re_10_6_pos 0
- #define reg_dca_data_re_10_6_len 5
- #define reg_dca_data_re_10_6_lsb 6
- #define xd_r_reg_dca_data_im_7_0 0xA175
- #define reg_dca_data_im_7_0_pos 0
- #define reg_dca_data_im_7_0_len 8
- #define reg_dca_data_im_7_0_lsb 0
- #define xd_r_reg_dca_data_im_10_8 0xA176
- #define reg_dca_data_im_10_8_pos 0
- #define reg_dca_data_im_10_8_len 3
- #define reg_dca_data_im_10_8_lsb 8
- #define xd_r_reg_dca_data_h2_7_0 0xA178
- #define reg_dca_data_h2_7_0_pos 0
- #define reg_dca_data_h2_7_0_len 8
- #define reg_dca_data_h2_7_0_lsb 0
- #define xd_r_reg_dca_data_h2_9_8 0xA179
- #define reg_dca_data_h2_9_8_pos 0
- #define reg_dca_data_h2_9_8_len 2
- #define reg_dca_data_h2_9_8_lsb 8
- #define xd_p_reg_f_adc_7_0 0xA180
- #define reg_f_adc_7_0_pos 0
- #define reg_f_adc_7_0_len 8
- #define reg_f_adc_7_0_lsb 0
- #define xd_p_reg_f_adc_15_8 0xA181
- #define reg_f_adc_15_8_pos 0
- #define reg_f_adc_15_8_len 8
- #define reg_f_adc_15_8_lsb 8
- #define xd_p_reg_f_adc_23_16 0xA182
- #define reg_f_adc_23_16_pos 0
- #define reg_f_adc_23_16_len 8
- #define reg_f_adc_23_16_lsb 16
- #define xd_r_intp_mu_7_0 0xA190
- #define intp_mu_7_0_pos 0
- #define intp_mu_7_0_len 8
- #define intp_mu_7_0_lsb 0
- #define xd_r_intp_mu_15_8 0xA191
- #define intp_mu_15_8_pos 0
- #define intp_mu_15_8_len 8
- #define intp_mu_15_8_lsb 8
- #define xd_r_intp_mu_19_16 0xA192
- #define intp_mu_19_16_pos 0
- #define intp_mu_19_16_len 4
- #define intp_mu_19_16_lsb 16
- #define xd_p_reg_agc_rst 0xA1A0
- #define reg_agc_rst_pos 0
- #define reg_agc_rst_len 1
- #define reg_agc_rst_lsb 0
- #define xd_p_rf_agc_en 0xA1A0
- #define rf_agc_en_pos 1
- #define rf_agc_en_len 1
- #define rf_agc_en_lsb 0
- #define xd_p_rf_agc_dis 0xA1A0
- #define rf_agc_dis_pos 2
- #define rf_agc_dis_len 1
- #define rf_agc_dis_lsb 0
- #define xd_p_if_agc_rst 0xA1A0
- #define if_agc_rst_pos 3
- #define if_agc_rst_len 1
- #define if_agc_rst_lsb 0
- #define xd_p_if_agc_en 0xA1A0
- #define if_agc_en_pos 4
- #define if_agc_en_len 1
- #define if_agc_en_lsb 0
- #define xd_p_if_agc_dis 0xA1A0
- #define if_agc_dis_pos 5
- #define if_agc_dis_len 1
- #define if_agc_dis_lsb 0
- #define xd_p_agc_lock 0xA1A0
- #define agc_lock_pos 6
- #define agc_lock_len 1
- #define agc_lock_lsb 0
- #define xd_p_reg_tinr_rst 0xA1A1
- #define reg_tinr_rst_pos 0
- #define reg_tinr_rst_len 1
- #define reg_tinr_rst_lsb 0
- #define xd_p_reg_tinr_en 0xA1A1
- #define reg_tinr_en_pos 1
- #define reg_tinr_en_len 1
- #define reg_tinr_en_lsb 0
- #define xd_p_reg_ccifs_en 0xA1A2
- #define reg_ccifs_en_pos 0
- #define reg_ccifs_en_len 1
- #define reg_ccifs_en_lsb 0
- #define xd_p_reg_ccifs_dis 0xA1A2
- #define reg_ccifs_dis_pos 1
- #define reg_ccifs_dis_len 1
- #define reg_ccifs_dis_lsb 0
- #define xd_p_reg_ccifs_rst 0xA1A2
- #define reg_ccifs_rst_pos 2
- #define reg_ccifs_rst_len 1
- #define reg_ccifs_rst_lsb 0
- #define xd_p_reg_ccifs_byp 0xA1A2
- #define reg_ccifs_byp_pos 3
- #define reg_ccifs_byp_len 1
- #define reg_ccifs_byp_lsb 0
- #define xd_p_reg_ccif_en 0xA1A3
- #define reg_ccif_en_pos 0
- #define reg_ccif_en_len 1
- #define reg_ccif_en_lsb 0
- #define xd_p_reg_ccif_dis 0xA1A3
- #define reg_ccif_dis_pos 1
- #define reg_ccif_dis_len 1
- #define reg_ccif_dis_lsb 0
- #define xd_p_reg_ccif_rst 0xA1A3
- #define reg_ccif_rst_pos 2
- #define reg_ccif_rst_len 1
- #define reg_ccif_rst_lsb 0
- #define xd_p_reg_ccif_byp 0xA1A3
- #define reg_ccif_byp_pos 3
- #define reg_ccif_byp_len 1
- #define reg_ccif_byp_lsb 0
- #define xd_p_dagc1_rst 0xA1A4
- #define dagc1_rst_pos 0
- #define dagc1_rst_len 1
- #define dagc1_rst_lsb 0
- #define xd_p_dagc1_en 0xA1A4
- #define dagc1_en_pos 1
- #define dagc1_en_len 1
- #define dagc1_en_lsb 0
- #define xd_p_dagc1_mode 0xA1A4
- #define dagc1_mode_pos 2
- #define dagc1_mode_len 2
- #define dagc1_mode_lsb 0
- #define xd_p_dagc1_done 0xA1A4
- #define dagc1_done_pos 4
- #define dagc1_done_len 1
- #define dagc1_done_lsb 0
- #define xd_p_ccid_rst 0xA1A5
- #define ccid_rst_pos 0
- #define ccid_rst_len 1
- #define ccid_rst_lsb 0
- #define xd_p_ccid_en 0xA1A5
- #define ccid_en_pos 1
- #define ccid_en_len 1
- #define ccid_en_lsb 0
- #define xd_p_ccid_mode 0xA1A5
- #define ccid_mode_pos 2
- #define ccid_mode_len 2
- #define ccid_mode_lsb 0
- #define xd_p_ccid_done 0xA1A5
- #define ccid_done_pos 4
- #define ccid_done_len 1
- #define ccid_done_lsb 0
- #define xd_r_ccid_deted 0xA1A5
- #define ccid_deted_pos 5
- #define ccid_deted_len 1
- #define ccid_deted_lsb 0
- #define xd_p_ccid2_en 0xA1A5
- #define ccid2_en_pos 6
- #define ccid2_en_len 1
- #define ccid2_en_lsb 0
- #define xd_p_ccid2_done 0xA1A5
- #define ccid2_done_pos 7
- #define ccid2_done_len 1
- #define ccid2_done_lsb 0
- #define xd_p_reg_bfs_en 0xA1A6
- #define reg_bfs_en_pos 0
- #define reg_bfs_en_len 1
- #define reg_bfs_en_lsb 0
- #define xd_p_reg_bfs_dis 0xA1A6
- #define reg_bfs_dis_pos 1
- #define reg_bfs_dis_len 1
- #define reg_bfs_dis_lsb 0
- #define xd_p_reg_bfs_rst 0xA1A6
- #define reg_bfs_rst_pos 2
- #define reg_bfs_rst_len 1
- #define reg_bfs_rst_lsb 0
- #define xd_p_reg_bfs_byp 0xA1A6
- #define reg_bfs_byp_pos 3
- #define reg_bfs_byp_len 1
- #define reg_bfs_byp_lsb 0
- #define xd_p_reg_antif_en 0xA1A7
- #define reg_antif_en_pos 0
- #define reg_antif_en_len 1
- #define reg_antif_en_lsb 0
- #define xd_p_reg_antif_dis 0xA1A7
- #define reg_antif_dis_pos 1
- #define reg_antif_dis_len 1
- #define reg_antif_dis_lsb 0
- #define xd_p_reg_antif_rst 0xA1A7
- #define reg_antif_rst_pos 2
- #define reg_antif_rst_len 1
- #define reg_antif_rst_lsb 0
- #define xd_p_reg_antif_byp 0xA1A7
- #define reg_antif_byp_pos 3
- #define reg_antif_byp_len 1
- #define reg_antif_byp_lsb 0
- #define xd_p_intp_en 0xA1A8
- #define intp_en_pos 0
- #define intp_en_len 1
- #define intp_en_lsb 0
- #define xd_p_intp_dis 0xA1A8
- #define intp_dis_pos 1
- #define intp_dis_len 1
- #define intp_dis_lsb 0
- #define xd_p_intp_rst 0xA1A8
- #define intp_rst_pos 2
- #define intp_rst_len 1
- #define intp_rst_lsb 0
- #define xd_p_intp_byp 0xA1A8
- #define intp_byp_pos 3
- #define intp_byp_len 1
- #define intp_byp_lsb 0
- #define xd_p_reg_acif_en 0xA1A9
- #define reg_acif_en_pos 0
- #define reg_acif_en_len 1
- #define reg_acif_en_lsb 0
- #define xd_p_reg_acif_dis 0xA1A9
- #define reg_acif_dis_pos 1
- #define reg_acif_dis_len 1
- #define reg_acif_dis_lsb 0
- #define xd_p_reg_acif_rst 0xA1A9
- #define reg_acif_rst_pos 2
- #define reg_acif_rst_len 1
- #define reg_acif_rst_lsb 0
- #define xd_p_reg_acif_byp 0xA1A9
- #define reg_acif_byp_pos 3
- #define reg_acif_byp_len 1
- #define reg_acif_byp_lsb 0
- #define xd_p_reg_acif_sync_mode 0xA1A9
- #define reg_acif_sync_mode_pos 4
- #define reg_acif_sync_mode_len 1
- #define reg_acif_sync_mode_lsb 0
- #define xd_p_dagc2_rst 0xA1AA
- #define dagc2_rst_pos 0
- #define dagc2_rst_len 1
- #define dagc2_rst_lsb 0
- #define xd_p_dagc2_en 0xA1AA
- #define dagc2_en_pos 1
- #define dagc2_en_len 1
- #define dagc2_en_lsb 0
- #define xd_p_dagc2_mode 0xA1AA
- #define dagc2_mode_pos 2
- #define dagc2_mode_len 2
- #define dagc2_mode_lsb 0
- #define xd_p_dagc2_done 0xA1AA
- #define dagc2_done_pos 4
- #define dagc2_done_len 1
- #define dagc2_done_lsb 0
- #define xd_p_reg_dca_en 0xA1AB
- #define reg_dca_en_pos 0
- #define reg_dca_en_len 1
- #define reg_dca_en_lsb 0
- #define xd_p_dagc2_accumulate_num_2k_7_0 0xA1C0
- #define dagc2_accumulate_num_2k_7_0_pos 0
- #define dagc2_accumulate_num_2k_7_0_len 8
- #define dagc2_accumulate_num_2k_7_0_lsb 0
- #define xd_p_dagc2_accumulate_num_2k_12_8 0xA1C1
- #define dagc2_accumulate_num_2k_12_8_pos 0
- #define dagc2_accumulate_num_2k_12_8_len 5
- #define dagc2_accumulate_num_2k_12_8_lsb 8
- #define xd_p_dagc2_accumulate_num_8k_7_0 0xA1C2
- #define dagc2_accumulate_num_8k_7_0_pos 0
- #define dagc2_accumulate_num_8k_7_0_len 8
- #define dagc2_accumulate_num_8k_7_0_lsb 0
- #define xd_p_dagc2_accumulate_num_8k_12_8 0xA1C3
- #define dagc2_accumulate_num_8k_12_8_pos 0
- #define dagc2_accumulate_num_8k_12_8_len 5
- #define dagc2_accumulate_num_8k_12_8_lsb 8
- #define xd_p_dagc2_desired_level_2_0 0xA1C3
- #define dagc2_desired_level_2_0_pos 5
- #define dagc2_desired_level_2_0_len 3
- #define dagc2_desired_level_2_0_lsb 0
- #define xd_p_dagc2_desired_level_8_3 0xA1C4
- #define dagc2_desired_level_8_3_pos 0
- #define dagc2_desired_level_8_3_len 6
- #define dagc2_desired_level_8_3_lsb 3
- #define xd_p_dagc2_apply_delay 0xA1C5
- #define dagc2_apply_delay_pos 0
- #define dagc2_apply_delay_len 7
- #define dagc2_apply_delay_lsb 0
- #define xd_p_dagc2_bypass_scale_ctl 0xA1C6
- #define dagc2_bypass_scale_ctl_pos 0
- #define dagc2_bypass_scale_ctl_len 3
- #define dagc2_bypass_scale_ctl_lsb 0
- #define xd_p_dagc2_programmable_shift1 0xA1C7
- #define dagc2_programmable_shift1_pos 0
- #define dagc2_programmable_shift1_len 8
- #define dagc2_programmable_shift1_lsb 0
- #define xd_p_dagc2_programmable_shift2 0xA1C8
- #define dagc2_programmable_shift2_pos 0
- #define dagc2_programmable_shift2_len 8
- #define dagc2_programmable_shift2_lsb 0
- #define xd_p_reg_dagc2_in_sat_cnt_7_0 0xA1C9
- #define reg_dagc2_in_sat_cnt_7_0_pos 0
- #define reg_dagc2_in_sat_cnt_7_0_len 8
- #define reg_dagc2_in_sat_cnt_7_0_lsb 0
- #define xd_p_reg_dagc2_in_sat_cnt_15_8 0xA1CA
- #define reg_dagc2_in_sat_cnt_15_8_pos 0
- #define reg_dagc2_in_sat_cnt_15_8_len 8
- #define reg_dagc2_in_sat_cnt_15_8_lsb 8
- #define xd_p_reg_dagc2_in_sat_cnt_23_16 0xA1CB
- #define reg_dagc2_in_sat_cnt_23_16_pos 0
- #define reg_dagc2_in_sat_cnt_23_16_len 8
- #define reg_dagc2_in_sat_cnt_23_16_lsb 16
- #define xd_p_reg_dagc2_in_sat_cnt_31_24 0xA1CC
- #define reg_dagc2_in_sat_cnt_31_24_pos 0
- #define reg_dagc2_in_sat_cnt_31_24_len 8
- #define reg_dagc2_in_sat_cnt_31_24_lsb 24
- #define xd_p_reg_dagc2_out_sat_cnt_7_0 0xA1CD
- #define reg_dagc2_out_sat_cnt_7_0_pos 0
- #define reg_dagc2_out_sat_cnt_7_0_len 8
- #define reg_dagc2_out_sat_cnt_7_0_lsb 0
- #define xd_p_reg_dagc2_out_sat_cnt_15_8 0xA1CE
- #define reg_dagc2_out_sat_cnt_15_8_pos 0
- #define reg_dagc2_out_sat_cnt_15_8_len 8
- #define reg_dagc2_out_sat_cnt_15_8_lsb 8
- #define xd_p_reg_dagc2_out_sat_cnt_23_16 0xA1CF
- #define reg_dagc2_out_sat_cnt_23_16_pos 0
- #define reg_dagc2_out_sat_cnt_23_16_len 8
- #define reg_dagc2_out_sat_cnt_23_16_lsb 16
- #define xd_p_reg_dagc2_out_sat_cnt_31_24 0xA1D0
- #define reg_dagc2_out_sat_cnt_31_24_pos 0
- #define reg_dagc2_out_sat_cnt_31_24_len 8
- #define reg_dagc2_out_sat_cnt_31_24_lsb 24
- #define xd_r_dagc2_multiplier_7_0 0xA1D6
- #define dagc2_multiplier_7_0_pos 0
- #define dagc2_multiplier_7_0_len 8
- #define dagc2_multiplier_7_0_lsb 0
- #define xd_r_dagc2_multiplier_15_8 0xA1D7
- #define dagc2_multiplier_15_8_pos 0
- #define dagc2_multiplier_15_8_len 8
- #define dagc2_multiplier_15_8_lsb 8
- #define xd_r_dagc2_right_shift_bits 0xA1D8
- #define dagc2_right_shift_bits_pos 0
- #define dagc2_right_shift_bits_len 4
- #define dagc2_right_shift_bits_lsb 0
- #define xd_p_cfoe_NS_coeff1_7_0 0xA200
- #define cfoe_NS_coeff1_7_0_pos 0
- #define cfoe_NS_coeff1_7_0_len 8
- #define cfoe_NS_coeff1_7_0_lsb 0
- #define xd_p_cfoe_NS_coeff1_15_8 0xA201
- #define cfoe_NS_coeff1_15_8_pos 0
- #define cfoe_NS_coeff1_15_8_len 8
- #define cfoe_NS_coeff1_15_8_lsb 8
- #define xd_p_cfoe_NS_coeff1_23_16 0xA202
- #define cfoe_NS_coeff1_23_16_pos 0
- #define cfoe_NS_coeff1_23_16_len 8
- #define cfoe_NS_coeff1_23_16_lsb 16
- #define xd_p_cfoe_NS_coeff1_25_24 0xA203
- #define cfoe_NS_coeff1_25_24_pos 0
- #define cfoe_NS_coeff1_25_24_len 2
- #define cfoe_NS_coeff1_25_24_lsb 24
- #define xd_p_cfoe_NS_coeff2_5_0 0xA203
- #define cfoe_NS_coeff2_5_0_pos 2
- #define cfoe_NS_coeff2_5_0_len 6
- #define cfoe_NS_coeff2_5_0_lsb 0
- #define xd_p_cfoe_NS_coeff2_13_6 0xA204
- #define cfoe_NS_coeff2_13_6_pos 0
- #define cfoe_NS_coeff2_13_6_len 8
- #define cfoe_NS_coeff2_13_6_lsb 6
- #define xd_p_cfoe_NS_coeff2_21_14 0xA205
- #define cfoe_NS_coeff2_21_14_pos 0
- #define cfoe_NS_coeff2_21_14_len 8
- #define cfoe_NS_coeff2_21_14_lsb 14
- #define xd_p_cfoe_NS_coeff2_24_22 0xA206
- #define cfoe_NS_coeff2_24_22_pos 0
- #define cfoe_NS_coeff2_24_22_len 3
- #define cfoe_NS_coeff2_24_22_lsb 22
- #define xd_p_cfoe_lf_c1_4_0 0xA206
- #define cfoe_lf_c1_4_0_pos 3
- #define cfoe_lf_c1_4_0_len 5
- #define cfoe_lf_c1_4_0_lsb 0
- #define xd_p_cfoe_lf_c1_12_5 0xA207
- #define cfoe_lf_c1_12_5_pos 0
- #define cfoe_lf_c1_12_5_len 8
- #define cfoe_lf_c1_12_5_lsb 5
- #define xd_p_cfoe_lf_c1_20_13 0xA208
- #define cfoe_lf_c1_20_13_pos 0
- #define cfoe_lf_c1_20_13_len 8
- #define cfoe_lf_c1_20_13_lsb 13
- #define xd_p_cfoe_lf_c1_25_21 0xA209
- #define cfoe_lf_c1_25_21_pos 0
- #define cfoe_lf_c1_25_21_len 5
- #define cfoe_lf_c1_25_21_lsb 21
- #define xd_p_cfoe_lf_c2_2_0 0xA209
- #define cfoe_lf_c2_2_0_pos 5
- #define cfoe_lf_c2_2_0_len 3
- #define cfoe_lf_c2_2_0_lsb 0
- #define xd_p_cfoe_lf_c2_10_3 0xA20A
- #define cfoe_lf_c2_10_3_pos 0
- #define cfoe_lf_c2_10_3_len 8
- #define cfoe_lf_c2_10_3_lsb 3
- #define xd_p_cfoe_lf_c2_18_11 0xA20B
- #define cfoe_lf_c2_18_11_pos 0
- #define cfoe_lf_c2_18_11_len 8
- #define cfoe_lf_c2_18_11_lsb 11
- #define xd_p_cfoe_lf_c2_25_19 0xA20C
- #define cfoe_lf_c2_25_19_pos 0
- #define cfoe_lf_c2_25_19_len 7
- #define cfoe_lf_c2_25_19_lsb 19
- #define xd_p_cfoe_ifod_7_0 0xA20D
- #define cfoe_ifod_7_0_pos 0
- #define cfoe_ifod_7_0_len 8
- #define cfoe_ifod_7_0_lsb 0
- #define xd_p_cfoe_ifod_10_8 0xA20E
- #define cfoe_ifod_10_8_pos 0
- #define cfoe_ifod_10_8_len 3
- #define cfoe_ifod_10_8_lsb 8
- #define xd_p_cfoe_Divg_ctr_th 0xA20E
- #define cfoe_Divg_ctr_th_pos 4
- #define cfoe_Divg_ctr_th_len 4
- #define cfoe_Divg_ctr_th_lsb 0
- #define xd_p_cfoe_FOT_divg_th 0xA20F
- #define cfoe_FOT_divg_th_pos 0
- #define cfoe_FOT_divg_th_len 8
- #define cfoe_FOT_divg_th_lsb 0
- #define xd_p_cfoe_FOT_cnvg_th 0xA210
- #define cfoe_FOT_cnvg_th_pos 0
- #define cfoe_FOT_cnvg_th_len 8
- #define cfoe_FOT_cnvg_th_lsb 0
- #define xd_p_reg_cfoe_offset_7_0 0xA211
- #define reg_cfoe_offset_7_0_pos 0
- #define reg_cfoe_offset_7_0_len 8
- #define reg_cfoe_offset_7_0_lsb 0
- #define xd_p_reg_cfoe_offset_9_8 0xA212
- #define reg_cfoe_offset_9_8_pos 0
- #define reg_cfoe_offset_9_8_len 2
- #define reg_cfoe_offset_9_8_lsb 8
- #define xd_p_reg_cfoe_ifoe_sign_corr 0xA212
- #define reg_cfoe_ifoe_sign_corr_pos 2
- #define reg_cfoe_ifoe_sign_corr_len 1
- #define reg_cfoe_ifoe_sign_corr_lsb 0
- #define xd_r_cfoe_fot_LF_output_7_0 0xA218
- #define cfoe_fot_LF_output_7_0_pos 0
- #define cfoe_fot_LF_output_7_0_len 8
- #define cfoe_fot_LF_output_7_0_lsb 0
- #define xd_r_cfoe_fot_LF_output_15_8 0xA219
- #define cfoe_fot_LF_output_15_8_pos 0
- #define cfoe_fot_LF_output_15_8_len 8
- #define cfoe_fot_LF_output_15_8_lsb 8
- #define xd_r_cfoe_ifo_metric_7_0 0xA21A
- #define cfoe_ifo_metric_7_0_pos 0
- #define cfoe_ifo_metric_7_0_len 8
- #define cfoe_ifo_metric_7_0_lsb 0
- #define xd_r_cfoe_ifo_metric_15_8 0xA21B
- #define cfoe_ifo_metric_15_8_pos 0
- #define cfoe_ifo_metric_15_8_len 8
- #define cfoe_ifo_metric_15_8_lsb 8
- #define xd_r_cfoe_ifo_metric_23_16 0xA21C
- #define cfoe_ifo_metric_23_16_pos 0
- #define cfoe_ifo_metric_23_16_len 8
- #define cfoe_ifo_metric_23_16_lsb 16
- #define xd_p_ste_Nu 0xA220
- #define ste_Nu_pos 0
- #define ste_Nu_len 2
- #define ste_Nu_lsb 0
- #define xd_p_ste_GI 0xA220
- #define ste_GI_pos 2
- #define ste_GI_len 3
- #define ste_GI_lsb 0
- #define xd_p_ste_symbol_num 0xA221
- #define ste_symbol_num_pos 0
- #define ste_symbol_num_len 2
- #define ste_symbol_num_lsb 0
- #define xd_p_ste_sample_num 0xA221
- #define ste_sample_num_pos 2
- #define ste_sample_num_len 2
- #define ste_sample_num_lsb 0
- #define xd_p_reg_ste_buf_en 0xA221
- #define reg_ste_buf_en_pos 7
- #define reg_ste_buf_en_len 1
- #define reg_ste_buf_en_lsb 0
- #define xd_p_ste_FFT_offset_7_0 0xA222
- #define ste_FFT_offset_7_0_pos 0
- #define ste_FFT_offset_7_0_len 8
- #define ste_FFT_offset_7_0_lsb 0
- #define xd_p_ste_FFT_offset_11_8 0xA223
- #define ste_FFT_offset_11_8_pos 0
- #define ste_FFT_offset_11_8_len 4
- #define ste_FFT_offset_11_8_lsb 8
- #define xd_p_reg_ste_tstmod 0xA223
- #define reg_ste_tstmod_pos 5
- #define reg_ste_tstmod_len 1
- #define reg_ste_tstmod_lsb 0
- #define xd_p_ste_adv_start_7_0 0xA224
- #define ste_adv_start_7_0_pos 0
- #define ste_adv_start_7_0_len 8
- #define ste_adv_start_7_0_lsb 0
- #define xd_p_ste_adv_start_10_8 0xA225
- #define ste_adv_start_10_8_pos 0
- #define ste_adv_start_10_8_len 3
- #define ste_adv_start_10_8_lsb 8
- #define xd_p_ste_adv_stop 0xA226
- #define ste_adv_stop_pos 0
- #define ste_adv_stop_len 8
- #define ste_adv_stop_lsb 0
- #define xd_r_ste_P_value_7_0 0xA228
- #define ste_P_value_7_0_pos 0
- #define ste_P_value_7_0_len 8
- #define ste_P_value_7_0_lsb 0
- #define xd_r_ste_P_value_10_8 0xA229
- #define ste_P_value_10_8_pos 0
- #define ste_P_value_10_8_len 3
- #define ste_P_value_10_8_lsb 8
- #define xd_r_ste_M_value_7_0 0xA22A
- #define ste_M_value_7_0_pos 0
- #define ste_M_value_7_0_len 8
- #define ste_M_value_7_0_lsb 0
- #define xd_r_ste_M_value_10_8 0xA22B
- #define ste_M_value_10_8_pos 0
- #define ste_M_value_10_8_len 3
- #define ste_M_value_10_8_lsb 8
- #define xd_r_ste_H1 0xA22C
- #define ste_H1_pos 0
- #define ste_H1_len 7
- #define ste_H1_lsb 0
- #define xd_r_ste_H2 0xA22D
- #define ste_H2_pos 0
- #define ste_H2_len 7
- #define ste_H2_lsb 0
- #define xd_r_ste_H3 0xA22E
- #define ste_H3_pos 0
- #define ste_H3_len 7
- #define ste_H3_lsb 0
- #define xd_r_ste_H4 0xA22F
- #define ste_H4_pos 0
- #define ste_H4_len 7
- #define ste_H4_lsb 0
- #define xd_r_ste_Corr_value_I_7_0 0xA230
- #define ste_Corr_value_I_7_0_pos 0
- #define ste_Corr_value_I_7_0_len 8
- #define ste_Corr_value_I_7_0_lsb 0
- #define xd_r_ste_Corr_value_I_15_8 0xA231
- #define ste_Corr_value_I_15_8_pos 0
- #define ste_Corr_value_I_15_8_len 8
- #define ste_Corr_value_I_15_8_lsb 8
- #define xd_r_ste_Corr_value_I_23_16 0xA232
- #define ste_Corr_value_I_23_16_pos 0
- #define ste_Corr_value_I_23_16_len 8
- #define ste_Corr_value_I_23_16_lsb 16
- #define xd_r_ste_Corr_value_I_27_24 0xA233
- #define ste_Corr_value_I_27_24_pos 0
- #define ste_Corr_value_I_27_24_len 4
- #define ste_Corr_value_I_27_24_lsb 24
- #define xd_r_ste_Corr_value_Q_7_0 0xA234
- #define ste_Corr_value_Q_7_0_pos 0
- #define ste_Corr_value_Q_7_0_len 8
- #define ste_Corr_value_Q_7_0_lsb 0
- #define xd_r_ste_Corr_value_Q_15_8 0xA235
- #define ste_Corr_value_Q_15_8_pos 0
- #define ste_Corr_value_Q_15_8_len 8
- #define ste_Corr_value_Q_15_8_lsb 8
- #define xd_r_ste_Corr_value_Q_23_16 0xA236
- #define ste_Corr_value_Q_23_16_pos 0
- #define ste_Corr_value_Q_23_16_len 8
- #define ste_Corr_value_Q_23_16_lsb 16
- #define xd_r_ste_Corr_value_Q_27_24 0xA237
- #define ste_Corr_value_Q_27_24_pos 0
- #define ste_Corr_value_Q_27_24_len 4
- #define ste_Corr_value_Q_27_24_lsb 24
- #define xd_r_ste_J_num_7_0 0xA238
- #define ste_J_num_7_0_pos 0
- #define ste_J_num_7_0_len 8
- #define ste_J_num_7_0_lsb 0
- #define xd_r_ste_J_num_15_8 0xA239
- #define ste_J_num_15_8_pos 0
- #define ste_J_num_15_8_len 8
- #define ste_J_num_15_8_lsb 8
- #define xd_r_ste_J_num_23_16 0xA23A
- #define ste_J_num_23_16_pos 0
- #define ste_J_num_23_16_len 8
- #define ste_J_num_23_16_lsb 16
- #define xd_r_ste_J_num_31_24 0xA23B
- #define ste_J_num_31_24_pos 0
- #define ste_J_num_31_24_len 8
- #define ste_J_num_31_24_lsb 24
- #define xd_r_ste_J_den_7_0 0xA23C
- #define ste_J_den_7_0_pos 0
- #define ste_J_den_7_0_len 8
- #define ste_J_den_7_0_lsb 0
- #define xd_r_ste_J_den_15_8 0xA23D
- #define ste_J_den_15_8_pos 0
- #define ste_J_den_15_8_len 8
- #define ste_J_den_15_8_lsb 8
- #define xd_r_ste_J_den_18_16 0xA23E
- #define ste_J_den_18_16_pos 0
- #define ste_J_den_18_16_len 3
- #define ste_J_den_18_16_lsb 16
- #define xd_r_ste_Beacon_Indicator 0xA23E
- #define ste_Beacon_Indicator_pos 4
- #define ste_Beacon_Indicator_len 1
- #define ste_Beacon_Indicator_lsb 0
- #define xd_r_tpsd_Frame_Num 0xA250
- #define tpsd_Frame_Num_pos 0
- #define tpsd_Frame_Num_len 2
- #define tpsd_Frame_Num_lsb 0
- #define xd_r_tpsd_Constel 0xA250
- #define tpsd_Constel_pos 2
- #define tpsd_Constel_len 2
- #define tpsd_Constel_lsb 0
- #define xd_r_tpsd_GI 0xA250
- #define tpsd_GI_pos 4
- #define tpsd_GI_len 2
- #define tpsd_GI_lsb 0
- #define xd_r_tpsd_Mode 0xA250
- #define tpsd_Mode_pos 6
- #define tpsd_Mode_len 2
- #define tpsd_Mode_lsb 0
- #define xd_r_tpsd_CR_HP 0xA251
- #define tpsd_CR_HP_pos 0
- #define tpsd_CR_HP_len 3
- #define tpsd_CR_HP_lsb 0
- #define xd_r_tpsd_CR_LP 0xA251
- #define tpsd_CR_LP_pos 3
- #define tpsd_CR_LP_len 3
- #define tpsd_CR_LP_lsb 0
- #define xd_r_tpsd_Hie 0xA252
- #define tpsd_Hie_pos 0
- #define tpsd_Hie_len 3
- #define tpsd_Hie_lsb 0
- #define xd_r_tpsd_Res_Bits 0xA252
- #define tpsd_Res_Bits_pos 3
- #define tpsd_Res_Bits_len 5
- #define tpsd_Res_Bits_lsb 0
- #define xd_r_tpsd_Res_Bits_0 0xA253
- #define tpsd_Res_Bits_0_pos 0
- #define tpsd_Res_Bits_0_len 1
- #define tpsd_Res_Bits_0_lsb 0
- #define xd_r_tpsd_LengthInd 0xA253
- #define tpsd_LengthInd_pos 1
- #define tpsd_LengthInd_len 6
- #define tpsd_LengthInd_lsb 0
- #define xd_r_tpsd_Cell_Id_7_0 0xA254
- #define tpsd_Cell_Id_7_0_pos 0
- #define tpsd_Cell_Id_7_0_len 8
- #define tpsd_Cell_Id_7_0_lsb 0
- #define xd_r_tpsd_Cell_Id_15_8 0xA255
- #define tpsd_Cell_Id_15_8_pos 0
- #define tpsd_Cell_Id_15_8_len 8
- #define tpsd_Cell_Id_15_8_lsb 0
- #define xd_p_reg_fft_mask_tone0_7_0 0xA260
- #define reg_fft_mask_tone0_7_0_pos 0
- #define reg_fft_mask_tone0_7_0_len 8
- #define reg_fft_mask_tone0_7_0_lsb 0
- #define xd_p_reg_fft_mask_tone0_12_8 0xA261
- #define reg_fft_mask_tone0_12_8_pos 0
- #define reg_fft_mask_tone0_12_8_len 5
- #define reg_fft_mask_tone0_12_8_lsb 8
- #define xd_p_reg_fft_mask_tone1_7_0 0xA262
- #define reg_fft_mask_tone1_7_0_pos 0
- #define reg_fft_mask_tone1_7_0_len 8
- #define reg_fft_mask_tone1_7_0_lsb 0
- #define xd_p_reg_fft_mask_tone1_12_8 0xA263
- #define reg_fft_mask_tone1_12_8_pos 0
- #define reg_fft_mask_tone1_12_8_len 5
- #define reg_fft_mask_tone1_12_8_lsb 8
- #define xd_p_reg_fft_mask_tone2_7_0 0xA264
- #define reg_fft_mask_tone2_7_0_pos 0
- #define reg_fft_mask_tone2_7_0_len 8
- #define reg_fft_mask_tone2_7_0_lsb 0
- #define xd_p_reg_fft_mask_tone2_12_8 0xA265
- #define reg_fft_mask_tone2_12_8_pos 0
- #define reg_fft_mask_tone2_12_8_len 5
- #define reg_fft_mask_tone2_12_8_lsb 8
- #define xd_p_reg_fft_mask_tone3_7_0 0xA266
- #define reg_fft_mask_tone3_7_0_pos 0
- #define reg_fft_mask_tone3_7_0_len 8
- #define reg_fft_mask_tone3_7_0_lsb 0
- #define xd_p_reg_fft_mask_tone3_12_8 0xA267
- #define reg_fft_mask_tone3_12_8_pos 0
- #define reg_fft_mask_tone3_12_8_len 5
- #define reg_fft_mask_tone3_12_8_lsb 8
- #define xd_p_reg_fft_mask_from0_7_0 0xA268
- #define reg_fft_mask_from0_7_0_pos 0
- #define reg_fft_mask_from0_7_0_len 8
- #define reg_fft_mask_from0_7_0_lsb 0
- #define xd_p_reg_fft_mask_from0_12_8 0xA269
- #define reg_fft_mask_from0_12_8_pos 0
- #define reg_fft_mask_from0_12_8_len 5
- #define reg_fft_mask_from0_12_8_lsb 8
- #define xd_p_reg_fft_mask_to0_7_0 0xA26A
- #define reg_fft_mask_to0_7_0_pos 0
- #define reg_fft_mask_to0_7_0_len 8
- #define reg_fft_mask_to0_7_0_lsb 0
- #define xd_p_reg_fft_mask_to0_12_8 0xA26B
- #define reg_fft_mask_to0_12_8_pos 0
- #define reg_fft_mask_to0_12_8_len 5
- #define reg_fft_mask_to0_12_8_lsb 8
- #define xd_p_reg_fft_mask_from1_7_0 0xA26C
- #define reg_fft_mask_from1_7_0_pos 0
- #define reg_fft_mask_from1_7_0_len 8
- #define reg_fft_mask_from1_7_0_lsb 0
- #define xd_p_reg_fft_mask_from1_12_8 0xA26D
- #define reg_fft_mask_from1_12_8_pos 0
- #define reg_fft_mask_from1_12_8_len 5
- #define reg_fft_mask_from1_12_8_lsb 8
- #define xd_p_reg_fft_mask_to1_7_0 0xA26E
- #define reg_fft_mask_to1_7_0_pos 0
- #define reg_fft_mask_to1_7_0_len 8
- #define reg_fft_mask_to1_7_0_lsb 0
- #define xd_p_reg_fft_mask_to1_12_8 0xA26F
- #define reg_fft_mask_to1_12_8_pos 0
- #define reg_fft_mask_to1_12_8_len 5
- #define reg_fft_mask_to1_12_8_lsb 8
- #define xd_p_reg_cge_idx0_7_0 0xA280
- #define reg_cge_idx0_7_0_pos 0
- #define reg_cge_idx0_7_0_len 8
- #define reg_cge_idx0_7_0_lsb 0
- #define xd_p_reg_cge_idx0_12_8 0xA281
- #define reg_cge_idx0_12_8_pos 0
- #define reg_cge_idx0_12_8_len 5
- #define reg_cge_idx0_12_8_lsb 8
- #define xd_p_reg_cge_idx1_7_0 0xA282
- #define reg_cge_idx1_7_0_pos 0
- #define reg_cge_idx1_7_0_len 8
- #define reg_cge_idx1_7_0_lsb 0
- #define xd_p_reg_cge_idx1_12_8 0xA283
- #define reg_cge_idx1_12_8_pos 0
- #define reg_cge_idx1_12_8_len 5
- #define reg_cge_idx1_12_8_lsb 8
- #define xd_p_reg_cge_idx2_7_0 0xA284
- #define reg_cge_idx2_7_0_pos 0
- #define reg_cge_idx2_7_0_len 8
- #define reg_cge_idx2_7_0_lsb 0
- #define xd_p_reg_cge_idx2_12_8 0xA285
- #define reg_cge_idx2_12_8_pos 0
- #define reg_cge_idx2_12_8_len 5
- #define reg_cge_idx2_12_8_lsb 8
- #define xd_p_reg_cge_idx3_7_0 0xA286
- #define reg_cge_idx3_7_0_pos 0
- #define reg_cge_idx3_7_0_len 8
- #define reg_cge_idx3_7_0_lsb 0
- #define xd_p_reg_cge_idx3_12_8 0xA287
- #define reg_cge_idx3_12_8_pos 0
- #define reg_cge_idx3_12_8_len 5
- #define reg_cge_idx3_12_8_lsb 8
- #define xd_p_reg_cge_idx4_7_0 0xA288
- #define reg_cge_idx4_7_0_pos 0
- #define reg_cge_idx4_7_0_len 8
- #define reg_cge_idx4_7_0_lsb 0
- #define xd_p_reg_cge_idx4_12_8 0xA289
- #define reg_cge_idx4_12_8_pos 0
- #define reg_cge_idx4_12_8_len 5
- #define reg_cge_idx4_12_8_lsb 8
- #define xd_p_reg_cge_idx5_7_0 0xA28A
- #define reg_cge_idx5_7_0_pos 0
- #define reg_cge_idx5_7_0_len 8
- #define reg_cge_idx5_7_0_lsb 0
- #define xd_p_reg_cge_idx5_12_8 0xA28B
- #define reg_cge_idx5_12_8_pos 0
- #define reg_cge_idx5_12_8_len 5
- #define reg_cge_idx5_12_8_lsb 8
- #define xd_p_reg_cge_idx6_7_0 0xA28C
- #define reg_cge_idx6_7_0_pos 0
- #define reg_cge_idx6_7_0_len 8
- #define reg_cge_idx6_7_0_lsb 0
- #define xd_p_reg_cge_idx6_12_8 0xA28D
- #define reg_cge_idx6_12_8_pos 0
- #define reg_cge_idx6_12_8_len 5
- #define reg_cge_idx6_12_8_lsb 8
- #define xd_p_reg_cge_idx7_7_0 0xA28E
- #define reg_cge_idx7_7_0_pos 0
- #define reg_cge_idx7_7_0_len 8
- #define reg_cge_idx7_7_0_lsb 0
- #define xd_p_reg_cge_idx7_12_8 0xA28F
- #define reg_cge_idx7_12_8_pos 0
- #define reg_cge_idx7_12_8_len 5
- #define reg_cge_idx7_12_8_lsb 8
- #define xd_p_reg_cge_idx8_7_0 0xA290
- #define reg_cge_idx8_7_0_pos 0
- #define reg_cge_idx8_7_0_len 8
- #define reg_cge_idx8_7_0_lsb 0
- #define xd_p_reg_cge_idx8_12_8 0xA291
- #define reg_cge_idx8_12_8_pos 0
- #define reg_cge_idx8_12_8_len 5
- #define reg_cge_idx8_12_8_lsb 8
- #define xd_p_reg_cge_idx9_7_0 0xA292
- #define reg_cge_idx9_7_0_pos 0
- #define reg_cge_idx9_7_0_len 8
- #define reg_cge_idx9_7_0_lsb 0
- #define xd_p_reg_cge_idx9_12_8 0xA293
- #define reg_cge_idx9_12_8_pos 0
- #define reg_cge_idx9_12_8_len 5
- #define reg_cge_idx9_12_8_lsb 8
- #define xd_p_reg_cge_idx10_7_0 0xA294
- #define reg_cge_idx10_7_0_pos 0
- #define reg_cge_idx10_7_0_len 8
- #define reg_cge_idx10_7_0_lsb 0
- #define xd_p_reg_cge_idx10_12_8 0xA295
- #define reg_cge_idx10_12_8_pos 0
- #define reg_cge_idx10_12_8_len 5
- #define reg_cge_idx10_12_8_lsb 8
- #define xd_p_reg_cge_idx11_7_0 0xA296
- #define reg_cge_idx11_7_0_pos 0
- #define reg_cge_idx11_7_0_len 8
- #define reg_cge_idx11_7_0_lsb 0
- #define xd_p_reg_cge_idx11_12_8 0xA297
- #define reg_cge_idx11_12_8_pos 0
- #define reg_cge_idx11_12_8_len 5
- #define reg_cge_idx11_12_8_lsb 8
- #define xd_p_reg_cge_idx12_7_0 0xA298
- #define reg_cge_idx12_7_0_pos 0
- #define reg_cge_idx12_7_0_len 8
- #define reg_cge_idx12_7_0_lsb 0
- #define xd_p_reg_cge_idx12_12_8 0xA299
- #define reg_cge_idx12_12_8_pos 0
- #define reg_cge_idx12_12_8_len 5
- #define reg_cge_idx12_12_8_lsb 8
- #define xd_p_reg_cge_idx13_7_0 0xA29A
- #define reg_cge_idx13_7_0_pos 0
- #define reg_cge_idx13_7_0_len 8
- #define reg_cge_idx13_7_0_lsb 0
- #define xd_p_reg_cge_idx13_12_8 0xA29B
- #define reg_cge_idx13_12_8_pos 0
- #define reg_cge_idx13_12_8_len 5
- #define reg_cge_idx13_12_8_lsb 8
- #define xd_p_reg_cge_idx14_7_0 0xA29C
- #define reg_cge_idx14_7_0_pos 0
- #define reg_cge_idx14_7_0_len 8
- #define reg_cge_idx14_7_0_lsb 0
- #define xd_p_reg_cge_idx14_12_8 0xA29D
- #define reg_cge_idx14_12_8_pos 0
- #define reg_cge_idx14_12_8_len 5
- #define reg_cge_idx14_12_8_lsb 8
- #define xd_p_reg_cge_idx15_7_0 0xA29E
- #define reg_cge_idx15_7_0_pos 0
- #define reg_cge_idx15_7_0_len 8
- #define reg_cge_idx15_7_0_lsb 0
- #define xd_p_reg_cge_idx15_12_8 0xA29F
- #define reg_cge_idx15_12_8_pos 0
- #define reg_cge_idx15_12_8_len 5
- #define reg_cge_idx15_12_8_lsb 8
- #define xd_r_reg_fft_crc 0xA2A8
- #define reg_fft_crc_pos 0
- #define reg_fft_crc_len 8
- #define reg_fft_crc_lsb 0
- #define xd_p_fd_fft_shift_max 0xA2A9
- #define fd_fft_shift_max_pos 0
- #define fd_fft_shift_max_len 4
- #define fd_fft_shift_max_lsb 0
- #define xd_r_fd_fft_shift 0xA2A9
- #define fd_fft_shift_pos 4
- #define fd_fft_shift_len 4
- #define fd_fft_shift_lsb 0
- #define xd_r_fd_fft_frame_num 0xA2AA
- #define fd_fft_frame_num_pos 0
- #define fd_fft_frame_num_len 2
- #define fd_fft_frame_num_lsb 0
- #define xd_r_fd_fft_symbol_count 0xA2AB
- #define fd_fft_symbol_count_pos 0
- #define fd_fft_symbol_count_len 7
- #define fd_fft_symbol_count_lsb 0
- #define xd_r_reg_fft_idx_max_7_0 0xA2AC
- #define reg_fft_idx_max_7_0_pos 0
- #define reg_fft_idx_max_7_0_len 8
- #define reg_fft_idx_max_7_0_lsb 0
- #define xd_r_reg_fft_idx_max_12_8 0xA2AD
- #define reg_fft_idx_max_12_8_pos 0
- #define reg_fft_idx_max_12_8_len 5
- #define reg_fft_idx_max_12_8_lsb 8
- #define xd_p_reg_cge_program 0xA2AE
- #define reg_cge_program_pos 0
- #define reg_cge_program_len 1
- #define reg_cge_program_lsb 0
- #define xd_p_reg_cge_fixed 0xA2AE
- #define reg_cge_fixed_pos 1
- #define reg_cge_fixed_len 1
- #define reg_cge_fixed_lsb 0
- #define xd_p_reg_fft_rotate_en 0xA2AE
- #define reg_fft_rotate_en_pos 2
- #define reg_fft_rotate_en_len 1
- #define reg_fft_rotate_en_lsb 0
- #define xd_p_reg_fft_rotate_base_4_0 0xA2AE
- #define reg_fft_rotate_base_4_0_pos 3
- #define reg_fft_rotate_base_4_0_len 5
- #define reg_fft_rotate_base_4_0_lsb 0
- #define xd_p_reg_fft_rotate_base_12_5 0xA2AF
- #define reg_fft_rotate_base_12_5_pos 0
- #define reg_fft_rotate_base_12_5_len 8
- #define reg_fft_rotate_base_12_5_lsb 5
- #define xd_p_reg_gp_trigger_fd 0xA2B8
- #define reg_gp_trigger_fd_pos 0
- #define reg_gp_trigger_fd_len 1
- #define reg_gp_trigger_fd_lsb 0
- #define xd_p_reg_trigger_sel_fd 0xA2B8
- #define reg_trigger_sel_fd_pos 1
- #define reg_trigger_sel_fd_len 2
- #define reg_trigger_sel_fd_lsb 0
- #define xd_p_reg_trigger_module_sel_fd 0xA2B9
- #define reg_trigger_module_sel_fd_pos 0
- #define reg_trigger_module_sel_fd_len 6
- #define reg_trigger_module_sel_fd_lsb 0
- #define xd_p_reg_trigger_set_sel_fd 0xA2BA
- #define reg_trigger_set_sel_fd_pos 0
- #define reg_trigger_set_sel_fd_len 6
- #define reg_trigger_set_sel_fd_lsb 0
- #define xd_p_reg_fd_noname_7_0 0xA2BC
- #define reg_fd_noname_7_0_pos 0
- #define reg_fd_noname_7_0_len 8
- #define reg_fd_noname_7_0_lsb 0
- #define xd_p_reg_fd_noname_15_8 0xA2BD
- #define reg_fd_noname_15_8_pos 0
- #define reg_fd_noname_15_8_len 8
- #define reg_fd_noname_15_8_lsb 8
- #define xd_p_reg_fd_noname_23_16 0xA2BE
- #define reg_fd_noname_23_16_pos 0
- #define reg_fd_noname_23_16_len 8
- #define reg_fd_noname_23_16_lsb 16
- #define xd_p_reg_fd_noname_31_24 0xA2BF
- #define reg_fd_noname_31_24_pos 0
- #define reg_fd_noname_31_24_len 8
- #define reg_fd_noname_31_24_lsb 24
- #define xd_r_fd_fpcc_cp_corr_signn 0xA2C0
- #define fd_fpcc_cp_corr_signn_pos 0
- #define fd_fpcc_cp_corr_signn_len 8
- #define fd_fpcc_cp_corr_signn_lsb 0
- #define xd_p_reg_feq_s1 0xA2C1
- #define reg_feq_s1_pos 0
- #define reg_feq_s1_len 5
- #define reg_feq_s1_lsb 0
- #define xd_p_fd_fpcc_cp_corr_tone_th 0xA2C2
- #define fd_fpcc_cp_corr_tone_th_pos 0
- #define fd_fpcc_cp_corr_tone_th_len 6
- #define fd_fpcc_cp_corr_tone_th_lsb 0
- #define xd_p_fd_fpcc_cp_corr_symbol_log_th 0xA2C3
- #define fd_fpcc_cp_corr_symbol_log_th_pos 0
- #define fd_fpcc_cp_corr_symbol_log_th_len 4
- #define fd_fpcc_cp_corr_symbol_log_th_lsb 0
- #define xd_p_fd_fpcc_cp_corr_int 0xA2C4
- #define fd_fpcc_cp_corr_int_pos 0
- #define fd_fpcc_cp_corr_int_len 1
- #define fd_fpcc_cp_corr_int_lsb 0
- #define xd_p_reg_sfoe_ns_7_0 0xA320
- #define reg_sfoe_ns_7_0_pos 0
- #define reg_sfoe_ns_7_0_len 8
- #define reg_sfoe_ns_7_0_lsb 0
- #define xd_p_reg_sfoe_ns_14_8 0xA321
- #define reg_sfoe_ns_14_8_pos 0
- #define reg_sfoe_ns_14_8_len 7
- #define reg_sfoe_ns_14_8_lsb 8
- #define xd_p_reg_sfoe_c1_7_0 0xA322
- #define reg_sfoe_c1_7_0_pos 0
- #define reg_sfoe_c1_7_0_len 8
- #define reg_sfoe_c1_7_0_lsb 0
- #define xd_p_reg_sfoe_c1_15_8 0xA323
- #define reg_sfoe_c1_15_8_pos 0
- #define reg_sfoe_c1_15_8_len 8
- #define reg_sfoe_c1_15_8_lsb 8
- #define xd_p_reg_sfoe_c1_17_16 0xA324
- #define reg_sfoe_c1_17_16_pos 0
- #define reg_sfoe_c1_17_16_len 2
- #define reg_sfoe_c1_17_16_lsb 16
- #define xd_p_reg_sfoe_c2_7_0 0xA325
- #define reg_sfoe_c2_7_0_pos 0
- #define reg_sfoe_c2_7_0_len 8
- #define reg_sfoe_c2_7_0_lsb 0
- #define xd_p_reg_sfoe_c2_15_8 0xA326
- #define reg_sfoe_c2_15_8_pos 0
- #define reg_sfoe_c2_15_8_len 8
- #define reg_sfoe_c2_15_8_lsb 8
- #define xd_p_reg_sfoe_c2_17_16 0xA327
- #define reg_sfoe_c2_17_16_pos 0
- #define reg_sfoe_c2_17_16_len 2
- #define reg_sfoe_c2_17_16_lsb 16
- #define xd_r_reg_sfoe_out_9_2 0xA328
- #define reg_sfoe_out_9_2_pos 0
- #define reg_sfoe_out_9_2_len 8
- #define reg_sfoe_out_9_2_lsb 0
- #define xd_r_reg_sfoe_out_1_0 0xA329
- #define reg_sfoe_out_1_0_pos 0
- #define reg_sfoe_out_1_0_len 2
- #define reg_sfoe_out_1_0_lsb 0
- #define xd_p_reg_sfoe_lm_counter_th 0xA32A
- #define reg_sfoe_lm_counter_th_pos 0
- #define reg_sfoe_lm_counter_th_len 4
- #define reg_sfoe_lm_counter_th_lsb 0
- #define xd_p_reg_sfoe_convg_th 0xA32B
- #define reg_sfoe_convg_th_pos 0
- #define reg_sfoe_convg_th_len 8
- #define reg_sfoe_convg_th_lsb 0
- #define xd_p_reg_sfoe_divg_th 0xA32C
- #define reg_sfoe_divg_th_pos 0
- #define reg_sfoe_divg_th_len 8
- #define reg_sfoe_divg_th_lsb 0
- #define xd_p_fd_tpsd_en 0xA330
- #define fd_tpsd_en_pos 0
- #define fd_tpsd_en_len 1
- #define fd_tpsd_en_lsb 0
- #define xd_p_fd_tpsd_dis 0xA330
- #define fd_tpsd_dis_pos 1
- #define fd_tpsd_dis_len 1
- #define fd_tpsd_dis_lsb 0
- #define xd_p_fd_tpsd_rst 0xA330
- #define fd_tpsd_rst_pos 2
- #define fd_tpsd_rst_len 1
- #define fd_tpsd_rst_lsb 0
- #define xd_p_fd_tpsd_lock 0xA330
- #define fd_tpsd_lock_pos 3
- #define fd_tpsd_lock_len 1
- #define fd_tpsd_lock_lsb 0
- #define xd_r_fd_tpsd_s19 0xA330
- #define fd_tpsd_s19_pos 4
- #define fd_tpsd_s19_len 1
- #define fd_tpsd_s19_lsb 0
- #define xd_r_fd_tpsd_s17 0xA330
- #define fd_tpsd_s17_pos 5
- #define fd_tpsd_s17_len 1
- #define fd_tpsd_s17_lsb 0
- #define xd_p_fd_sfr_ste_en 0xA331
- #define fd_sfr_ste_en_pos 0
- #define fd_sfr_ste_en_len 1
- #define fd_sfr_ste_en_lsb 0
- #define xd_p_fd_sfr_ste_dis 0xA331
- #define fd_sfr_ste_dis_pos 1
- #define fd_sfr_ste_dis_len 1
- #define fd_sfr_ste_dis_lsb 0
- #define xd_p_fd_sfr_ste_rst 0xA331
- #define fd_sfr_ste_rst_pos 2
- #define fd_sfr_ste_rst_len 1
- #define fd_sfr_ste_rst_lsb 0
- #define xd_p_fd_sfr_ste_mode 0xA331
- #define fd_sfr_ste_mode_pos 3
- #define fd_sfr_ste_mode_len 1
- #define fd_sfr_ste_mode_lsb 0
- #define xd_p_fd_sfr_ste_done 0xA331
- #define fd_sfr_ste_done_pos 4
- #define fd_sfr_ste_done_len 1
- #define fd_sfr_ste_done_lsb 0
- #define xd_p_reg_cfoe_ffoe_en 0xA332
- #define reg_cfoe_ffoe_en_pos 0
- #define reg_cfoe_ffoe_en_len 1
- #define reg_cfoe_ffoe_en_lsb 0
- #define xd_p_reg_cfoe_ffoe_dis 0xA332
- #define reg_cfoe_ffoe_dis_pos 1
- #define reg_cfoe_ffoe_dis_len 1
- #define reg_cfoe_ffoe_dis_lsb 0
- #define xd_p_reg_cfoe_ffoe_rst 0xA332
- #define reg_cfoe_ffoe_rst_pos 2
- #define reg_cfoe_ffoe_rst_len 1
- #define reg_cfoe_ffoe_rst_lsb 0
- #define xd_p_reg_cfoe_ifoe_en 0xA332
- #define reg_cfoe_ifoe_en_pos 3
- #define reg_cfoe_ifoe_en_len 1
- #define reg_cfoe_ifoe_en_lsb 0
- #define xd_p_reg_cfoe_ifoe_dis 0xA332
- #define reg_cfoe_ifoe_dis_pos 4
- #define reg_cfoe_ifoe_dis_len 1
- #define reg_cfoe_ifoe_dis_lsb 0
- #define xd_p_reg_cfoe_ifoe_rst 0xA332
- #define reg_cfoe_ifoe_rst_pos 5
- #define reg_cfoe_ifoe_rst_len 1
- #define reg_cfoe_ifoe_rst_lsb 0
- #define xd_p_reg_cfoe_fot_en 0xA332
- #define reg_cfoe_fot_en_pos 6
- #define reg_cfoe_fot_en_len 1
- #define reg_cfoe_fot_en_lsb 0
- #define xd_p_reg_cfoe_fot_lm_en 0xA332
- #define reg_cfoe_fot_lm_en_pos 7
- #define reg_cfoe_fot_lm_en_len 1
- #define reg_cfoe_fot_lm_en_lsb 0
- #define xd_p_reg_cfoe_fot_rst 0xA333
- #define reg_cfoe_fot_rst_pos 0
- #define reg_cfoe_fot_rst_len 1
- #define reg_cfoe_fot_rst_lsb 0
- #define xd_r_fd_cfoe_ffoe_done 0xA333
- #define fd_cfoe_ffoe_done_pos 1
- #define fd_cfoe_ffoe_done_len 1
- #define fd_cfoe_ffoe_done_lsb 0
- #define xd_p_fd_cfoe_metric_vld 0xA333
- #define fd_cfoe_metric_vld_pos 2
- #define fd_cfoe_metric_vld_len 1
- #define fd_cfoe_metric_vld_lsb 0
- #define xd_p_reg_cfoe_ifod_vld 0xA333
- #define reg_cfoe_ifod_vld_pos 3
- #define reg_cfoe_ifod_vld_len 1
- #define reg_cfoe_ifod_vld_lsb 0
- #define xd_r_fd_cfoe_ifoe_done 0xA333
- #define fd_cfoe_ifoe_done_pos 4
- #define fd_cfoe_ifoe_done_len 1
- #define fd_cfoe_ifoe_done_lsb 0
- #define xd_r_fd_cfoe_fot_valid 0xA333
- #define fd_cfoe_fot_valid_pos 5
- #define fd_cfoe_fot_valid_len 1
- #define fd_cfoe_fot_valid_lsb 0
- #define xd_p_reg_cfoe_divg_int 0xA333
- #define reg_cfoe_divg_int_pos 6
- #define reg_cfoe_divg_int_len 1
- #define reg_cfoe_divg_int_lsb 0
- #define xd_r_reg_cfoe_divg_flag 0xA333
- #define reg_cfoe_divg_flag_pos 7
- #define reg_cfoe_divg_flag_len 1
- #define reg_cfoe_divg_flag_lsb 0
- #define xd_p_reg_sfoe_en 0xA334
- #define reg_sfoe_en_pos 0
- #define reg_sfoe_en_len 1
- #define reg_sfoe_en_lsb 0
- #define xd_p_reg_sfoe_dis 0xA334
- #define reg_sfoe_dis_pos 1
- #define reg_sfoe_dis_len 1
- #define reg_sfoe_dis_lsb 0
- #define xd_p_reg_sfoe_rst 0xA334
- #define reg_sfoe_rst_pos 2
- #define reg_sfoe_rst_len 1
- #define reg_sfoe_rst_lsb 0
- #define xd_p_reg_sfoe_vld_int 0xA334
- #define reg_sfoe_vld_int_pos 3
- #define reg_sfoe_vld_int_len 1
- #define reg_sfoe_vld_int_lsb 0
- #define xd_p_reg_sfoe_lm_en 0xA334
- #define reg_sfoe_lm_en_pos 4
- #define reg_sfoe_lm_en_len 1
- #define reg_sfoe_lm_en_lsb 0
- #define xd_p_reg_sfoe_divg_int 0xA334
- #define reg_sfoe_divg_int_pos 5
- #define reg_sfoe_divg_int_len 1
- #define reg_sfoe_divg_int_lsb 0
- #define xd_r_reg_sfoe_divg_flag 0xA334
- #define reg_sfoe_divg_flag_pos 6
- #define reg_sfoe_divg_flag_len 1
- #define reg_sfoe_divg_flag_lsb 0
- #define xd_p_reg_fft_rst 0xA335
- #define reg_fft_rst_pos 0
- #define reg_fft_rst_len 1
- #define reg_fft_rst_lsb 0
- #define xd_p_reg_fft_fast_beacon 0xA335
- #define reg_fft_fast_beacon_pos 1
- #define reg_fft_fast_beacon_len 1
- #define reg_fft_fast_beacon_lsb 0
- #define xd_p_reg_fft_fast_valid 0xA335
- #define reg_fft_fast_valid_pos 2
- #define reg_fft_fast_valid_len 1
- #define reg_fft_fast_valid_lsb 0
- #define xd_p_reg_fft_mask_en 0xA335
- #define reg_fft_mask_en_pos 3
- #define reg_fft_mask_en_len 1
- #define reg_fft_mask_en_lsb 0
- #define xd_p_reg_fft_crc_en 0xA335
- #define reg_fft_crc_en_pos 4
- #define reg_fft_crc_en_len 1
- #define reg_fft_crc_en_lsb 0
- #define xd_p_reg_finr_en 0xA336
- #define reg_finr_en_pos 0
- #define reg_finr_en_len 1
- #define reg_finr_en_lsb 0
- #define xd_p_fd_fste_en 0xA337
- #define fd_fste_en_pos 1
- #define fd_fste_en_len 1
- #define fd_fste_en_lsb 0
- #define xd_p_fd_sqi_tps_level_shift 0xA338
- #define fd_sqi_tps_level_shift_pos 0
- #define fd_sqi_tps_level_shift_len 8
- #define fd_sqi_tps_level_shift_lsb 0
- #define xd_p_fd_pilot_ma_len 0xA339
- #define fd_pilot_ma_len_pos 0
- #define fd_pilot_ma_len_len 6
- #define fd_pilot_ma_len_lsb 0
- #define xd_p_fd_tps_ma_len 0xA33A
- #define fd_tps_ma_len_pos 0
- #define fd_tps_ma_len_len 6
- #define fd_tps_ma_len_lsb 0
- #define xd_p_fd_sqi_s3 0xA33B
- #define fd_sqi_s3_pos 0
- #define fd_sqi_s3_len 8
- #define fd_sqi_s3_lsb 0
- #define xd_p_fd_sqi_dummy_reg_0 0xA33C
- #define fd_sqi_dummy_reg_0_pos 0
- #define fd_sqi_dummy_reg_0_len 1
- #define fd_sqi_dummy_reg_0_lsb 0
- #define xd_p_fd_sqi_debug_sel 0xA33C
- #define fd_sqi_debug_sel_pos 1
- #define fd_sqi_debug_sel_len 2
- #define fd_sqi_debug_sel_lsb 0
- #define xd_p_fd_sqi_s2 0xA33C
- #define fd_sqi_s2_pos 3
- #define fd_sqi_s2_len 5
- #define fd_sqi_s2_lsb 0
- #define xd_p_fd_sqi_dummy_reg_1 0xA33D
- #define fd_sqi_dummy_reg_1_pos 0
- #define fd_sqi_dummy_reg_1_len 1
- #define fd_sqi_dummy_reg_1_lsb 0
- #define xd_p_fd_inr_ignore 0xA33D
- #define fd_inr_ignore_pos 1
- #define fd_inr_ignore_len 1
- #define fd_inr_ignore_lsb 0
- #define xd_p_fd_pilot_ignore 0xA33D
- #define fd_pilot_ignore_pos 2
- #define fd_pilot_ignore_len 1
- #define fd_pilot_ignore_lsb 0
- #define xd_p_fd_etps_ignore 0xA33D
- #define fd_etps_ignore_pos 3
- #define fd_etps_ignore_len 1
- #define fd_etps_ignore_lsb 0
- #define xd_p_fd_sqi_s1 0xA33D
- #define fd_sqi_s1_pos 4
- #define fd_sqi_s1_len 4
- #define fd_sqi_s1_lsb 0
- #define xd_p_reg_fste_ehw_7_0 0xA33E
- #define reg_fste_ehw_7_0_pos 0
- #define reg_fste_ehw_7_0_len 8
- #define reg_fste_ehw_7_0_lsb 0
- #define xd_p_reg_fste_ehw_9_8 0xA33F
- #define reg_fste_ehw_9_8_pos 0
- #define reg_fste_ehw_9_8_len 2
- #define reg_fste_ehw_9_8_lsb 8
- #define xd_p_reg_fste_i_adj_vld 0xA33F
- #define reg_fste_i_adj_vld_pos 2
- #define reg_fste_i_adj_vld_len 1
- #define reg_fste_i_adj_vld_lsb 0
- #define xd_p_reg_fste_phase_ini_7_0 0xA340
- #define reg_fste_phase_ini_7_0_pos 0
- #define reg_fste_phase_ini_7_0_len 8
- #define reg_fste_phase_ini_7_0_lsb 0
- #define xd_p_reg_fste_phase_ini_11_8 0xA341
- #define reg_fste_phase_ini_11_8_pos 0
- #define reg_fste_phase_ini_11_8_len 4
- #define reg_fste_phase_ini_11_8_lsb 8
- #define xd_p_reg_fste_phase_inc_3_0 0xA341
- #define reg_fste_phase_inc_3_0_pos 4
- #define reg_fste_phase_inc_3_0_len 4
- #define reg_fste_phase_inc_3_0_lsb 0
- #define xd_p_reg_fste_phase_inc_11_4 0xA342
- #define reg_fste_phase_inc_11_4_pos 0
- #define reg_fste_phase_inc_11_4_len 8
- #define reg_fste_phase_inc_11_4_lsb 4
- #define xd_p_reg_fste_acum_cost_cnt_max 0xA343
- #define reg_fste_acum_cost_cnt_max_pos 0
- #define reg_fste_acum_cost_cnt_max_len 4
- #define reg_fste_acum_cost_cnt_max_lsb 0
- #define xd_p_reg_fste_step_size_std 0xA343
- #define reg_fste_step_size_std_pos 4
- #define reg_fste_step_size_std_len 4
- #define reg_fste_step_size_std_lsb 0
- #define xd_p_reg_fste_step_size_max 0xA344
- #define reg_fste_step_size_max_pos 0
- #define reg_fste_step_size_max_len 4
- #define reg_fste_step_size_max_lsb 0
- #define xd_p_reg_fste_step_size_min 0xA344
- #define reg_fste_step_size_min_pos 4
- #define reg_fste_step_size_min_len 4
- #define reg_fste_step_size_min_lsb 0
- #define xd_p_reg_fste_frac_step_size_7_0 0xA345
- #define reg_fste_frac_step_size_7_0_pos 0
- #define reg_fste_frac_step_size_7_0_len 8
- #define reg_fste_frac_step_size_7_0_lsb 0
- #define xd_p_reg_fste_frac_step_size_15_8 0xA346
- #define reg_fste_frac_step_size_15_8_pos 0
- #define reg_fste_frac_step_size_15_8_len 8
- #define reg_fste_frac_step_size_15_8_lsb 8
- #define xd_p_reg_fste_frac_step_size_19_16 0xA347
- #define reg_fste_frac_step_size_19_16_pos 0
- #define reg_fste_frac_step_size_19_16_len 4
- #define reg_fste_frac_step_size_19_16_lsb 16
- #define xd_p_reg_fste_rpd_dir_cnt_max 0xA347
- #define reg_fste_rpd_dir_cnt_max_pos 4
- #define reg_fste_rpd_dir_cnt_max_len 4
- #define reg_fste_rpd_dir_cnt_max_lsb 0
- #define xd_p_reg_fste_ehs 0xA348
- #define reg_fste_ehs_pos 0
- #define reg_fste_ehs_len 4
- #define reg_fste_ehs_lsb 0
- #define xd_p_reg_fste_frac_cost_cnt_max_3_0 0xA348
- #define reg_fste_frac_cost_cnt_max_3_0_pos 4
- #define reg_fste_frac_cost_cnt_max_3_0_len 4
- #define reg_fste_frac_cost_cnt_max_3_0_lsb 0
- #define xd_p_reg_fste_frac_cost_cnt_max_9_4 0xA349
- #define reg_fste_frac_cost_cnt_max_9_4_pos 0
- #define reg_fste_frac_cost_cnt_max_9_4_len 6
- #define reg_fste_frac_cost_cnt_max_9_4_lsb 4
- #define xd_p_reg_fste_w0_7_0 0xA34A
- #define reg_fste_w0_7_0_pos 0
- #define reg_fste_w0_7_0_len 8
- #define reg_fste_w0_7_0_lsb 0
- #define xd_p_reg_fste_w0_11_8 0xA34B
- #define reg_fste_w0_11_8_pos 0
- #define reg_fste_w0_11_8_len 4
- #define reg_fste_w0_11_8_lsb 8
- #define xd_p_reg_fste_w1_3_0 0xA34B
- #define reg_fste_w1_3_0_pos 4
- #define reg_fste_w1_3_0_len 4
- #define reg_fste_w1_3_0_lsb 0
- #define xd_p_reg_fste_w1_11_4 0xA34C
- #define reg_fste_w1_11_4_pos 0
- #define reg_fste_w1_11_4_len 8
- #define reg_fste_w1_11_4_lsb 4
- #define xd_p_reg_fste_w2_7_0 0xA34D
- #define reg_fste_w2_7_0_pos 0
- #define reg_fste_w2_7_0_len 8
- #define reg_fste_w2_7_0_lsb 0
- #define xd_p_reg_fste_w2_11_8 0xA34E
- #define reg_fste_w2_11_8_pos 0
- #define reg_fste_w2_11_8_len 4
- #define reg_fste_w2_11_8_lsb 8
- #define xd_p_reg_fste_w3_3_0 0xA34E
- #define reg_fste_w3_3_0_pos 4
- #define reg_fste_w3_3_0_len 4
- #define reg_fste_w3_3_0_lsb 0
- #define xd_p_reg_fste_w3_11_4 0xA34F
- #define reg_fste_w3_11_4_pos 0
- #define reg_fste_w3_11_4_len 8
- #define reg_fste_w3_11_4_lsb 4
- #define xd_p_reg_fste_w4_7_0 0xA350
- #define reg_fste_w4_7_0_pos 0
- #define reg_fste_w4_7_0_len 8
- #define reg_fste_w4_7_0_lsb 0
- #define xd_p_reg_fste_w4_11_8 0xA351
- #define reg_fste_w4_11_8_pos 0
- #define reg_fste_w4_11_8_len 4
- #define reg_fste_w4_11_8_lsb 8
- #define xd_p_reg_fste_w5_3_0 0xA351
- #define reg_fste_w5_3_0_pos 4
- #define reg_fste_w5_3_0_len 4
- #define reg_fste_w5_3_0_lsb 0
- #define xd_p_reg_fste_w5_11_4 0xA352
- #define reg_fste_w5_11_4_pos 0
- #define reg_fste_w5_11_4_len 8
- #define reg_fste_w5_11_4_lsb 4
- #define xd_p_reg_fste_w6_7_0 0xA353
- #define reg_fste_w6_7_0_pos 0
- #define reg_fste_w6_7_0_len 8
- #define reg_fste_w6_7_0_lsb 0
- #define xd_p_reg_fste_w6_11_8 0xA354
- #define reg_fste_w6_11_8_pos 0
- #define reg_fste_w6_11_8_len 4
- #define reg_fste_w6_11_8_lsb 8
- #define xd_p_reg_fste_w7_3_0 0xA354
- #define reg_fste_w7_3_0_pos 4
- #define reg_fste_w7_3_0_len 4
- #define reg_fste_w7_3_0_lsb 0
- #define xd_p_reg_fste_w7_11_4 0xA355
- #define reg_fste_w7_11_4_pos 0
- #define reg_fste_w7_11_4_len 8
- #define reg_fste_w7_11_4_lsb 4
- #define xd_p_reg_fste_w8_7_0 0xA356
- #define reg_fste_w8_7_0_pos 0
- #define reg_fste_w8_7_0_len 8
- #define reg_fste_w8_7_0_lsb 0
- #define xd_p_reg_fste_w8_11_8 0xA357
- #define reg_fste_w8_11_8_pos 0
- #define reg_fste_w8_11_8_len 4
- #define reg_fste_w8_11_8_lsb 8
- #define xd_p_reg_fste_w9_3_0 0xA357
- #define reg_fste_w9_3_0_pos 4
- #define reg_fste_w9_3_0_len 4
- #define reg_fste_w9_3_0_lsb 0
- #define xd_p_reg_fste_w9_11_4 0xA358
- #define reg_fste_w9_11_4_pos 0
- #define reg_fste_w9_11_4_len 8
- #define reg_fste_w9_11_4_lsb 4
- #define xd_p_reg_fste_wa_7_0 0xA359
- #define reg_fste_wa_7_0_pos 0
- #define reg_fste_wa_7_0_len 8
- #define reg_fste_wa_7_0_lsb 0
- #define xd_p_reg_fste_wa_11_8 0xA35A
- #define reg_fste_wa_11_8_pos 0
- #define reg_fste_wa_11_8_len 4
- #define reg_fste_wa_11_8_lsb 8
- #define xd_p_reg_fste_wb_3_0 0xA35A
- #define reg_fste_wb_3_0_pos 4
- #define reg_fste_wb_3_0_len 4
- #define reg_fste_wb_3_0_lsb 0
- #define xd_p_reg_fste_wb_11_4 0xA35B
- #define reg_fste_wb_11_4_pos 0
- #define reg_fste_wb_11_4_len 8
- #define reg_fste_wb_11_4_lsb 4
- #define xd_r_fd_fste_i_adj 0xA35C
- #define fd_fste_i_adj_pos 0
- #define fd_fste_i_adj_len 5
- #define fd_fste_i_adj_lsb 0
- #define xd_r_fd_fste_f_adj_7_0 0xA35D
- #define fd_fste_f_adj_7_0_pos 0
- #define fd_fste_f_adj_7_0_len 8
- #define fd_fste_f_adj_7_0_lsb 0
- #define xd_r_fd_fste_f_adj_15_8 0xA35E
- #define fd_fste_f_adj_15_8_pos 0
- #define fd_fste_f_adj_15_8_len 8
- #define fd_fste_f_adj_15_8_lsb 8
- #define xd_r_fd_fste_f_adj_19_16 0xA35F
- #define fd_fste_f_adj_19_16_pos 0
- #define fd_fste_f_adj_19_16_len 4
- #define fd_fste_f_adj_19_16_lsb 16
- #define xd_p_reg_feq_Leak_Bypass 0xA366
- #define reg_feq_Leak_Bypass_pos 0
- #define reg_feq_Leak_Bypass_len 1
- #define reg_feq_Leak_Bypass_lsb 0
- #define xd_p_reg_feq_Leak_Mneg1 0xA366
- #define reg_feq_Leak_Mneg1_pos 1
- #define reg_feq_Leak_Mneg1_len 3
- #define reg_feq_Leak_Mneg1_lsb 0
- #define xd_p_reg_feq_Leak_B_ShiftQ 0xA366
- #define reg_feq_Leak_B_ShiftQ_pos 4
- #define reg_feq_Leak_B_ShiftQ_len 4
- #define reg_feq_Leak_B_ShiftQ_lsb 0
- #define xd_p_reg_feq_Leak_B_Float0 0xA367
- #define reg_feq_Leak_B_Float0_pos 0
- #define reg_feq_Leak_B_Float0_len 8
- #define reg_feq_Leak_B_Float0_lsb 0
- #define xd_p_reg_feq_Leak_B_Float1 0xA368
- #define reg_feq_Leak_B_Float1_pos 0
- #define reg_feq_Leak_B_Float1_len 8
- #define reg_feq_Leak_B_Float1_lsb 0
- #define xd_p_reg_feq_Leak_B_Float2 0xA369
- #define reg_feq_Leak_B_Float2_pos 0
- #define reg_feq_Leak_B_Float2_len 8
- #define reg_feq_Leak_B_Float2_lsb 0
- #define xd_p_reg_feq_Leak_B_Float3 0xA36A
- #define reg_feq_Leak_B_Float3_pos 0
- #define reg_feq_Leak_B_Float3_len 8
- #define reg_feq_Leak_B_Float3_lsb 0
- #define xd_p_reg_feq_Leak_B_Float4 0xA36B
- #define reg_feq_Leak_B_Float4_pos 0
- #define reg_feq_Leak_B_Float4_len 8
- #define reg_feq_Leak_B_Float4_lsb 0
- #define xd_p_reg_feq_Leak_B_Float5 0xA36C
- #define reg_feq_Leak_B_Float5_pos 0
- #define reg_feq_Leak_B_Float5_len 8
- #define reg_feq_Leak_B_Float5_lsb 0
- #define xd_p_reg_feq_Leak_B_Float6 0xA36D
- #define reg_feq_Leak_B_Float6_pos 0
- #define reg_feq_Leak_B_Float6_len 8
- #define reg_feq_Leak_B_Float6_lsb 0
- #define xd_p_reg_feq_Leak_B_Float7 0xA36E
- #define reg_feq_Leak_B_Float7_pos 0
- #define reg_feq_Leak_B_Float7_len 8
- #define reg_feq_Leak_B_Float7_lsb 0
- #define xd_r_reg_feq_data_h2_7_0 0xA36F
- #define reg_feq_data_h2_7_0_pos 0
- #define reg_feq_data_h2_7_0_len 8
- #define reg_feq_data_h2_7_0_lsb 0
- #define xd_r_reg_feq_data_h2_9_8 0xA370
- #define reg_feq_data_h2_9_8_pos 0
- #define reg_feq_data_h2_9_8_len 2
- #define reg_feq_data_h2_9_8_lsb 8
- #define xd_p_reg_feq_leak_use_slice_tps 0xA371
- #define reg_feq_leak_use_slice_tps_pos 0
- #define reg_feq_leak_use_slice_tps_len 1
- #define reg_feq_leak_use_slice_tps_lsb 0
- #define xd_p_reg_feq_read_update 0xA371
- #define reg_feq_read_update_pos 1
- #define reg_feq_read_update_len 1
- #define reg_feq_read_update_lsb 0
- #define xd_p_reg_feq_data_vld 0xA371
- #define reg_feq_data_vld_pos 2
- #define reg_feq_data_vld_len 1
- #define reg_feq_data_vld_lsb 0
- #define xd_p_reg_feq_tone_idx_4_0 0xA371
- #define reg_feq_tone_idx_4_0_pos 3
- #define reg_feq_tone_idx_4_0_len 5
- #define reg_feq_tone_idx_4_0_lsb 0
- #define xd_p_reg_feq_tone_idx_12_5 0xA372
- #define reg_feq_tone_idx_12_5_pos 0
- #define reg_feq_tone_idx_12_5_len 8
- #define reg_feq_tone_idx_12_5_lsb 5
- #define xd_r_reg_feq_data_re_7_0 0xA373
- #define reg_feq_data_re_7_0_pos 0
- #define reg_feq_data_re_7_0_len 8
- #define reg_feq_data_re_7_0_lsb 0
- #define xd_r_reg_feq_data_re_10_8 0xA374
- #define reg_feq_data_re_10_8_pos 0
- #define reg_feq_data_re_10_8_len 3
- #define reg_feq_data_re_10_8_lsb 8
- #define xd_r_reg_feq_data_im_7_0 0xA375
- #define reg_feq_data_im_7_0_pos 0
- #define reg_feq_data_im_7_0_len 8
- #define reg_feq_data_im_7_0_lsb 0
- #define xd_r_reg_feq_data_im_10_8 0xA376
- #define reg_feq_data_im_10_8_pos 0
- #define reg_feq_data_im_10_8_len 3
- #define reg_feq_data_im_10_8_lsb 8
- #define xd_r_reg_feq_y_re 0xA377
- #define reg_feq_y_re_pos 0
- #define reg_feq_y_re_len 8
- #define reg_feq_y_re_lsb 0
- #define xd_r_reg_feq_y_im 0xA378
- #define reg_feq_y_im_pos 0
- #define reg_feq_y_im_len 8
- #define reg_feq_y_im_lsb 0
- #define xd_r_reg_feq_h_re_7_0 0xA379
- #define reg_feq_h_re_7_0_pos 0
- #define reg_feq_h_re_7_0_len 8
- #define reg_feq_h_re_7_0_lsb 0
- #define xd_r_reg_feq_h_re_8 0xA37A
- #define reg_feq_h_re_8_pos 0
- #define reg_feq_h_re_8_len 1
- #define reg_feq_h_re_8_lsb 0
- #define xd_r_reg_feq_h_im_7_0 0xA37B
- #define reg_feq_h_im_7_0_pos 0
- #define reg_feq_h_im_7_0_len 8
- #define reg_feq_h_im_7_0_lsb 0
- #define xd_r_reg_feq_h_im_8 0xA37C
- #define reg_feq_h_im_8_pos 0
- #define reg_feq_h_im_8_len 1
- #define reg_feq_h_im_8_lsb 0
- #define xd_p_fec_super_frm_unit_7_0 0xA380
- #define fec_super_frm_unit_7_0_pos 0
- #define fec_super_frm_unit_7_0_len 8
- #define fec_super_frm_unit_7_0_lsb 0
- #define xd_p_fec_super_frm_unit_15_8 0xA381
- #define fec_super_frm_unit_15_8_pos 0
- #define fec_super_frm_unit_15_8_len 8
- #define fec_super_frm_unit_15_8_lsb 8
- #define xd_r_fec_vtb_err_bit_cnt_7_0 0xA382
- #define fec_vtb_err_bit_cnt_7_0_pos 0
- #define fec_vtb_err_bit_cnt_7_0_len 8
- #define fec_vtb_err_bit_cnt_7_0_lsb 0
- #define xd_r_fec_vtb_err_bit_cnt_15_8 0xA383
- #define fec_vtb_err_bit_cnt_15_8_pos 0
- #define fec_vtb_err_bit_cnt_15_8_len 8
- #define fec_vtb_err_bit_cnt_15_8_lsb 8
- #define xd_r_fec_vtb_err_bit_cnt_23_16 0xA384
- #define fec_vtb_err_bit_cnt_23_16_pos 0
- #define fec_vtb_err_bit_cnt_23_16_len 8
- #define fec_vtb_err_bit_cnt_23_16_lsb 16
- #define xd_p_fec_rsd_packet_unit_7_0 0xA385
- #define fec_rsd_packet_unit_7_0_pos 0
- #define fec_rsd_packet_unit_7_0_len 8
- #define fec_rsd_packet_unit_7_0_lsb 0
- #define xd_p_fec_rsd_packet_unit_15_8 0xA386
- #define fec_rsd_packet_unit_15_8_pos 0
- #define fec_rsd_packet_unit_15_8_len 8
- #define fec_rsd_packet_unit_15_8_lsb 8
- #define xd_r_fec_rsd_bit_err_cnt_7_0 0xA387
- #define fec_rsd_bit_err_cnt_7_0_pos 0
- #define fec_rsd_bit_err_cnt_7_0_len 8
- #define fec_rsd_bit_err_cnt_7_0_lsb 0
- #define xd_r_fec_rsd_bit_err_cnt_15_8 0xA388
- #define fec_rsd_bit_err_cnt_15_8_pos 0
- #define fec_rsd_bit_err_cnt_15_8_len 8
- #define fec_rsd_bit_err_cnt_15_8_lsb 8
- #define xd_r_fec_rsd_bit_err_cnt_23_16 0xA389
- #define fec_rsd_bit_err_cnt_23_16_pos 0
- #define fec_rsd_bit_err_cnt_23_16_len 8
- #define fec_rsd_bit_err_cnt_23_16_lsb 16
- #define xd_r_fec_rsd_abort_packet_cnt_7_0 0xA38A
- #define fec_rsd_abort_packet_cnt_7_0_pos 0
- #define fec_rsd_abort_packet_cnt_7_0_len 8
- #define fec_rsd_abort_packet_cnt_7_0_lsb 0
- #define xd_r_fec_rsd_abort_packet_cnt_15_8 0xA38B
- #define fec_rsd_abort_packet_cnt_15_8_pos 0
- #define fec_rsd_abort_packet_cnt_15_8_len 8
- #define fec_rsd_abort_packet_cnt_15_8_lsb 8
- #define xd_p_fec_RSD_PKT_NUM_PER_UNIT_7_0 0xA38C
- #define fec_RSD_PKT_NUM_PER_UNIT_7_0_pos 0
- #define fec_RSD_PKT_NUM_PER_UNIT_7_0_len 8
- #define fec_RSD_PKT_NUM_PER_UNIT_7_0_lsb 0
- #define xd_p_fec_RSD_PKT_NUM_PER_UNIT_15_8 0xA38D
- #define fec_RSD_PKT_NUM_PER_UNIT_15_8_pos 0
- #define fec_RSD_PKT_NUM_PER_UNIT_15_8_len 8
- #define fec_RSD_PKT_NUM_PER_UNIT_15_8_lsb 8
- #define xd_p_fec_RS_TH_1_7_0 0xA38E
- #define fec_RS_TH_1_7_0_pos 0
- #define fec_RS_TH_1_7_0_len 8
- #define fec_RS_TH_1_7_0_lsb 0
- #define xd_p_fec_RS_TH_1_15_8 0xA38F
- #define fec_RS_TH_1_15_8_pos 0
- #define fec_RS_TH_1_15_8_len 8
- #define fec_RS_TH_1_15_8_lsb 8
- #define xd_p_fec_RS_TH_2 0xA390
- #define fec_RS_TH_2_pos 0
- #define fec_RS_TH_2_len 8
- #define fec_RS_TH_2_lsb 0
- #define xd_p_fec_mon_en 0xA391
- #define fec_mon_en_pos 0
- #define fec_mon_en_len 1
- #define fec_mon_en_lsb 0
- #define xd_p_reg_b8to47 0xA391
- #define reg_b8to47_pos 1
- #define reg_b8to47_len 1
- #define reg_b8to47_lsb 0
- #define xd_p_reg_rsd_sync_rep 0xA391
- #define reg_rsd_sync_rep_pos 2
- #define reg_rsd_sync_rep_len 1
- #define reg_rsd_sync_rep_lsb 0
- #define xd_p_fec_rsd_retrain_rst 0xA391
- #define fec_rsd_retrain_rst_pos 3
- #define fec_rsd_retrain_rst_len 1
- #define fec_rsd_retrain_rst_lsb 0
- #define xd_r_fec_rsd_ber_rdy 0xA391
- #define fec_rsd_ber_rdy_pos 4
- #define fec_rsd_ber_rdy_len 1
- #define fec_rsd_ber_rdy_lsb 0
- #define xd_p_fec_rsd_ber_rst 0xA391
- #define fec_rsd_ber_rst_pos 5
- #define fec_rsd_ber_rst_len 1
- #define fec_rsd_ber_rst_lsb 0
- #define xd_r_fec_vtb_ber_rdy 0xA391
- #define fec_vtb_ber_rdy_pos 6
- #define fec_vtb_ber_rdy_len 1
- #define fec_vtb_ber_rdy_lsb 0
- #define xd_p_fec_vtb_ber_rst 0xA391
- #define fec_vtb_ber_rst_pos 7
- #define fec_vtb_ber_rst_len 1
- #define fec_vtb_ber_rst_lsb 0
- #define xd_p_reg_vtb_clk40en 0xA392
- #define reg_vtb_clk40en_pos 0
- #define reg_vtb_clk40en_len 1
- #define reg_vtb_clk40en_lsb 0
- #define xd_p_fec_vtb_rsd_mon_en 0xA392
- #define fec_vtb_rsd_mon_en_pos 1
- #define fec_vtb_rsd_mon_en_len 1
- #define fec_vtb_rsd_mon_en_lsb 0
- #define xd_p_reg_fec_data_en 0xA392
- #define reg_fec_data_en_pos 2
- #define reg_fec_data_en_len 1
- #define reg_fec_data_en_lsb 0
- #define xd_p_fec_dummy_reg_2 0xA392
- #define fec_dummy_reg_2_pos 3
- #define fec_dummy_reg_2_len 3
- #define fec_dummy_reg_2_lsb 0
- #define xd_p_reg_sync_chk 0xA392
- #define reg_sync_chk_pos 6
- #define reg_sync_chk_len 1
- #define reg_sync_chk_lsb 0
- #define xd_p_fec_rsd_bypass 0xA392
- #define fec_rsd_bypass_pos 7
- #define fec_rsd_bypass_len 1
- #define fec_rsd_bypass_lsb 0
- #define xd_p_fec_sw_rst 0xA393
- #define fec_sw_rst_pos 0
- #define fec_sw_rst_len 1
- #define fec_sw_rst_lsb 0
- #define xd_r_fec_vtb_pm_crc 0xA394
- #define fec_vtb_pm_crc_pos 0
- #define fec_vtb_pm_crc_len 8
- #define fec_vtb_pm_crc_lsb 0
- #define xd_r_fec_vtb_tb_7_crc 0xA395
- #define fec_vtb_tb_7_crc_pos 0
- #define fec_vtb_tb_7_crc_len 8
- #define fec_vtb_tb_7_crc_lsb 0
- #define xd_r_fec_vtb_tb_6_crc 0xA396
- #define fec_vtb_tb_6_crc_pos 0
- #define fec_vtb_tb_6_crc_len 8
- #define fec_vtb_tb_6_crc_lsb 0
- #define xd_r_fec_vtb_tb_5_crc 0xA397
- #define fec_vtb_tb_5_crc_pos 0
- #define fec_vtb_tb_5_crc_len 8
- #define fec_vtb_tb_5_crc_lsb 0
- #define xd_r_fec_vtb_tb_4_crc 0xA398
- #define fec_vtb_tb_4_crc_pos 0
- #define fec_vtb_tb_4_crc_len 8
- #define fec_vtb_tb_4_crc_lsb 0
- #define xd_r_fec_vtb_tb_3_crc 0xA399
- #define fec_vtb_tb_3_crc_pos 0
- #define fec_vtb_tb_3_crc_len 8
- #define fec_vtb_tb_3_crc_lsb 0
- #define xd_r_fec_vtb_tb_2_crc 0xA39A
- #define fec_vtb_tb_2_crc_pos 0
- #define fec_vtb_tb_2_crc_len 8
- #define fec_vtb_tb_2_crc_lsb 0
- #define xd_r_fec_vtb_tb_1_crc 0xA39B
- #define fec_vtb_tb_1_crc_pos 0
- #define fec_vtb_tb_1_crc_len 8
- #define fec_vtb_tb_1_crc_lsb 0
- #define xd_r_fec_vtb_tb_0_crc 0xA39C
- #define fec_vtb_tb_0_crc_pos 0
- #define fec_vtb_tb_0_crc_len 8
- #define fec_vtb_tb_0_crc_lsb 0
- #define xd_r_fec_rsd_bank0_crc 0xA39D
- #define fec_rsd_bank0_crc_pos 0
- #define fec_rsd_bank0_crc_len 8
- #define fec_rsd_bank0_crc_lsb 0
- #define xd_r_fec_rsd_bank1_crc 0xA39E
- #define fec_rsd_bank1_crc_pos 0
- #define fec_rsd_bank1_crc_len 8
- #define fec_rsd_bank1_crc_lsb 0
- #define xd_r_fec_idi_vtb_crc 0xA39F
- #define fec_idi_vtb_crc_pos 0
- #define fec_idi_vtb_crc_len 8
- #define fec_idi_vtb_crc_lsb 0
- #define xd_g_reg_tpsd_txmod 0xA3C0
- #define reg_tpsd_txmod_pos 0
- #define reg_tpsd_txmod_len 2
- #define reg_tpsd_txmod_lsb 0
- #define xd_g_reg_tpsd_gi 0xA3C0
- #define reg_tpsd_gi_pos 2
- #define reg_tpsd_gi_len 2
- #define reg_tpsd_gi_lsb 0
- #define xd_g_reg_tpsd_hier 0xA3C0
- #define reg_tpsd_hier_pos 4
- #define reg_tpsd_hier_len 3
- #define reg_tpsd_hier_lsb 0
- #define xd_g_reg_bw 0xA3C1
- #define reg_bw_pos 2
- #define reg_bw_len 2
- #define reg_bw_lsb 0
- #define xd_g_reg_dec_pri 0xA3C1
- #define reg_dec_pri_pos 4
- #define reg_dec_pri_len 1
- #define reg_dec_pri_lsb 0
- #define xd_g_reg_tpsd_const 0xA3C1
- #define reg_tpsd_const_pos 6
- #define reg_tpsd_const_len 2
- #define reg_tpsd_const_lsb 0
- #define xd_g_reg_tpsd_hpcr 0xA3C2
- #define reg_tpsd_hpcr_pos 0
- #define reg_tpsd_hpcr_len 3
- #define reg_tpsd_hpcr_lsb 0
- #define xd_g_reg_tpsd_lpcr 0xA3C2
- #define reg_tpsd_lpcr_pos 3
- #define reg_tpsd_lpcr_len 3
- #define reg_tpsd_lpcr_lsb 0
- #define xd_g_reg_ofsm_clk 0xA3D0
- #define reg_ofsm_clk_pos 0
- #define reg_ofsm_clk_len 3
- #define reg_ofsm_clk_lsb 0
- #define xd_g_reg_fclk_cfg 0xA3D1
- #define reg_fclk_cfg_pos 0
- #define reg_fclk_cfg_len 1
- #define reg_fclk_cfg_lsb 0
- #define xd_g_reg_fclk_idi 0xA3D1
- #define reg_fclk_idi_pos 1
- #define reg_fclk_idi_len 1
- #define reg_fclk_idi_lsb 0
- #define xd_g_reg_fclk_odi 0xA3D1
- #define reg_fclk_odi_pos 2
- #define reg_fclk_odi_len 1
- #define reg_fclk_odi_lsb 0
- #define xd_g_reg_fclk_rsd 0xA3D1
- #define reg_fclk_rsd_pos 3
- #define reg_fclk_rsd_len 1
- #define reg_fclk_rsd_lsb 0
- #define xd_g_reg_fclk_vtb 0xA3D1
- #define reg_fclk_vtb_pos 4
- #define reg_fclk_vtb_len 1
- #define reg_fclk_vtb_lsb 0
- #define xd_g_reg_fclk_cste 0xA3D1
- #define reg_fclk_cste_pos 5
- #define reg_fclk_cste_len 1
- #define reg_fclk_cste_lsb 0
- #define xd_g_reg_fclk_mp2if 0xA3D1
- #define reg_fclk_mp2if_pos 6
- #define reg_fclk_mp2if_len 1
- #define reg_fclk_mp2if_lsb 0
- #define xd_I2C_i2c_m_slave_addr 0xA400
- #define i2c_m_slave_addr_pos 0
- #define i2c_m_slave_addr_len 8
- #define i2c_m_slave_addr_lsb 0
- #define xd_I2C_i2c_m_data1 0xA401
- #define i2c_m_data1_pos 0
- #define i2c_m_data1_len 8
- #define i2c_m_data1_lsb 0
- #define xd_I2C_i2c_m_data2 0xA402
- #define i2c_m_data2_pos 0
- #define i2c_m_data2_len 8
- #define i2c_m_data2_lsb 0
- #define xd_I2C_i2c_m_data3 0xA403
- #define i2c_m_data3_pos 0
- #define i2c_m_data3_len 8
- #define i2c_m_data3_lsb 0
- #define xd_I2C_i2c_m_data4 0xA404
- #define i2c_m_data4_pos 0
- #define i2c_m_data4_len 8
- #define i2c_m_data4_lsb 0
- #define xd_I2C_i2c_m_data5 0xA405
- #define i2c_m_data5_pos 0
- #define i2c_m_data5_len 8
- #define i2c_m_data5_lsb 0
- #define xd_I2C_i2c_m_data6 0xA406
- #define i2c_m_data6_pos 0
- #define i2c_m_data6_len 8
- #define i2c_m_data6_lsb 0
- #define xd_I2C_i2c_m_data7 0xA407
- #define i2c_m_data7_pos 0
- #define i2c_m_data7_len 8
- #define i2c_m_data7_lsb 0
- #define xd_I2C_i2c_m_data8 0xA408
- #define i2c_m_data8_pos 0
- #define i2c_m_data8_len 8
- #define i2c_m_data8_lsb 0
- #define xd_I2C_i2c_m_data9 0xA409
- #define i2c_m_data9_pos 0
- #define i2c_m_data9_len 8
- #define i2c_m_data9_lsb 0
- #define xd_I2C_i2c_m_data10 0xA40A
- #define i2c_m_data10_pos 0
- #define i2c_m_data10_len 8
- #define i2c_m_data10_lsb 0
- #define xd_I2C_i2c_m_data11 0xA40B
- #define i2c_m_data11_pos 0
- #define i2c_m_data11_len 8
- #define i2c_m_data11_lsb 0
- #define xd_I2C_i2c_m_cmd_rw 0xA40C
- #define i2c_m_cmd_rw_pos 0
- #define i2c_m_cmd_rw_len 1
- #define i2c_m_cmd_rw_lsb 0
- #define xd_I2C_i2c_m_cmd_rwlen 0xA40C
- #define i2c_m_cmd_rwlen_pos 3
- #define i2c_m_cmd_rwlen_len 4
- #define i2c_m_cmd_rwlen_lsb 0
- #define xd_I2C_i2c_m_status_cmd_exe 0xA40D
- #define i2c_m_status_cmd_exe_pos 0
- #define i2c_m_status_cmd_exe_len 1
- #define i2c_m_status_cmd_exe_lsb 0
- #define xd_I2C_i2c_m_status_wdat_done 0xA40D
- #define i2c_m_status_wdat_done_pos 1
- #define i2c_m_status_wdat_done_len 1
- #define i2c_m_status_wdat_done_lsb 0
- #define xd_I2C_i2c_m_status_wdat_fail 0xA40D
- #define i2c_m_status_wdat_fail_pos 2
- #define i2c_m_status_wdat_fail_len 1
- #define i2c_m_status_wdat_fail_lsb 0
- #define xd_I2C_i2c_m_period 0xA40E
- #define i2c_m_period_pos 0
- #define i2c_m_period_len 8
- #define i2c_m_period_lsb 0
- #define xd_I2C_i2c_m_reg_msb_lsb 0xA40F
- #define i2c_m_reg_msb_lsb_pos 0
- #define i2c_m_reg_msb_lsb_len 1
- #define i2c_m_reg_msb_lsb_lsb 0
- #define xd_I2C_reg_ofdm_rst 0xA40F
- #define reg_ofdm_rst_pos 1
- #define reg_ofdm_rst_len 1
- #define reg_ofdm_rst_lsb 0
- #define xd_I2C_reg_sample_period_on_tuner 0xA40F
- #define reg_sample_period_on_tuner_pos 2
- #define reg_sample_period_on_tuner_len 1
- #define reg_sample_period_on_tuner_lsb 0
- #define xd_I2C_reg_rst_i2c 0xA40F
- #define reg_rst_i2c_pos 3
- #define reg_rst_i2c_len 1
- #define reg_rst_i2c_lsb 0
- #define xd_I2C_reg_ofdm_rst_en 0xA40F
- #define reg_ofdm_rst_en_pos 4
- #define reg_ofdm_rst_en_len 1
- #define reg_ofdm_rst_en_lsb 0
- #define xd_I2C_reg_tuner_sda_sync_on 0xA40F
- #define reg_tuner_sda_sync_on_pos 5
- #define reg_tuner_sda_sync_on_len 1
- #define reg_tuner_sda_sync_on_lsb 0
- #define xd_p_mp2if_data_access_disable_ofsm 0xA500
- #define mp2if_data_access_disable_ofsm_pos 0
- #define mp2if_data_access_disable_ofsm_len 1
- #define mp2if_data_access_disable_ofsm_lsb 0
- #define xd_p_reg_mp2_sw_rst_ofsm 0xA500
- #define reg_mp2_sw_rst_ofsm_pos 1
- #define reg_mp2_sw_rst_ofsm_len 1
- #define reg_mp2_sw_rst_ofsm_lsb 0
- #define xd_p_reg_mp2if_clk_en_ofsm 0xA500
- #define reg_mp2if_clk_en_ofsm_pos 2
- #define reg_mp2if_clk_en_ofsm_len 1
- #define reg_mp2if_clk_en_ofsm_lsb 0
- #define xd_r_mp2if_sync_byte_locked 0xA500
- #define mp2if_sync_byte_locked_pos 3
- #define mp2if_sync_byte_locked_len 1
- #define mp2if_sync_byte_locked_lsb 0
- #define xd_r_mp2if_ts_not_188 0xA500
- #define mp2if_ts_not_188_pos 4
- #define mp2if_ts_not_188_len 1
- #define mp2if_ts_not_188_lsb 0
- #define xd_r_mp2if_psb_empty 0xA500
- #define mp2if_psb_empty_pos 5
- #define mp2if_psb_empty_len 1
- #define mp2if_psb_empty_lsb 0
- #define xd_r_mp2if_psb_overflow 0xA500
- #define mp2if_psb_overflow_pos 6
- #define mp2if_psb_overflow_len 1
- #define mp2if_psb_overflow_lsb 0
- #define xd_p_mp2if_keep_sf_sync_byte_ofsm 0xA500
- #define mp2if_keep_sf_sync_byte_ofsm_pos 7
- #define mp2if_keep_sf_sync_byte_ofsm_len 1
- #define mp2if_keep_sf_sync_byte_ofsm_lsb 0
- #define xd_r_mp2if_psb_mp2if_num_pkt 0xA501
- #define mp2if_psb_mp2if_num_pkt_pos 0
- #define mp2if_psb_mp2if_num_pkt_len 6
- #define mp2if_psb_mp2if_num_pkt_lsb 0
- #define xd_p_reg_mpeg_full_speed_ofsm 0xA501
- #define reg_mpeg_full_speed_ofsm_pos 6
- #define reg_mpeg_full_speed_ofsm_len 1
- #define reg_mpeg_full_speed_ofsm_lsb 0
- #define xd_p_mp2if_mpeg_ser_mode_ofsm 0xA501
- #define mp2if_mpeg_ser_mode_ofsm_pos 7
- #define mp2if_mpeg_ser_mode_ofsm_len 1
- #define mp2if_mpeg_ser_mode_ofsm_lsb 0
- #define xd_p_reg_sw_mon51 0xA600
- #define reg_sw_mon51_pos 0
- #define reg_sw_mon51_len 8
- #define reg_sw_mon51_lsb 0
- #define xd_p_reg_top_pcsel 0xA601
- #define reg_top_pcsel_pos 0
- #define reg_top_pcsel_len 1
- #define reg_top_pcsel_lsb 0
- #define xd_p_reg_top_rs232 0xA601
- #define reg_top_rs232_pos 1
- #define reg_top_rs232_len 1
- #define reg_top_rs232_lsb 0
- #define xd_p_reg_top_pcout 0xA601
- #define reg_top_pcout_pos 2
- #define reg_top_pcout_len 1
- #define reg_top_pcout_lsb 0
- #define xd_p_reg_top_debug 0xA601
- #define reg_top_debug_pos 3
- #define reg_top_debug_len 1
- #define reg_top_debug_lsb 0
- #define xd_p_reg_top_adcdly 0xA601
- #define reg_top_adcdly_pos 4
- #define reg_top_adcdly_len 2
- #define reg_top_adcdly_lsb 0
- #define xd_p_reg_top_pwrdw 0xA601
- #define reg_top_pwrdw_pos 6
- #define reg_top_pwrdw_len 1
- #define reg_top_pwrdw_lsb 0
- #define xd_p_reg_top_pwrdw_inv 0xA601
- #define reg_top_pwrdw_inv_pos 7
- #define reg_top_pwrdw_inv_len 1
- #define reg_top_pwrdw_inv_lsb 0
- #define xd_p_reg_top_int_inv 0xA602
- #define reg_top_int_inv_pos 0
- #define reg_top_int_inv_len 1
- #define reg_top_int_inv_lsb 0
- #define xd_p_reg_top_dio_sel 0xA602
- #define reg_top_dio_sel_pos 1
- #define reg_top_dio_sel_len 1
- #define reg_top_dio_sel_lsb 0
- #define xd_p_reg_top_gpioon0 0xA603
- #define reg_top_gpioon0_pos 0
- #define reg_top_gpioon0_len 1
- #define reg_top_gpioon0_lsb 0
- #define xd_p_reg_top_gpioon1 0xA603
- #define reg_top_gpioon1_pos 1
- #define reg_top_gpioon1_len 1
- #define reg_top_gpioon1_lsb 0
- #define xd_p_reg_top_gpioon2 0xA603
- #define reg_top_gpioon2_pos 2
- #define reg_top_gpioon2_len 1
- #define reg_top_gpioon2_lsb 0
- #define xd_p_reg_top_gpioon3 0xA603
- #define reg_top_gpioon3_pos 3
- #define reg_top_gpioon3_len 1
- #define reg_top_gpioon3_lsb 0
- #define xd_p_reg_top_lockon1 0xA603
- #define reg_top_lockon1_pos 4
- #define reg_top_lockon1_len 1
- #define reg_top_lockon1_lsb 0
- #define xd_p_reg_top_lockon2 0xA603
- #define reg_top_lockon2_pos 5
- #define reg_top_lockon2_len 1
- #define reg_top_lockon2_lsb 0
- #define xd_p_reg_top_gpioo0 0xA604
- #define reg_top_gpioo0_pos 0
- #define reg_top_gpioo0_len 1
- #define reg_top_gpioo0_lsb 0
- #define xd_p_reg_top_gpioo1 0xA604
- #define reg_top_gpioo1_pos 1
- #define reg_top_gpioo1_len 1
- #define reg_top_gpioo1_lsb 0
- #define xd_p_reg_top_gpioo2 0xA604
- #define reg_top_gpioo2_pos 2
- #define reg_top_gpioo2_len 1
- #define reg_top_gpioo2_lsb 0
- #define xd_p_reg_top_gpioo3 0xA604
- #define reg_top_gpioo3_pos 3
- #define reg_top_gpioo3_len 1
- #define reg_top_gpioo3_lsb 0
- #define xd_p_reg_top_lock1 0xA604
- #define reg_top_lock1_pos 4
- #define reg_top_lock1_len 1
- #define reg_top_lock1_lsb 0
- #define xd_p_reg_top_lock2 0xA604
- #define reg_top_lock2_pos 5
- #define reg_top_lock2_len 1
- #define reg_top_lock2_lsb 0
- #define xd_p_reg_top_gpioen0 0xA605
- #define reg_top_gpioen0_pos 0
- #define reg_top_gpioen0_len 1
- #define reg_top_gpioen0_lsb 0
- #define xd_p_reg_top_gpioen1 0xA605
- #define reg_top_gpioen1_pos 1
- #define reg_top_gpioen1_len 1
- #define reg_top_gpioen1_lsb 0
- #define xd_p_reg_top_gpioen2 0xA605
- #define reg_top_gpioen2_pos 2
- #define reg_top_gpioen2_len 1
- #define reg_top_gpioen2_lsb 0
- #define xd_p_reg_top_gpioen3 0xA605
- #define reg_top_gpioen3_pos 3
- #define reg_top_gpioen3_len 1
- #define reg_top_gpioen3_lsb 0
- #define xd_p_reg_top_locken1 0xA605
- #define reg_top_locken1_pos 4
- #define reg_top_locken1_len 1
- #define reg_top_locken1_lsb 0
- #define xd_p_reg_top_locken2 0xA605
- #define reg_top_locken2_pos 5
- #define reg_top_locken2_len 1
- #define reg_top_locken2_lsb 0
- #define xd_r_reg_top_gpioi0 0xA606
- #define reg_top_gpioi0_pos 0
- #define reg_top_gpioi0_len 1
- #define reg_top_gpioi0_lsb 0
- #define xd_r_reg_top_gpioi1 0xA606
- #define reg_top_gpioi1_pos 1
- #define reg_top_gpioi1_len 1
- #define reg_top_gpioi1_lsb 0
- #define xd_r_reg_top_gpioi2 0xA606
- #define reg_top_gpioi2_pos 2
- #define reg_top_gpioi2_len 1
- #define reg_top_gpioi2_lsb 0
- #define xd_r_reg_top_gpioi3 0xA606
- #define reg_top_gpioi3_pos 3
- #define reg_top_gpioi3_len 1
- #define reg_top_gpioi3_lsb 0
- #define xd_r_reg_top_locki1 0xA606
- #define reg_top_locki1_pos 4
- #define reg_top_locki1_len 1
- #define reg_top_locki1_lsb 0
- #define xd_r_reg_top_locki2 0xA606
- #define reg_top_locki2_pos 5
- #define reg_top_locki2_len 1
- #define reg_top_locki2_lsb 0
- #define xd_p_reg_dummy_7_0 0xA608
- #define reg_dummy_7_0_pos 0
- #define reg_dummy_7_0_len 8
- #define reg_dummy_7_0_lsb 0
- #define xd_p_reg_dummy_15_8 0xA609
- #define reg_dummy_15_8_pos 0
- #define reg_dummy_15_8_len 8
- #define reg_dummy_15_8_lsb 8
- #define xd_p_reg_dummy_23_16 0xA60A
- #define reg_dummy_23_16_pos 0
- #define reg_dummy_23_16_len 8
- #define reg_dummy_23_16_lsb 16
- #define xd_p_reg_dummy_31_24 0xA60B
- #define reg_dummy_31_24_pos 0
- #define reg_dummy_31_24_len 8
- #define reg_dummy_31_24_lsb 24
- #define xd_p_reg_dummy_39_32 0xA60C
- #define reg_dummy_39_32_pos 0
- #define reg_dummy_39_32_len 8
- #define reg_dummy_39_32_lsb 32
- #define xd_p_reg_dummy_47_40 0xA60D
- #define reg_dummy_47_40_pos 0
- #define reg_dummy_47_40_len 8
- #define reg_dummy_47_40_lsb 40
- #define xd_p_reg_dummy_55_48 0xA60E
- #define reg_dummy_55_48_pos 0
- #define reg_dummy_55_48_len 8
- #define reg_dummy_55_48_lsb 48
- #define xd_p_reg_dummy_63_56 0xA60F
- #define reg_dummy_63_56_pos 0
- #define reg_dummy_63_56_len 8
- #define reg_dummy_63_56_lsb 56
- #define xd_p_reg_dummy_71_64 0xA610
- #define reg_dummy_71_64_pos 0
- #define reg_dummy_71_64_len 8
- #define reg_dummy_71_64_lsb 64
- #define xd_p_reg_dummy_79_72 0xA611
- #define reg_dummy_79_72_pos 0
- #define reg_dummy_79_72_len 8
- #define reg_dummy_79_72_lsb 72
- #define xd_p_reg_dummy_87_80 0xA612
- #define reg_dummy_87_80_pos 0
- #define reg_dummy_87_80_len 8
- #define reg_dummy_87_80_lsb 80
- #define xd_p_reg_dummy_95_88 0xA613
- #define reg_dummy_95_88_pos 0
- #define reg_dummy_95_88_len 8
- #define reg_dummy_95_88_lsb 88
- #define xd_p_reg_dummy_103_96 0xA614
- #define reg_dummy_103_96_pos 0
- #define reg_dummy_103_96_len 8
- #define reg_dummy_103_96_lsb 96
- #define xd_p_reg_unplug_flag 0xA615
- #define reg_unplug_flag_pos 0
- #define reg_unplug_flag_len 1
- #define reg_unplug_flag_lsb 104
- #define xd_p_reg_api_dca_stes_request 0xA615
- #define reg_api_dca_stes_request_pos 1
- #define reg_api_dca_stes_request_len 1
- #define reg_api_dca_stes_request_lsb 0
- #define xd_p_reg_back_to_dca_flag 0xA615
- #define reg_back_to_dca_flag_pos 2
- #define reg_back_to_dca_flag_len 1
- #define reg_back_to_dca_flag_lsb 106
- #define xd_p_reg_api_retrain_request 0xA615
- #define reg_api_retrain_request_pos 3
- #define reg_api_retrain_request_len 1
- #define reg_api_retrain_request_lsb 0
- #define xd_p_reg_Dyn_Top_Try_flag 0xA615
- #define reg_Dyn_Top_Try_flag_pos 3
- #define reg_Dyn_Top_Try_flag_len 1
- #define reg_Dyn_Top_Try_flag_lsb 107
- #define xd_p_reg_API_retrain_freeze_flag 0xA615
- #define reg_API_retrain_freeze_flag_pos 4
- #define reg_API_retrain_freeze_flag_len 1
- #define reg_API_retrain_freeze_flag_lsb 108
- #define xd_p_reg_dummy_111_104 0xA615
- #define reg_dummy_111_104_pos 0
- #define reg_dummy_111_104_len 8
- #define reg_dummy_111_104_lsb 104
- #define xd_p_reg_dummy_119_112 0xA616
- #define reg_dummy_119_112_pos 0
- #define reg_dummy_119_112_len 8
- #define reg_dummy_119_112_lsb 112
- #define xd_p_reg_dummy_127_120 0xA617
- #define reg_dummy_127_120_pos 0
- #define reg_dummy_127_120_len 8
- #define reg_dummy_127_120_lsb 120
- #define xd_p_reg_dummy_135_128 0xA618
- #define reg_dummy_135_128_pos 0
- #define reg_dummy_135_128_len 8
- #define reg_dummy_135_128_lsb 128
- #define xd_p_reg_dummy_143_136 0xA619
- #define reg_dummy_143_136_pos 0
- #define reg_dummy_143_136_len 8
- #define reg_dummy_143_136_lsb 136
- #define xd_p_reg_CCIR_dis 0xA619
- #define reg_CCIR_dis_pos 0
- #define reg_CCIR_dis_len 1
- #define reg_CCIR_dis_lsb 0
- #define xd_p_reg_dummy_151_144 0xA61A
- #define reg_dummy_151_144_pos 0
- #define reg_dummy_151_144_len 8
- #define reg_dummy_151_144_lsb 144
- #define xd_p_reg_dummy_159_152 0xA61B
- #define reg_dummy_159_152_pos 0
- #define reg_dummy_159_152_len 8
- #define reg_dummy_159_152_lsb 152
- #define xd_p_reg_dummy_167_160 0xA61C
- #define reg_dummy_167_160_pos 0
- #define reg_dummy_167_160_len 8
- #define reg_dummy_167_160_lsb 160
- #define xd_p_reg_dummy_175_168 0xA61D
- #define reg_dummy_175_168_pos 0
- #define reg_dummy_175_168_len 8
- #define reg_dummy_175_168_lsb 168
- #define xd_p_reg_dummy_183_176 0xA61E
- #define reg_dummy_183_176_pos 0
- #define reg_dummy_183_176_len 8
- #define reg_dummy_183_176_lsb 176
- #define xd_p_reg_ofsm_read_rbc_en 0xA61E
- #define reg_ofsm_read_rbc_en_pos 2
- #define reg_ofsm_read_rbc_en_len 1
- #define reg_ofsm_read_rbc_en_lsb 0
- #define xd_p_reg_ce_filter_selection_dis 0xA61E
- #define reg_ce_filter_selection_dis_pos 1
- #define reg_ce_filter_selection_dis_len 1
- #define reg_ce_filter_selection_dis_lsb 0
- #define xd_p_reg_OFSM_version_control_7_0 0xA611
- #define reg_OFSM_version_control_7_0_pos 0
- #define reg_OFSM_version_control_7_0_len 8
- #define reg_OFSM_version_control_7_0_lsb 0
- #define xd_p_reg_OFSM_version_control_15_8 0xA61F
- #define reg_OFSM_version_control_15_8_pos 0
- #define reg_OFSM_version_control_15_8_len 8
- #define reg_OFSM_version_control_15_8_lsb 0
- #define xd_p_reg_OFSM_version_control_23_16 0xA620
- #define reg_OFSM_version_control_23_16_pos 0
- #define reg_OFSM_version_control_23_16_len 8
- #define reg_OFSM_version_control_23_16_lsb 0
- #define xd_p_reg_dummy_191_184 0xA61F
- #define reg_dummy_191_184_pos 0
- #define reg_dummy_191_184_len 8
- #define reg_dummy_191_184_lsb 184
- #define xd_p_reg_dummy_199_192 0xA620
- #define reg_dummy_199_192_pos 0
- #define reg_dummy_199_192_len 8
- #define reg_dummy_199_192_lsb 192
- #define xd_p_reg_ce_en 0xABC0
- #define reg_ce_en_pos 0
- #define reg_ce_en_len 1
- #define reg_ce_en_lsb 0
- #define xd_p_reg_ce_fctrl_en 0xABC0
- #define reg_ce_fctrl_en_pos 1
- #define reg_ce_fctrl_en_len 1
- #define reg_ce_fctrl_en_lsb 0
- #define xd_p_reg_ce_fste_tdi 0xABC0
- #define reg_ce_fste_tdi_pos 2
- #define reg_ce_fste_tdi_len 1
- #define reg_ce_fste_tdi_lsb 0
- #define xd_p_reg_ce_dynamic 0xABC0
- #define reg_ce_dynamic_pos 3
- #define reg_ce_dynamic_len 1
- #define reg_ce_dynamic_lsb 0
- #define xd_p_reg_ce_conf 0xABC0
- #define reg_ce_conf_pos 4
- #define reg_ce_conf_len 2
- #define reg_ce_conf_lsb 0
- #define xd_p_reg_ce_dyn12 0xABC0
- #define reg_ce_dyn12_pos 6
- #define reg_ce_dyn12_len 1
- #define reg_ce_dyn12_lsb 0
- #define xd_p_reg_ce_derot_en 0xABC0
- #define reg_ce_derot_en_pos 7
- #define reg_ce_derot_en_len 1
- #define reg_ce_derot_en_lsb 0
- #define xd_p_reg_ce_dynamic_th_7_0 0xABC1
- #define reg_ce_dynamic_th_7_0_pos 0
- #define reg_ce_dynamic_th_7_0_len 8
- #define reg_ce_dynamic_th_7_0_lsb 0
- #define xd_p_reg_ce_dynamic_th_15_8 0xABC2
- #define reg_ce_dynamic_th_15_8_pos 0
- #define reg_ce_dynamic_th_15_8_len 8
- #define reg_ce_dynamic_th_15_8_lsb 8
- #define xd_p_reg_ce_s1 0xABC3
- #define reg_ce_s1_pos 0
- #define reg_ce_s1_len 5
- #define reg_ce_s1_lsb 0
- #define xd_p_reg_ce_var_forced_value 0xABC3
- #define reg_ce_var_forced_value_pos 5
- #define reg_ce_var_forced_value_len 3
- #define reg_ce_var_forced_value_lsb 0
- #define xd_p_reg_ce_data_im_7_0 0xABC4
- #define reg_ce_data_im_7_0_pos 0
- #define reg_ce_data_im_7_0_len 8
- #define reg_ce_data_im_7_0_lsb 0
- #define xd_p_reg_ce_data_im_8 0xABC5
- #define reg_ce_data_im_8_pos 0
- #define reg_ce_data_im_8_len 1
- #define reg_ce_data_im_8_lsb 0
- #define xd_p_reg_ce_data_re_6_0 0xABC5
- #define reg_ce_data_re_6_0_pos 1
- #define reg_ce_data_re_6_0_len 7
- #define reg_ce_data_re_6_0_lsb 0
- #define xd_p_reg_ce_data_re_8_7 0xABC6
- #define reg_ce_data_re_8_7_pos 0
- #define reg_ce_data_re_8_7_len 2
- #define reg_ce_data_re_8_7_lsb 7
- #define xd_p_reg_ce_tone_5_0 0xABC6
- #define reg_ce_tone_5_0_pos 2
- #define reg_ce_tone_5_0_len 6
- #define reg_ce_tone_5_0_lsb 0
- #define xd_p_reg_ce_tone_12_6 0xABC7
- #define reg_ce_tone_12_6_pos 0
- #define reg_ce_tone_12_6_len 7
- #define reg_ce_tone_12_6_lsb 6
- #define xd_p_reg_ce_centroid_drift_th 0xABC8
- #define reg_ce_centroid_drift_th_pos 0
- #define reg_ce_centroid_drift_th_len 8
- #define reg_ce_centroid_drift_th_lsb 0
- #define xd_p_reg_ce_centroid_count_max 0xABC9
- #define reg_ce_centroid_count_max_pos 0
- #define reg_ce_centroid_count_max_len 4
- #define reg_ce_centroid_count_max_lsb 0
- #define xd_p_reg_ce_centroid_bias_inc_7_0 0xABCA
- #define reg_ce_centroid_bias_inc_7_0_pos 0
- #define reg_ce_centroid_bias_inc_7_0_len 8
- #define reg_ce_centroid_bias_inc_7_0_lsb 0
- #define xd_p_reg_ce_centroid_bias_inc_8 0xABCB
- #define reg_ce_centroid_bias_inc_8_pos 0
- #define reg_ce_centroid_bias_inc_8_len 1
- #define reg_ce_centroid_bias_inc_8_lsb 0
- #define xd_p_reg_ce_var_th0_7_0 0xABCC
- #define reg_ce_var_th0_7_0_pos 0
- #define reg_ce_var_th0_7_0_len 8
- #define reg_ce_var_th0_7_0_lsb 0
- #define xd_p_reg_ce_var_th0_15_8 0xABCD
- #define reg_ce_var_th0_15_8_pos 0
- #define reg_ce_var_th0_15_8_len 8
- #define reg_ce_var_th0_15_8_lsb 8
- #define xd_p_reg_ce_var_th1_7_0 0xABCE
- #define reg_ce_var_th1_7_0_pos 0
- #define reg_ce_var_th1_7_0_len 8
- #define reg_ce_var_th1_7_0_lsb 0
- #define xd_p_reg_ce_var_th1_15_8 0xABCF
- #define reg_ce_var_th1_15_8_pos 0
- #define reg_ce_var_th1_15_8_len 8
- #define reg_ce_var_th1_15_8_lsb 8
- #define xd_p_reg_ce_var_th2_7_0 0xABD0
- #define reg_ce_var_th2_7_0_pos 0
- #define reg_ce_var_th2_7_0_len 8
- #define reg_ce_var_th2_7_0_lsb 0
- #define xd_p_reg_ce_var_th2_15_8 0xABD1
- #define reg_ce_var_th2_15_8_pos 0
- #define reg_ce_var_th2_15_8_len 8
- #define reg_ce_var_th2_15_8_lsb 8
- #define xd_p_reg_ce_var_th3_7_0 0xABD2
- #define reg_ce_var_th3_7_0_pos 0
- #define reg_ce_var_th3_7_0_len 8
- #define reg_ce_var_th3_7_0_lsb 0
- #define xd_p_reg_ce_var_th3_15_8 0xABD3
- #define reg_ce_var_th3_15_8_pos 0
- #define reg_ce_var_th3_15_8_len 8
- #define reg_ce_var_th3_15_8_lsb 8
- #define xd_p_reg_ce_var_th4_7_0 0xABD4
- #define reg_ce_var_th4_7_0_pos 0
- #define reg_ce_var_th4_7_0_len 8
- #define reg_ce_var_th4_7_0_lsb 0
- #define xd_p_reg_ce_var_th4_15_8 0xABD5
- #define reg_ce_var_th4_15_8_pos 0
- #define reg_ce_var_th4_15_8_len 8
- #define reg_ce_var_th4_15_8_lsb 8
- #define xd_p_reg_ce_var_th5_7_0 0xABD6
- #define reg_ce_var_th5_7_0_pos 0
- #define reg_ce_var_th5_7_0_len 8
- #define reg_ce_var_th5_7_0_lsb 0
- #define xd_p_reg_ce_var_th5_15_8 0xABD7
- #define reg_ce_var_th5_15_8_pos 0
- #define reg_ce_var_th5_15_8_len 8
- #define reg_ce_var_th5_15_8_lsb 8
- #define xd_p_reg_ce_var_th6_7_0 0xABD8
- #define reg_ce_var_th6_7_0_pos 0
- #define reg_ce_var_th6_7_0_len 8
- #define reg_ce_var_th6_7_0_lsb 0
- #define xd_p_reg_ce_var_th6_15_8 0xABD9
- #define reg_ce_var_th6_15_8_pos 0
- #define reg_ce_var_th6_15_8_len 8
- #define reg_ce_var_th6_15_8_lsb 8
- #define xd_p_reg_ce_fctrl_reset 0xABDA
- #define reg_ce_fctrl_reset_pos 0
- #define reg_ce_fctrl_reset_len 1
- #define reg_ce_fctrl_reset_lsb 0
- #define xd_p_reg_ce_cent_auto_clr_en 0xABDA
- #define reg_ce_cent_auto_clr_en_pos 1
- #define reg_ce_cent_auto_clr_en_len 1
- #define reg_ce_cent_auto_clr_en_lsb 0
- #define xd_p_reg_ce_fctrl_auto_reset_en 0xABDA
- #define reg_ce_fctrl_auto_reset_en_pos 2
- #define reg_ce_fctrl_auto_reset_en_len 1
- #define reg_ce_fctrl_auto_reset_en_lsb 0
- #define xd_p_reg_ce_var_forced_en 0xABDA
- #define reg_ce_var_forced_en_pos 3
- #define reg_ce_var_forced_en_len 1
- #define reg_ce_var_forced_en_lsb 0
- #define xd_p_reg_ce_cent_forced_en 0xABDA
- #define reg_ce_cent_forced_en_pos 4
- #define reg_ce_cent_forced_en_len 1
- #define reg_ce_cent_forced_en_lsb 0
- #define xd_p_reg_ce_var_max 0xABDA
- #define reg_ce_var_max_pos 5
- #define reg_ce_var_max_len 3
- #define reg_ce_var_max_lsb 0
- #define xd_p_reg_ce_cent_forced_value_7_0 0xABDB
- #define reg_ce_cent_forced_value_7_0_pos 0
- #define reg_ce_cent_forced_value_7_0_len 8
- #define reg_ce_cent_forced_value_7_0_lsb 0
- #define xd_p_reg_ce_cent_forced_value_11_8 0xABDC
- #define reg_ce_cent_forced_value_11_8_pos 0
- #define reg_ce_cent_forced_value_11_8_len 4
- #define reg_ce_cent_forced_value_11_8_lsb 8
- #define xd_p_reg_ce_fctrl_rd 0xABDD
- #define reg_ce_fctrl_rd_pos 0
- #define reg_ce_fctrl_rd_len 1
- #define reg_ce_fctrl_rd_lsb 0
- #define xd_p_reg_ce_centroid_max_6_0 0xABDD
- #define reg_ce_centroid_max_6_0_pos 1
- #define reg_ce_centroid_max_6_0_len 7
- #define reg_ce_centroid_max_6_0_lsb 0
- #define xd_p_reg_ce_centroid_max_11_7 0xABDE
- #define reg_ce_centroid_max_11_7_pos 0
- #define reg_ce_centroid_max_11_7_len 5
- #define reg_ce_centroid_max_11_7_lsb 7
- #define xd_p_reg_ce_var 0xABDF
- #define reg_ce_var_pos 0
- #define reg_ce_var_len 3
- #define reg_ce_var_lsb 0
- #define xd_p_reg_ce_fctrl_rdy 0xABDF
- #define reg_ce_fctrl_rdy_pos 3
- #define reg_ce_fctrl_rdy_len 1
- #define reg_ce_fctrl_rdy_lsb 0
- #define xd_p_reg_ce_centroid_out_3_0 0xABDF
- #define reg_ce_centroid_out_3_0_pos 4
- #define reg_ce_centroid_out_3_0_len 4
- #define reg_ce_centroid_out_3_0_lsb 0
- #define xd_p_reg_ce_centroid_out_11_4 0xABE0
- #define reg_ce_centroid_out_11_4_pos 0
- #define reg_ce_centroid_out_11_4_len 8
- #define reg_ce_centroid_out_11_4_lsb 4
- #define xd_p_reg_ce_bias_7_0 0xABE1
- #define reg_ce_bias_7_0_pos 0
- #define reg_ce_bias_7_0_len 8
- #define reg_ce_bias_7_0_lsb 0
- #define xd_p_reg_ce_bias_11_8 0xABE2
- #define reg_ce_bias_11_8_pos 0
- #define reg_ce_bias_11_8_len 4
- #define reg_ce_bias_11_8_lsb 8
- #define xd_p_reg_ce_m1_3_0 0xABE2
- #define reg_ce_m1_3_0_pos 4
- #define reg_ce_m1_3_0_len 4
- #define reg_ce_m1_3_0_lsb 0
- #define xd_p_reg_ce_m1_11_4 0xABE3
- #define reg_ce_m1_11_4_pos 0
- #define reg_ce_m1_11_4_len 8
- #define reg_ce_m1_11_4_lsb 4
- #define xd_p_reg_ce_rh0_7_0 0xABE4
- #define reg_ce_rh0_7_0_pos 0
- #define reg_ce_rh0_7_0_len 8
- #define reg_ce_rh0_7_0_lsb 0
- #define xd_p_reg_ce_rh0_15_8 0xABE5
- #define reg_ce_rh0_15_8_pos 0
- #define reg_ce_rh0_15_8_len 8
- #define reg_ce_rh0_15_8_lsb 8
- #define xd_p_reg_ce_rh0_23_16 0xABE6
- #define reg_ce_rh0_23_16_pos 0
- #define reg_ce_rh0_23_16_len 8
- #define reg_ce_rh0_23_16_lsb 16
- #define xd_p_reg_ce_rh0_31_24 0xABE7
- #define reg_ce_rh0_31_24_pos 0
- #define reg_ce_rh0_31_24_len 8
- #define reg_ce_rh0_31_24_lsb 24
- #define xd_p_reg_ce_rh3_real_7_0 0xABE8
- #define reg_ce_rh3_real_7_0_pos 0
- #define reg_ce_rh3_real_7_0_len 8
- #define reg_ce_rh3_real_7_0_lsb 0
- #define xd_p_reg_ce_rh3_real_15_8 0xABE9
- #define reg_ce_rh3_real_15_8_pos 0
- #define reg_ce_rh3_real_15_8_len 8
- #define reg_ce_rh3_real_15_8_lsb 8
- #define xd_p_reg_ce_rh3_real_23_16 0xABEA
- #define reg_ce_rh3_real_23_16_pos 0
- #define reg_ce_rh3_real_23_16_len 8
- #define reg_ce_rh3_real_23_16_lsb 16
- #define xd_p_reg_ce_rh3_real_31_24 0xABEB
- #define reg_ce_rh3_real_31_24_pos 0
- #define reg_ce_rh3_real_31_24_len 8
- #define reg_ce_rh3_real_31_24_lsb 24
- #define xd_p_reg_ce_rh3_imag_7_0 0xABEC
- #define reg_ce_rh3_imag_7_0_pos 0
- #define reg_ce_rh3_imag_7_0_len 8
- #define reg_ce_rh3_imag_7_0_lsb 0
- #define xd_p_reg_ce_rh3_imag_15_8 0xABED
- #define reg_ce_rh3_imag_15_8_pos 0
- #define reg_ce_rh3_imag_15_8_len 8
- #define reg_ce_rh3_imag_15_8_lsb 8
- #define xd_p_reg_ce_rh3_imag_23_16 0xABEE
- #define reg_ce_rh3_imag_23_16_pos 0
- #define reg_ce_rh3_imag_23_16_len 8
- #define reg_ce_rh3_imag_23_16_lsb 16
- #define xd_p_reg_ce_rh3_imag_31_24 0xABEF
- #define reg_ce_rh3_imag_31_24_pos 0
- #define reg_ce_rh3_imag_31_24_len 8
- #define reg_ce_rh3_imag_31_24_lsb 24
- #define xd_p_reg_feq_fix_eh2_7_0 0xABF0
- #define reg_feq_fix_eh2_7_0_pos 0
- #define reg_feq_fix_eh2_7_0_len 8
- #define reg_feq_fix_eh2_7_0_lsb 0
- #define xd_p_reg_feq_fix_eh2_15_8 0xABF1
- #define reg_feq_fix_eh2_15_8_pos 0
- #define reg_feq_fix_eh2_15_8_len 8
- #define reg_feq_fix_eh2_15_8_lsb 8
- #define xd_p_reg_feq_fix_eh2_23_16 0xABF2
- #define reg_feq_fix_eh2_23_16_pos 0
- #define reg_feq_fix_eh2_23_16_len 8
- #define reg_feq_fix_eh2_23_16_lsb 16
- #define xd_p_reg_feq_fix_eh2_31_24 0xABF3
- #define reg_feq_fix_eh2_31_24_pos 0
- #define reg_feq_fix_eh2_31_24_len 8
- #define reg_feq_fix_eh2_31_24_lsb 24
- #define xd_p_reg_ce_m2_central_7_0 0xABF4
- #define reg_ce_m2_central_7_0_pos 0
- #define reg_ce_m2_central_7_0_len 8
- #define reg_ce_m2_central_7_0_lsb 0
- #define xd_p_reg_ce_m2_central_15_8 0xABF5
- #define reg_ce_m2_central_15_8_pos 0
- #define reg_ce_m2_central_15_8_len 8
- #define reg_ce_m2_central_15_8_lsb 8
- #define xd_p_reg_ce_fftshift 0xABF6
- #define reg_ce_fftshift_pos 0
- #define reg_ce_fftshift_len 4
- #define reg_ce_fftshift_lsb 0
- #define xd_p_reg_ce_fftshift1 0xABF6
- #define reg_ce_fftshift1_pos 4
- #define reg_ce_fftshift1_len 4
- #define reg_ce_fftshift1_lsb 0
- #define xd_p_reg_ce_fftshift2 0xABF7
- #define reg_ce_fftshift2_pos 0
- #define reg_ce_fftshift2_len 4
- #define reg_ce_fftshift2_lsb 0
- #define xd_p_reg_ce_top_mobile 0xABF7
- #define reg_ce_top_mobile_pos 4
- #define reg_ce_top_mobile_len 1
- #define reg_ce_top_mobile_lsb 0
- #define xd_p_reg_strong_sginal_detected 0xA2BC
- #define reg_strong_sginal_detected_pos 2
- #define reg_strong_sginal_detected_len 1
- #define reg_strong_sginal_detected_lsb 0
- #define XD_MP2IF_BASE 0xB000
- #define XD_MP2IF_CSR (0x00 + XD_MP2IF_BASE)
- #define XD_MP2IF_DMX_CTRL (0x03 + XD_MP2IF_BASE)
- #define XD_MP2IF_PID_IDX (0x04 + XD_MP2IF_BASE)
- #define XD_MP2IF_PID_DATA_L (0x05 + XD_MP2IF_BASE)
- #define XD_MP2IF_PID_DATA_H (0x06 + XD_MP2IF_BASE)
- #define XD_MP2IF_MISC (0x07 + XD_MP2IF_BASE)
- extern struct dvb_frontend *af9005_fe_attach(struct dvb_usb_device *d);
- extern int af9005_read_ofdm_register(struct dvb_usb_device *d, u16 reg,
- u8 * value);
- extern int af9005_read_ofdm_registers(struct dvb_usb_device *d, u16 reg,
- u8 * values, int len);
- extern int af9005_write_ofdm_register(struct dvb_usb_device *d, u16 reg,
- u8 value);
- extern int af9005_write_ofdm_registers(struct dvb_usb_device *d, u16 reg,
- u8 * values, int len);
- extern int af9005_read_tuner_registers(struct dvb_usb_device *d, u16 reg,
- u8 addr, u8 * values, int len);
- extern int af9005_write_tuner_registers(struct dvb_usb_device *d, u16 reg,
- u8 * values, int len);
- extern int af9005_read_register_bits(struct dvb_usb_device *d, u16 reg,
- u8 pos, u8 len, u8 * value);
- extern int af9005_write_register_bits(struct dvb_usb_device *d, u16 reg,
- u8 pos, u8 len, u8 value);
- extern int af9005_send_command(struct dvb_usb_device *d, u8 command,
- u8 * wbuf, int wlen, u8 * rbuf, int rlen);
- extern int af9005_read_eeprom(struct dvb_usb_device *d, u8 address,
- u8 * values, int len);
- extern int af9005_tuner_attach(struct dvb_usb_adapter *adap);
- extern int af9005_led_control(struct dvb_usb_device *d, int onoff);
- extern u8 regmask[8];
- /* remote control decoder */
- extern int af9005_rc_decode(struct dvb_usb_device *d, u8 * data, int len,
- u32 * event, int *state);
- extern struct rc_map_table rc_map_af9005_table[];
- extern int rc_map_af9005_table_size;
- #endif
|