amd_iommu_v2.c 22 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*
  2. * Copyright (C) 2010-2012 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <jroedel@suse.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/mmu_notifier.h>
  19. #include <linux/amd-iommu.h>
  20. #include <linux/mm_types.h>
  21. #include <linux/profile.h>
  22. #include <linux/module.h>
  23. #include <linux/sched.h>
  24. #include <linux/iommu.h>
  25. #include <linux/wait.h>
  26. #include <linux/pci.h>
  27. #include <linux/gfp.h>
  28. #include "amd_iommu_types.h"
  29. #include "amd_iommu_proto.h"
  30. MODULE_LICENSE("GPL v2");
  31. MODULE_AUTHOR("Joerg Roedel <jroedel@suse.de>");
  32. #define MAX_DEVICES 0x10000
  33. #define PRI_QUEUE_SIZE 512
  34. struct pri_queue {
  35. atomic_t inflight;
  36. bool finish;
  37. int status;
  38. };
  39. struct pasid_state {
  40. struct list_head list; /* For global state-list */
  41. atomic_t count; /* Reference count */
  42. unsigned mmu_notifier_count; /* Counting nested mmu_notifier
  43. calls */
  44. struct mm_struct *mm; /* mm_struct for the faults */
  45. struct mmu_notifier mn; /* mmu_notifier handle */
  46. struct pri_queue pri[PRI_QUEUE_SIZE]; /* PRI tag states */
  47. struct device_state *device_state; /* Link to our device_state */
  48. int pasid; /* PASID index */
  49. bool invalid; /* Used during setup and
  50. teardown of the pasid */
  51. spinlock_t lock; /* Protect pri_queues and
  52. mmu_notifer_count */
  53. wait_queue_head_t wq; /* To wait for count == 0 */
  54. };
  55. struct device_state {
  56. struct list_head list;
  57. u16 devid;
  58. atomic_t count;
  59. struct pci_dev *pdev;
  60. struct pasid_state **states;
  61. struct iommu_domain *domain;
  62. int pasid_levels;
  63. int max_pasids;
  64. amd_iommu_invalid_ppr_cb inv_ppr_cb;
  65. amd_iommu_invalidate_ctx inv_ctx_cb;
  66. spinlock_t lock;
  67. wait_queue_head_t wq;
  68. };
  69. struct fault {
  70. struct work_struct work;
  71. struct device_state *dev_state;
  72. struct pasid_state *state;
  73. struct mm_struct *mm;
  74. u64 address;
  75. u16 devid;
  76. u16 pasid;
  77. u16 tag;
  78. u16 finish;
  79. u16 flags;
  80. };
  81. static LIST_HEAD(state_list);
  82. static spinlock_t state_lock;
  83. static struct workqueue_struct *iommu_wq;
  84. static void free_pasid_states(struct device_state *dev_state);
  85. static u16 device_id(struct pci_dev *pdev)
  86. {
  87. u16 devid;
  88. devid = pdev->bus->number;
  89. devid = (devid << 8) | pdev->devfn;
  90. return devid;
  91. }
  92. static struct device_state *__get_device_state(u16 devid)
  93. {
  94. struct device_state *dev_state;
  95. list_for_each_entry(dev_state, &state_list, list) {
  96. if (dev_state->devid == devid)
  97. return dev_state;
  98. }
  99. return NULL;
  100. }
  101. static struct device_state *get_device_state(u16 devid)
  102. {
  103. struct device_state *dev_state;
  104. unsigned long flags;
  105. spin_lock_irqsave(&state_lock, flags);
  106. dev_state = __get_device_state(devid);
  107. if (dev_state != NULL)
  108. atomic_inc(&dev_state->count);
  109. spin_unlock_irqrestore(&state_lock, flags);
  110. return dev_state;
  111. }
  112. static void free_device_state(struct device_state *dev_state)
  113. {
  114. struct iommu_group *group;
  115. /*
  116. * First detach device from domain - No more PRI requests will arrive
  117. * from that device after it is unbound from the IOMMUv2 domain.
  118. */
  119. group = iommu_group_get(&dev_state->pdev->dev);
  120. if (WARN_ON(!group))
  121. return;
  122. iommu_detach_group(dev_state->domain, group);
  123. iommu_group_put(group);
  124. /* Everything is down now, free the IOMMUv2 domain */
  125. iommu_domain_free(dev_state->domain);
  126. /* Finally get rid of the device-state */
  127. kfree(dev_state);
  128. }
  129. static void put_device_state(struct device_state *dev_state)
  130. {
  131. if (atomic_dec_and_test(&dev_state->count))
  132. wake_up(&dev_state->wq);
  133. }
  134. /* Must be called under dev_state->lock */
  135. static struct pasid_state **__get_pasid_state_ptr(struct device_state *dev_state,
  136. int pasid, bool alloc)
  137. {
  138. struct pasid_state **root, **ptr;
  139. int level, index;
  140. level = dev_state->pasid_levels;
  141. root = dev_state->states;
  142. while (true) {
  143. index = (pasid >> (9 * level)) & 0x1ff;
  144. ptr = &root[index];
  145. if (level == 0)
  146. break;
  147. if (*ptr == NULL) {
  148. if (!alloc)
  149. return NULL;
  150. *ptr = (void *)get_zeroed_page(GFP_ATOMIC);
  151. if (*ptr == NULL)
  152. return NULL;
  153. }
  154. root = (struct pasid_state **)*ptr;
  155. level -= 1;
  156. }
  157. return ptr;
  158. }
  159. static int set_pasid_state(struct device_state *dev_state,
  160. struct pasid_state *pasid_state,
  161. int pasid)
  162. {
  163. struct pasid_state **ptr;
  164. unsigned long flags;
  165. int ret;
  166. spin_lock_irqsave(&dev_state->lock, flags);
  167. ptr = __get_pasid_state_ptr(dev_state, pasid, true);
  168. ret = -ENOMEM;
  169. if (ptr == NULL)
  170. goto out_unlock;
  171. ret = -ENOMEM;
  172. if (*ptr != NULL)
  173. goto out_unlock;
  174. *ptr = pasid_state;
  175. ret = 0;
  176. out_unlock:
  177. spin_unlock_irqrestore(&dev_state->lock, flags);
  178. return ret;
  179. }
  180. static void clear_pasid_state(struct device_state *dev_state, int pasid)
  181. {
  182. struct pasid_state **ptr;
  183. unsigned long flags;
  184. spin_lock_irqsave(&dev_state->lock, flags);
  185. ptr = __get_pasid_state_ptr(dev_state, pasid, true);
  186. if (ptr == NULL)
  187. goto out_unlock;
  188. *ptr = NULL;
  189. out_unlock:
  190. spin_unlock_irqrestore(&dev_state->lock, flags);
  191. }
  192. static struct pasid_state *get_pasid_state(struct device_state *dev_state,
  193. int pasid)
  194. {
  195. struct pasid_state **ptr, *ret = NULL;
  196. unsigned long flags;
  197. spin_lock_irqsave(&dev_state->lock, flags);
  198. ptr = __get_pasid_state_ptr(dev_state, pasid, false);
  199. if (ptr == NULL)
  200. goto out_unlock;
  201. ret = *ptr;
  202. if (ret)
  203. atomic_inc(&ret->count);
  204. out_unlock:
  205. spin_unlock_irqrestore(&dev_state->lock, flags);
  206. return ret;
  207. }
  208. static void free_pasid_state(struct pasid_state *pasid_state)
  209. {
  210. kfree(pasid_state);
  211. }
  212. static void put_pasid_state(struct pasid_state *pasid_state)
  213. {
  214. if (atomic_dec_and_test(&pasid_state->count))
  215. wake_up(&pasid_state->wq);
  216. }
  217. static void put_pasid_state_wait(struct pasid_state *pasid_state)
  218. {
  219. atomic_dec(&pasid_state->count);
  220. wait_event(pasid_state->wq, !atomic_read(&pasid_state->count));
  221. free_pasid_state(pasid_state);
  222. }
  223. static void unbind_pasid(struct pasid_state *pasid_state)
  224. {
  225. struct iommu_domain *domain;
  226. domain = pasid_state->device_state->domain;
  227. /*
  228. * Mark pasid_state as invalid, no more faults will we added to the
  229. * work queue after this is visible everywhere.
  230. */
  231. pasid_state->invalid = true;
  232. /* Make sure this is visible */
  233. smp_wmb();
  234. /* After this the device/pasid can't access the mm anymore */
  235. amd_iommu_domain_clear_gcr3(domain, pasid_state->pasid);
  236. /* Make sure no more pending faults are in the queue */
  237. flush_workqueue(iommu_wq);
  238. }
  239. static void free_pasid_states_level1(struct pasid_state **tbl)
  240. {
  241. int i;
  242. for (i = 0; i < 512; ++i) {
  243. if (tbl[i] == NULL)
  244. continue;
  245. free_page((unsigned long)tbl[i]);
  246. }
  247. }
  248. static void free_pasid_states_level2(struct pasid_state **tbl)
  249. {
  250. struct pasid_state **ptr;
  251. int i;
  252. for (i = 0; i < 512; ++i) {
  253. if (tbl[i] == NULL)
  254. continue;
  255. ptr = (struct pasid_state **)tbl[i];
  256. free_pasid_states_level1(ptr);
  257. }
  258. }
  259. static void free_pasid_states(struct device_state *dev_state)
  260. {
  261. struct pasid_state *pasid_state;
  262. int i;
  263. for (i = 0; i < dev_state->max_pasids; ++i) {
  264. pasid_state = get_pasid_state(dev_state, i);
  265. if (pasid_state == NULL)
  266. continue;
  267. put_pasid_state(pasid_state);
  268. /*
  269. * This will call the mn_release function and
  270. * unbind the PASID
  271. */
  272. mmu_notifier_unregister(&pasid_state->mn, pasid_state->mm);
  273. put_pasid_state_wait(pasid_state); /* Reference taken in
  274. amd_iommu_bind_pasid */
  275. /* Drop reference taken in amd_iommu_bind_pasid */
  276. put_device_state(dev_state);
  277. }
  278. if (dev_state->pasid_levels == 2)
  279. free_pasid_states_level2(dev_state->states);
  280. else if (dev_state->pasid_levels == 1)
  281. free_pasid_states_level1(dev_state->states);
  282. else
  283. BUG_ON(dev_state->pasid_levels != 0);
  284. free_page((unsigned long)dev_state->states);
  285. }
  286. static struct pasid_state *mn_to_state(struct mmu_notifier *mn)
  287. {
  288. return container_of(mn, struct pasid_state, mn);
  289. }
  290. static void __mn_flush_page(struct mmu_notifier *mn,
  291. unsigned long address)
  292. {
  293. struct pasid_state *pasid_state;
  294. struct device_state *dev_state;
  295. pasid_state = mn_to_state(mn);
  296. dev_state = pasid_state->device_state;
  297. amd_iommu_flush_page(dev_state->domain, pasid_state->pasid, address);
  298. }
  299. static int mn_clear_flush_young(struct mmu_notifier *mn,
  300. struct mm_struct *mm,
  301. unsigned long start,
  302. unsigned long end)
  303. {
  304. for (; start < end; start += PAGE_SIZE)
  305. __mn_flush_page(mn, start);
  306. return 0;
  307. }
  308. static void mn_invalidate_page(struct mmu_notifier *mn,
  309. struct mm_struct *mm,
  310. unsigned long address)
  311. {
  312. __mn_flush_page(mn, address);
  313. }
  314. static void mn_invalidate_range(struct mmu_notifier *mn,
  315. struct mm_struct *mm,
  316. unsigned long start, unsigned long end)
  317. {
  318. struct pasid_state *pasid_state;
  319. struct device_state *dev_state;
  320. pasid_state = mn_to_state(mn);
  321. dev_state = pasid_state->device_state;
  322. if ((start ^ (end - 1)) < PAGE_SIZE)
  323. amd_iommu_flush_page(dev_state->domain, pasid_state->pasid,
  324. start);
  325. else
  326. amd_iommu_flush_tlb(dev_state->domain, pasid_state->pasid);
  327. }
  328. static void mn_release(struct mmu_notifier *mn, struct mm_struct *mm)
  329. {
  330. struct pasid_state *pasid_state;
  331. struct device_state *dev_state;
  332. bool run_inv_ctx_cb;
  333. might_sleep();
  334. pasid_state = mn_to_state(mn);
  335. dev_state = pasid_state->device_state;
  336. run_inv_ctx_cb = !pasid_state->invalid;
  337. if (run_inv_ctx_cb && dev_state->inv_ctx_cb)
  338. dev_state->inv_ctx_cb(dev_state->pdev, pasid_state->pasid);
  339. unbind_pasid(pasid_state);
  340. }
  341. static const struct mmu_notifier_ops iommu_mn = {
  342. .release = mn_release,
  343. .clear_flush_young = mn_clear_flush_young,
  344. .invalidate_page = mn_invalidate_page,
  345. .invalidate_range = mn_invalidate_range,
  346. };
  347. static void set_pri_tag_status(struct pasid_state *pasid_state,
  348. u16 tag, int status)
  349. {
  350. unsigned long flags;
  351. spin_lock_irqsave(&pasid_state->lock, flags);
  352. pasid_state->pri[tag].status = status;
  353. spin_unlock_irqrestore(&pasid_state->lock, flags);
  354. }
  355. static void finish_pri_tag(struct device_state *dev_state,
  356. struct pasid_state *pasid_state,
  357. u16 tag)
  358. {
  359. unsigned long flags;
  360. spin_lock_irqsave(&pasid_state->lock, flags);
  361. if (atomic_dec_and_test(&pasid_state->pri[tag].inflight) &&
  362. pasid_state->pri[tag].finish) {
  363. amd_iommu_complete_ppr(dev_state->pdev, pasid_state->pasid,
  364. pasid_state->pri[tag].status, tag);
  365. pasid_state->pri[tag].finish = false;
  366. pasid_state->pri[tag].status = PPR_SUCCESS;
  367. }
  368. spin_unlock_irqrestore(&pasid_state->lock, flags);
  369. }
  370. static void handle_fault_error(struct fault *fault)
  371. {
  372. int status;
  373. if (!fault->dev_state->inv_ppr_cb) {
  374. set_pri_tag_status(fault->state, fault->tag, PPR_INVALID);
  375. return;
  376. }
  377. status = fault->dev_state->inv_ppr_cb(fault->dev_state->pdev,
  378. fault->pasid,
  379. fault->address,
  380. fault->flags);
  381. switch (status) {
  382. case AMD_IOMMU_INV_PRI_RSP_SUCCESS:
  383. set_pri_tag_status(fault->state, fault->tag, PPR_SUCCESS);
  384. break;
  385. case AMD_IOMMU_INV_PRI_RSP_INVALID:
  386. set_pri_tag_status(fault->state, fault->tag, PPR_INVALID);
  387. break;
  388. case AMD_IOMMU_INV_PRI_RSP_FAIL:
  389. set_pri_tag_status(fault->state, fault->tag, PPR_FAILURE);
  390. break;
  391. default:
  392. BUG();
  393. }
  394. }
  395. static bool access_error(struct vm_area_struct *vma, struct fault *fault)
  396. {
  397. unsigned long requested = 0;
  398. if (fault->flags & PPR_FAULT_EXEC)
  399. requested |= VM_EXEC;
  400. if (fault->flags & PPR_FAULT_READ)
  401. requested |= VM_READ;
  402. if (fault->flags & PPR_FAULT_WRITE)
  403. requested |= VM_WRITE;
  404. return (requested & ~vma->vm_flags) != 0;
  405. }
  406. static void do_fault(struct work_struct *work)
  407. {
  408. struct fault *fault = container_of(work, struct fault, work);
  409. struct vm_area_struct *vma;
  410. int ret = VM_FAULT_ERROR;
  411. unsigned int flags = 0;
  412. struct mm_struct *mm;
  413. u64 address;
  414. mm = fault->state->mm;
  415. address = fault->address;
  416. if (fault->flags & PPR_FAULT_USER)
  417. flags |= FAULT_FLAG_USER;
  418. if (fault->flags & PPR_FAULT_WRITE)
  419. flags |= FAULT_FLAG_WRITE;
  420. flags |= FAULT_FLAG_REMOTE;
  421. down_read(&mm->mmap_sem);
  422. vma = find_extend_vma(mm, address);
  423. if (!vma || address < vma->vm_start)
  424. /* failed to get a vma in the right range */
  425. goto out;
  426. /* Check if we have the right permissions on the vma */
  427. if (access_error(vma, fault))
  428. goto out;
  429. ret = handle_mm_fault(vma, address, flags);
  430. out:
  431. up_read(&mm->mmap_sem);
  432. if (ret & VM_FAULT_ERROR)
  433. /* failed to service fault */
  434. handle_fault_error(fault);
  435. finish_pri_tag(fault->dev_state, fault->state, fault->tag);
  436. put_pasid_state(fault->state);
  437. kfree(fault);
  438. }
  439. static int ppr_notifier(struct notifier_block *nb, unsigned long e, void *data)
  440. {
  441. struct amd_iommu_fault *iommu_fault;
  442. struct pasid_state *pasid_state;
  443. struct device_state *dev_state;
  444. unsigned long flags;
  445. struct fault *fault;
  446. bool finish;
  447. u16 tag;
  448. int ret;
  449. iommu_fault = data;
  450. tag = iommu_fault->tag & 0x1ff;
  451. finish = (iommu_fault->tag >> 9) & 1;
  452. ret = NOTIFY_DONE;
  453. dev_state = get_device_state(iommu_fault->device_id);
  454. if (dev_state == NULL)
  455. goto out;
  456. pasid_state = get_pasid_state(dev_state, iommu_fault->pasid);
  457. if (pasid_state == NULL || pasid_state->invalid) {
  458. /* We know the device but not the PASID -> send INVALID */
  459. amd_iommu_complete_ppr(dev_state->pdev, iommu_fault->pasid,
  460. PPR_INVALID, tag);
  461. goto out_drop_state;
  462. }
  463. spin_lock_irqsave(&pasid_state->lock, flags);
  464. atomic_inc(&pasid_state->pri[tag].inflight);
  465. if (finish)
  466. pasid_state->pri[tag].finish = true;
  467. spin_unlock_irqrestore(&pasid_state->lock, flags);
  468. fault = kzalloc(sizeof(*fault), GFP_ATOMIC);
  469. if (fault == NULL) {
  470. /* We are OOM - send success and let the device re-fault */
  471. finish_pri_tag(dev_state, pasid_state, tag);
  472. goto out_drop_state;
  473. }
  474. fault->dev_state = dev_state;
  475. fault->address = iommu_fault->address;
  476. fault->state = pasid_state;
  477. fault->tag = tag;
  478. fault->finish = finish;
  479. fault->pasid = iommu_fault->pasid;
  480. fault->flags = iommu_fault->flags;
  481. INIT_WORK(&fault->work, do_fault);
  482. queue_work(iommu_wq, &fault->work);
  483. ret = NOTIFY_OK;
  484. out_drop_state:
  485. if (ret != NOTIFY_OK && pasid_state)
  486. put_pasid_state(pasid_state);
  487. put_device_state(dev_state);
  488. out:
  489. return ret;
  490. }
  491. static struct notifier_block ppr_nb = {
  492. .notifier_call = ppr_notifier,
  493. };
  494. int amd_iommu_bind_pasid(struct pci_dev *pdev, int pasid,
  495. struct task_struct *task)
  496. {
  497. struct pasid_state *pasid_state;
  498. struct device_state *dev_state;
  499. struct mm_struct *mm;
  500. u16 devid;
  501. int ret;
  502. might_sleep();
  503. if (!amd_iommu_v2_supported())
  504. return -ENODEV;
  505. devid = device_id(pdev);
  506. dev_state = get_device_state(devid);
  507. if (dev_state == NULL)
  508. return -EINVAL;
  509. ret = -EINVAL;
  510. if (pasid < 0 || pasid >= dev_state->max_pasids)
  511. goto out;
  512. ret = -ENOMEM;
  513. pasid_state = kzalloc(sizeof(*pasid_state), GFP_KERNEL);
  514. if (pasid_state == NULL)
  515. goto out;
  516. atomic_set(&pasid_state->count, 1);
  517. init_waitqueue_head(&pasid_state->wq);
  518. spin_lock_init(&pasid_state->lock);
  519. mm = get_task_mm(task);
  520. pasid_state->mm = mm;
  521. pasid_state->device_state = dev_state;
  522. pasid_state->pasid = pasid;
  523. pasid_state->invalid = true; /* Mark as valid only if we are
  524. done with setting up the pasid */
  525. pasid_state->mn.ops = &iommu_mn;
  526. if (pasid_state->mm == NULL)
  527. goto out_free;
  528. mmu_notifier_register(&pasid_state->mn, mm);
  529. ret = set_pasid_state(dev_state, pasid_state, pasid);
  530. if (ret)
  531. goto out_unregister;
  532. ret = amd_iommu_domain_set_gcr3(dev_state->domain, pasid,
  533. __pa(pasid_state->mm->pgd));
  534. if (ret)
  535. goto out_clear_state;
  536. /* Now we are ready to handle faults */
  537. pasid_state->invalid = false;
  538. /*
  539. * Drop the reference to the mm_struct here. We rely on the
  540. * mmu_notifier release call-back to inform us when the mm
  541. * is going away.
  542. */
  543. mmput(mm);
  544. return 0;
  545. out_clear_state:
  546. clear_pasid_state(dev_state, pasid);
  547. out_unregister:
  548. mmu_notifier_unregister(&pasid_state->mn, mm);
  549. mmput(mm);
  550. out_free:
  551. free_pasid_state(pasid_state);
  552. out:
  553. put_device_state(dev_state);
  554. return ret;
  555. }
  556. EXPORT_SYMBOL(amd_iommu_bind_pasid);
  557. void amd_iommu_unbind_pasid(struct pci_dev *pdev, int pasid)
  558. {
  559. struct pasid_state *pasid_state;
  560. struct device_state *dev_state;
  561. u16 devid;
  562. might_sleep();
  563. if (!amd_iommu_v2_supported())
  564. return;
  565. devid = device_id(pdev);
  566. dev_state = get_device_state(devid);
  567. if (dev_state == NULL)
  568. return;
  569. if (pasid < 0 || pasid >= dev_state->max_pasids)
  570. goto out;
  571. pasid_state = get_pasid_state(dev_state, pasid);
  572. if (pasid_state == NULL)
  573. goto out;
  574. /*
  575. * Drop reference taken here. We are safe because we still hold
  576. * the reference taken in the amd_iommu_bind_pasid function.
  577. */
  578. put_pasid_state(pasid_state);
  579. /* Clear the pasid state so that the pasid can be re-used */
  580. clear_pasid_state(dev_state, pasid_state->pasid);
  581. /*
  582. * Call mmu_notifier_unregister to drop our reference
  583. * to pasid_state->mm
  584. */
  585. mmu_notifier_unregister(&pasid_state->mn, pasid_state->mm);
  586. put_pasid_state_wait(pasid_state); /* Reference taken in
  587. amd_iommu_bind_pasid */
  588. out:
  589. /* Drop reference taken in this function */
  590. put_device_state(dev_state);
  591. /* Drop reference taken in amd_iommu_bind_pasid */
  592. put_device_state(dev_state);
  593. }
  594. EXPORT_SYMBOL(amd_iommu_unbind_pasid);
  595. int amd_iommu_init_device(struct pci_dev *pdev, int pasids)
  596. {
  597. struct device_state *dev_state;
  598. struct iommu_group *group;
  599. unsigned long flags;
  600. int ret, tmp;
  601. u16 devid;
  602. might_sleep();
  603. if (!amd_iommu_v2_supported())
  604. return -ENODEV;
  605. if (pasids <= 0 || pasids > (PASID_MASK + 1))
  606. return -EINVAL;
  607. devid = device_id(pdev);
  608. dev_state = kzalloc(sizeof(*dev_state), GFP_KERNEL);
  609. if (dev_state == NULL)
  610. return -ENOMEM;
  611. spin_lock_init(&dev_state->lock);
  612. init_waitqueue_head(&dev_state->wq);
  613. dev_state->pdev = pdev;
  614. dev_state->devid = devid;
  615. tmp = pasids;
  616. for (dev_state->pasid_levels = 0; (tmp - 1) & ~0x1ff; tmp >>= 9)
  617. dev_state->pasid_levels += 1;
  618. atomic_set(&dev_state->count, 1);
  619. dev_state->max_pasids = pasids;
  620. ret = -ENOMEM;
  621. dev_state->states = (void *)get_zeroed_page(GFP_KERNEL);
  622. if (dev_state->states == NULL)
  623. goto out_free_dev_state;
  624. dev_state->domain = iommu_domain_alloc(&pci_bus_type);
  625. if (dev_state->domain == NULL)
  626. goto out_free_states;
  627. amd_iommu_domain_direct_map(dev_state->domain);
  628. ret = amd_iommu_domain_enable_v2(dev_state->domain, pasids);
  629. if (ret)
  630. goto out_free_domain;
  631. group = iommu_group_get(&pdev->dev);
  632. if (!group) {
  633. ret = -EINVAL;
  634. goto out_free_domain;
  635. }
  636. ret = iommu_attach_group(dev_state->domain, group);
  637. if (ret != 0)
  638. goto out_drop_group;
  639. iommu_group_put(group);
  640. spin_lock_irqsave(&state_lock, flags);
  641. if (__get_device_state(devid) != NULL) {
  642. spin_unlock_irqrestore(&state_lock, flags);
  643. ret = -EBUSY;
  644. goto out_free_domain;
  645. }
  646. list_add_tail(&dev_state->list, &state_list);
  647. spin_unlock_irqrestore(&state_lock, flags);
  648. return 0;
  649. out_drop_group:
  650. iommu_group_put(group);
  651. out_free_domain:
  652. iommu_domain_free(dev_state->domain);
  653. out_free_states:
  654. free_page((unsigned long)dev_state->states);
  655. out_free_dev_state:
  656. kfree(dev_state);
  657. return ret;
  658. }
  659. EXPORT_SYMBOL(amd_iommu_init_device);
  660. void amd_iommu_free_device(struct pci_dev *pdev)
  661. {
  662. struct device_state *dev_state;
  663. unsigned long flags;
  664. u16 devid;
  665. if (!amd_iommu_v2_supported())
  666. return;
  667. devid = device_id(pdev);
  668. spin_lock_irqsave(&state_lock, flags);
  669. dev_state = __get_device_state(devid);
  670. if (dev_state == NULL) {
  671. spin_unlock_irqrestore(&state_lock, flags);
  672. return;
  673. }
  674. list_del(&dev_state->list);
  675. spin_unlock_irqrestore(&state_lock, flags);
  676. /* Get rid of any remaining pasid states */
  677. free_pasid_states(dev_state);
  678. put_device_state(dev_state);
  679. /*
  680. * Wait until the last reference is dropped before freeing
  681. * the device state.
  682. */
  683. wait_event(dev_state->wq, !atomic_read(&dev_state->count));
  684. free_device_state(dev_state);
  685. }
  686. EXPORT_SYMBOL(amd_iommu_free_device);
  687. int amd_iommu_set_invalid_ppr_cb(struct pci_dev *pdev,
  688. amd_iommu_invalid_ppr_cb cb)
  689. {
  690. struct device_state *dev_state;
  691. unsigned long flags;
  692. u16 devid;
  693. int ret;
  694. if (!amd_iommu_v2_supported())
  695. return -ENODEV;
  696. devid = device_id(pdev);
  697. spin_lock_irqsave(&state_lock, flags);
  698. ret = -EINVAL;
  699. dev_state = __get_device_state(devid);
  700. if (dev_state == NULL)
  701. goto out_unlock;
  702. dev_state->inv_ppr_cb = cb;
  703. ret = 0;
  704. out_unlock:
  705. spin_unlock_irqrestore(&state_lock, flags);
  706. return ret;
  707. }
  708. EXPORT_SYMBOL(amd_iommu_set_invalid_ppr_cb);
  709. int amd_iommu_set_invalidate_ctx_cb(struct pci_dev *pdev,
  710. amd_iommu_invalidate_ctx cb)
  711. {
  712. struct device_state *dev_state;
  713. unsigned long flags;
  714. u16 devid;
  715. int ret;
  716. if (!amd_iommu_v2_supported())
  717. return -ENODEV;
  718. devid = device_id(pdev);
  719. spin_lock_irqsave(&state_lock, flags);
  720. ret = -EINVAL;
  721. dev_state = __get_device_state(devid);
  722. if (dev_state == NULL)
  723. goto out_unlock;
  724. dev_state->inv_ctx_cb = cb;
  725. ret = 0;
  726. out_unlock:
  727. spin_unlock_irqrestore(&state_lock, flags);
  728. return ret;
  729. }
  730. EXPORT_SYMBOL(amd_iommu_set_invalidate_ctx_cb);
  731. static int __init amd_iommu_v2_init(void)
  732. {
  733. int ret;
  734. pr_info("AMD IOMMUv2 driver by Joerg Roedel <jroedel@suse.de>\n");
  735. if (!amd_iommu_v2_supported()) {
  736. pr_info("AMD IOMMUv2 functionality not available on this system\n");
  737. /*
  738. * Load anyway to provide the symbols to other modules
  739. * which may use AMD IOMMUv2 optionally.
  740. */
  741. return 0;
  742. }
  743. spin_lock_init(&state_lock);
  744. ret = -ENOMEM;
  745. iommu_wq = alloc_workqueue("amd_iommu_v2", WQ_MEM_RECLAIM, 0);
  746. if (iommu_wq == NULL)
  747. goto out;
  748. amd_iommu_register_ppr_notifier(&ppr_nb);
  749. return 0;
  750. out:
  751. return ret;
  752. }
  753. static void __exit amd_iommu_v2_exit(void)
  754. {
  755. struct device_state *dev_state;
  756. int i;
  757. if (!amd_iommu_v2_supported())
  758. return;
  759. amd_iommu_unregister_ppr_notifier(&ppr_nb);
  760. flush_workqueue(iommu_wq);
  761. /*
  762. * The loop below might call flush_workqueue(), so call
  763. * destroy_workqueue() after it
  764. */
  765. for (i = 0; i < MAX_DEVICES; ++i) {
  766. dev_state = get_device_state(i);
  767. if (dev_state == NULL)
  768. continue;
  769. WARN_ON_ONCE(1);
  770. put_device_state(dev_state);
  771. amd_iommu_free_device(dev_state->pdev);
  772. }
  773. destroy_workqueue(iommu_wq);
  774. }
  775. module_init(amd_iommu_v2_init);
  776. module_exit(amd_iommu_v2_exit);