main.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_verbs.h>
  34. #include <rdma/ib_addr.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/iommu.h>
  38. #include <net/addrconf.h>
  39. #include <linux/qed/qede_roce.h>
  40. #include <linux/qed/qed_chain.h>
  41. #include <linux/qed/qed_if.h>
  42. #include "qedr.h"
  43. #include "verbs.h"
  44. #include <rdma/qedr-abi.h>
  45. MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
  46. MODULE_AUTHOR("QLogic Corporation");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(QEDR_MODULE_VERSION);
  49. #define QEDR_WQ_MULTIPLIER_DFT (3)
  50. void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
  51. enum ib_event_type type)
  52. {
  53. struct ib_event ibev;
  54. ibev.device = &dev->ibdev;
  55. ibev.element.port_num = port_num;
  56. ibev.event = type;
  57. ib_dispatch_event(&ibev);
  58. }
  59. static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
  60. u8 port_num)
  61. {
  62. return IB_LINK_LAYER_ETHERNET;
  63. }
  64. static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
  65. size_t str_len)
  66. {
  67. struct qedr_dev *qedr = get_qedr_dev(ibdev);
  68. u32 fw_ver = (u32)qedr->attr.fw_ver;
  69. snprintf(str, str_len, "%d. %d. %d. %d",
  70. (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
  71. (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
  72. }
  73. static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
  74. {
  75. struct qedr_dev *qdev;
  76. qdev = get_qedr_dev(dev);
  77. dev_hold(qdev->ndev);
  78. /* The HW vendor's device driver must guarantee
  79. * that this function returns NULL before the net device reaches
  80. * NETDEV_UNREGISTER_FINAL state.
  81. */
  82. return qdev->ndev;
  83. }
  84. static int qedr_register_device(struct qedr_dev *dev)
  85. {
  86. strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
  87. dev->ibdev.node_guid = dev->attr.node_guid;
  88. memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
  89. dev->ibdev.owner = THIS_MODULE;
  90. dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
  91. dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
  92. QEDR_UVERBS(QUERY_DEVICE) |
  93. QEDR_UVERBS(QUERY_PORT) |
  94. QEDR_UVERBS(ALLOC_PD) |
  95. QEDR_UVERBS(DEALLOC_PD) |
  96. QEDR_UVERBS(CREATE_COMP_CHANNEL) |
  97. QEDR_UVERBS(CREATE_CQ) |
  98. QEDR_UVERBS(RESIZE_CQ) |
  99. QEDR_UVERBS(DESTROY_CQ) |
  100. QEDR_UVERBS(REQ_NOTIFY_CQ) |
  101. QEDR_UVERBS(CREATE_QP) |
  102. QEDR_UVERBS(MODIFY_QP) |
  103. QEDR_UVERBS(QUERY_QP) |
  104. QEDR_UVERBS(DESTROY_QP) |
  105. QEDR_UVERBS(REG_MR) |
  106. QEDR_UVERBS(DEREG_MR) |
  107. QEDR_UVERBS(POLL_CQ) |
  108. QEDR_UVERBS(POST_SEND) |
  109. QEDR_UVERBS(POST_RECV);
  110. dev->ibdev.phys_port_cnt = 1;
  111. dev->ibdev.num_comp_vectors = dev->num_cnq;
  112. dev->ibdev.node_type = RDMA_NODE_IB_CA;
  113. dev->ibdev.query_device = qedr_query_device;
  114. dev->ibdev.query_port = qedr_query_port;
  115. dev->ibdev.modify_port = qedr_modify_port;
  116. dev->ibdev.query_gid = qedr_query_gid;
  117. dev->ibdev.add_gid = qedr_add_gid;
  118. dev->ibdev.del_gid = qedr_del_gid;
  119. dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
  120. dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
  121. dev->ibdev.mmap = qedr_mmap;
  122. dev->ibdev.alloc_pd = qedr_alloc_pd;
  123. dev->ibdev.dealloc_pd = qedr_dealloc_pd;
  124. dev->ibdev.create_cq = qedr_create_cq;
  125. dev->ibdev.destroy_cq = qedr_destroy_cq;
  126. dev->ibdev.resize_cq = qedr_resize_cq;
  127. dev->ibdev.req_notify_cq = qedr_arm_cq;
  128. dev->ibdev.create_qp = qedr_create_qp;
  129. dev->ibdev.modify_qp = qedr_modify_qp;
  130. dev->ibdev.query_qp = qedr_query_qp;
  131. dev->ibdev.destroy_qp = qedr_destroy_qp;
  132. dev->ibdev.query_pkey = qedr_query_pkey;
  133. dev->ibdev.create_ah = qedr_create_ah;
  134. dev->ibdev.destroy_ah = qedr_destroy_ah;
  135. dev->ibdev.get_dma_mr = qedr_get_dma_mr;
  136. dev->ibdev.dereg_mr = qedr_dereg_mr;
  137. dev->ibdev.reg_user_mr = qedr_reg_user_mr;
  138. dev->ibdev.alloc_mr = qedr_alloc_mr;
  139. dev->ibdev.map_mr_sg = qedr_map_mr_sg;
  140. dev->ibdev.poll_cq = qedr_poll_cq;
  141. dev->ibdev.post_send = qedr_post_send;
  142. dev->ibdev.post_recv = qedr_post_recv;
  143. dev->ibdev.process_mad = qedr_process_mad;
  144. dev->ibdev.get_port_immutable = qedr_port_immutable;
  145. dev->ibdev.get_netdev = qedr_get_netdev;
  146. dev->ibdev.dma_device = &dev->pdev->dev;
  147. dev->ibdev.get_link_layer = qedr_link_layer;
  148. dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
  149. return ib_register_device(&dev->ibdev, NULL);
  150. }
  151. /* This function allocates fast-path status block memory */
  152. static int qedr_alloc_mem_sb(struct qedr_dev *dev,
  153. struct qed_sb_info *sb_info, u16 sb_id)
  154. {
  155. struct status_block *sb_virt;
  156. dma_addr_t sb_phys;
  157. int rc;
  158. sb_virt = dma_alloc_coherent(&dev->pdev->dev,
  159. sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
  160. if (!sb_virt)
  161. return -ENOMEM;
  162. rc = dev->ops->common->sb_init(dev->cdev, sb_info,
  163. sb_virt, sb_phys, sb_id,
  164. QED_SB_TYPE_CNQ);
  165. if (rc) {
  166. pr_err("Status block initialization failed\n");
  167. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
  168. sb_virt, sb_phys);
  169. return rc;
  170. }
  171. return 0;
  172. }
  173. static void qedr_free_mem_sb(struct qedr_dev *dev,
  174. struct qed_sb_info *sb_info, int sb_id)
  175. {
  176. if (sb_info->sb_virt) {
  177. dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
  178. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
  179. (void *)sb_info->sb_virt, sb_info->sb_phys);
  180. }
  181. }
  182. static void qedr_free_resources(struct qedr_dev *dev)
  183. {
  184. int i;
  185. for (i = 0; i < dev->num_cnq; i++) {
  186. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  187. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  188. }
  189. kfree(dev->cnq_array);
  190. kfree(dev->sb_array);
  191. kfree(dev->sgid_tbl);
  192. }
  193. static int qedr_alloc_resources(struct qedr_dev *dev)
  194. {
  195. struct qedr_cnq *cnq;
  196. __le16 *cons_pi;
  197. u16 n_entries;
  198. int i, rc;
  199. dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
  200. QEDR_MAX_SGID, GFP_KERNEL);
  201. if (!dev->sgid_tbl)
  202. return -ENOMEM;
  203. spin_lock_init(&dev->sgid_lock);
  204. /* Allocate Status blocks for CNQ */
  205. dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
  206. GFP_KERNEL);
  207. if (!dev->sb_array) {
  208. rc = -ENOMEM;
  209. goto err1;
  210. }
  211. dev->cnq_array = kcalloc(dev->num_cnq,
  212. sizeof(*dev->cnq_array), GFP_KERNEL);
  213. if (!dev->cnq_array) {
  214. rc = -ENOMEM;
  215. goto err2;
  216. }
  217. dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
  218. /* Allocate CNQ PBLs */
  219. n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
  220. for (i = 0; i < dev->num_cnq; i++) {
  221. cnq = &dev->cnq_array[i];
  222. rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
  223. dev->sb_start + i);
  224. if (rc)
  225. goto err3;
  226. rc = dev->ops->common->chain_alloc(dev->cdev,
  227. QED_CHAIN_USE_TO_CONSUME,
  228. QED_CHAIN_MODE_PBL,
  229. QED_CHAIN_CNT_TYPE_U16,
  230. n_entries,
  231. sizeof(struct regpair *),
  232. &cnq->pbl);
  233. if (rc)
  234. goto err4;
  235. cnq->dev = dev;
  236. cnq->sb = &dev->sb_array[i];
  237. cons_pi = dev->sb_array[i].sb_virt->pi_array;
  238. cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
  239. cnq->index = i;
  240. sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
  241. DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
  242. i, qed_chain_get_cons_idx(&cnq->pbl));
  243. }
  244. return 0;
  245. err4:
  246. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  247. err3:
  248. for (--i; i >= 0; i--) {
  249. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  250. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  251. }
  252. kfree(dev->cnq_array);
  253. err2:
  254. kfree(dev->sb_array);
  255. err1:
  256. kfree(dev->sgid_tbl);
  257. return rc;
  258. }
  259. /* QEDR sysfs interface */
  260. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  261. char *buf)
  262. {
  263. struct qedr_dev *dev = dev_get_drvdata(device);
  264. return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
  265. }
  266. static ssize_t show_hca_type(struct device *device,
  267. struct device_attribute *attr, char *buf)
  268. {
  269. return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
  270. }
  271. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  272. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
  273. static struct device_attribute *qedr_attributes[] = {
  274. &dev_attr_hw_rev,
  275. &dev_attr_hca_type
  276. };
  277. static void qedr_remove_sysfiles(struct qedr_dev *dev)
  278. {
  279. int i;
  280. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  281. device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
  282. }
  283. static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
  284. {
  285. struct pci_dev *bridge;
  286. u32 val;
  287. dev->atomic_cap = IB_ATOMIC_NONE;
  288. bridge = pdev->bus->self;
  289. if (!bridge)
  290. return;
  291. /* Check whether we are connected directly or via a switch */
  292. while (bridge && bridge->bus->parent) {
  293. DP_DEBUG(dev, QEDR_MSG_INIT,
  294. "Device is not connected directly to root. bridge->bus->number=%d primary=%d\n",
  295. bridge->bus->number, bridge->bus->primary);
  296. /* Need to check Atomic Op Routing Supported all the way to
  297. * root complex.
  298. */
  299. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val);
  300. if (!(val & PCI_EXP_DEVCAP2_ATOMIC_ROUTE)) {
  301. pcie_capability_clear_word(pdev,
  302. PCI_EXP_DEVCTL2,
  303. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  304. return;
  305. }
  306. bridge = bridge->bus->parent->self;
  307. }
  308. bridge = pdev->bus->self;
  309. /* according to bridge capability */
  310. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val);
  311. if (val & PCI_EXP_DEVCAP2_ATOMIC_COMP64) {
  312. pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
  313. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  314. dev->atomic_cap = IB_ATOMIC_GLOB;
  315. } else {
  316. pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
  317. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  318. }
  319. }
  320. static const struct qed_rdma_ops *qed_ops;
  321. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  322. static irqreturn_t qedr_irq_handler(int irq, void *handle)
  323. {
  324. u16 hw_comp_cons, sw_comp_cons;
  325. struct qedr_cnq *cnq = handle;
  326. struct regpair *cq_handle;
  327. struct qedr_cq *cq;
  328. qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
  329. qed_sb_update_sb_idx(cnq->sb);
  330. hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
  331. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  332. /* Align protocol-index and chain reads */
  333. rmb();
  334. while (sw_comp_cons != hw_comp_cons) {
  335. cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
  336. cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
  337. cq_handle->lo);
  338. if (cq == NULL) {
  339. DP_ERR(cnq->dev,
  340. "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
  341. cq_handle->hi, cq_handle->lo, sw_comp_cons,
  342. hw_comp_cons);
  343. break;
  344. }
  345. if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
  346. DP_ERR(cnq->dev,
  347. "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
  348. cq_handle->hi, cq_handle->lo, cq);
  349. break;
  350. }
  351. cq->arm_flags = 0;
  352. if (cq->ibcq.comp_handler)
  353. (*cq->ibcq.comp_handler)
  354. (&cq->ibcq, cq->ibcq.cq_context);
  355. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  356. cnq->n_comp++;
  357. }
  358. qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
  359. sw_comp_cons);
  360. qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
  361. return IRQ_HANDLED;
  362. }
  363. static void qedr_sync_free_irqs(struct qedr_dev *dev)
  364. {
  365. u32 vector;
  366. int i;
  367. for (i = 0; i < dev->int_info.used_cnt; i++) {
  368. if (dev->int_info.msix_cnt) {
  369. vector = dev->int_info.msix[i * dev->num_hwfns].vector;
  370. synchronize_irq(vector);
  371. free_irq(vector, &dev->cnq_array[i]);
  372. }
  373. }
  374. dev->int_info.used_cnt = 0;
  375. }
  376. static int qedr_req_msix_irqs(struct qedr_dev *dev)
  377. {
  378. int i, rc = 0;
  379. if (dev->num_cnq > dev->int_info.msix_cnt) {
  380. DP_ERR(dev,
  381. "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
  382. dev->num_cnq, dev->int_info.msix_cnt);
  383. return -EINVAL;
  384. }
  385. for (i = 0; i < dev->num_cnq; i++) {
  386. rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
  387. qedr_irq_handler, 0, dev->cnq_array[i].name,
  388. &dev->cnq_array[i]);
  389. if (rc) {
  390. DP_ERR(dev, "Request cnq %d irq failed\n", i);
  391. qedr_sync_free_irqs(dev);
  392. } else {
  393. DP_DEBUG(dev, QEDR_MSG_INIT,
  394. "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
  395. dev->cnq_array[i].name, i,
  396. &dev->cnq_array[i]);
  397. dev->int_info.used_cnt++;
  398. }
  399. }
  400. return rc;
  401. }
  402. static int qedr_setup_irqs(struct qedr_dev *dev)
  403. {
  404. int rc;
  405. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
  406. /* Learn Interrupt configuration */
  407. rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
  408. if (rc < 0)
  409. return rc;
  410. rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
  411. if (rc) {
  412. DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
  413. return rc;
  414. }
  415. if (dev->int_info.msix_cnt) {
  416. DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
  417. dev->int_info.msix_cnt);
  418. rc = qedr_req_msix_irqs(dev);
  419. if (rc)
  420. return rc;
  421. }
  422. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
  423. return 0;
  424. }
  425. static int qedr_set_device_attr(struct qedr_dev *dev)
  426. {
  427. struct qed_rdma_device *qed_attr;
  428. struct qedr_device_attr *attr;
  429. u32 page_size;
  430. /* Part 1 - query core capabilities */
  431. qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
  432. /* Part 2 - check capabilities */
  433. page_size = ~dev->attr.page_size_caps + 1;
  434. if (page_size > PAGE_SIZE) {
  435. DP_ERR(dev,
  436. "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
  437. PAGE_SIZE, page_size);
  438. return -ENODEV;
  439. }
  440. /* Part 3 - copy and update capabilities */
  441. attr = &dev->attr;
  442. attr->vendor_id = qed_attr->vendor_id;
  443. attr->vendor_part_id = qed_attr->vendor_part_id;
  444. attr->hw_ver = qed_attr->hw_ver;
  445. attr->fw_ver = qed_attr->fw_ver;
  446. attr->node_guid = qed_attr->node_guid;
  447. attr->sys_image_guid = qed_attr->sys_image_guid;
  448. attr->max_cnq = qed_attr->max_cnq;
  449. attr->max_sge = qed_attr->max_sge;
  450. attr->max_inline = qed_attr->max_inline;
  451. attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
  452. attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
  453. attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
  454. attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
  455. attr->max_dev_resp_rd_atomic_resc =
  456. qed_attr->max_dev_resp_rd_atomic_resc;
  457. attr->max_cq = qed_attr->max_cq;
  458. attr->max_qp = qed_attr->max_qp;
  459. attr->max_mr = qed_attr->max_mr;
  460. attr->max_mr_size = qed_attr->max_mr_size;
  461. attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
  462. attr->max_mw = qed_attr->max_mw;
  463. attr->max_fmr = qed_attr->max_fmr;
  464. attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
  465. attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
  466. attr->max_pd = qed_attr->max_pd;
  467. attr->max_ah = qed_attr->max_ah;
  468. attr->max_pkey = qed_attr->max_pkey;
  469. attr->max_srq = qed_attr->max_srq;
  470. attr->max_srq_wr = qed_attr->max_srq_wr;
  471. attr->dev_caps = qed_attr->dev_caps;
  472. attr->page_size_caps = qed_attr->page_size_caps;
  473. attr->dev_ack_delay = qed_attr->dev_ack_delay;
  474. attr->reserved_lkey = qed_attr->reserved_lkey;
  475. attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
  476. attr->max_stats_queues = qed_attr->max_stats_queues;
  477. return 0;
  478. }
  479. void qedr_unaffiliated_event(void *context,
  480. u8 event_code)
  481. {
  482. pr_err("unaffiliated event not implemented yet\n");
  483. }
  484. void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
  485. {
  486. #define EVENT_TYPE_NOT_DEFINED 0
  487. #define EVENT_TYPE_CQ 1
  488. #define EVENT_TYPE_QP 2
  489. struct qedr_dev *dev = (struct qedr_dev *)context;
  490. union event_ring_data *data = fw_handle;
  491. u64 roce_handle64 = ((u64)data->roce_handle.hi << 32) +
  492. data->roce_handle.lo;
  493. u8 event_type = EVENT_TYPE_NOT_DEFINED;
  494. struct ib_event event;
  495. struct ib_cq *ibcq;
  496. struct ib_qp *ibqp;
  497. struct qedr_cq *cq;
  498. struct qedr_qp *qp;
  499. switch (e_code) {
  500. case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
  501. event.event = IB_EVENT_CQ_ERR;
  502. event_type = EVENT_TYPE_CQ;
  503. break;
  504. case ROCE_ASYNC_EVENT_SQ_DRAINED:
  505. event.event = IB_EVENT_SQ_DRAINED;
  506. event_type = EVENT_TYPE_QP;
  507. break;
  508. case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
  509. event.event = IB_EVENT_QP_FATAL;
  510. event_type = EVENT_TYPE_QP;
  511. break;
  512. case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
  513. event.event = IB_EVENT_QP_REQ_ERR;
  514. event_type = EVENT_TYPE_QP;
  515. break;
  516. case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
  517. event.event = IB_EVENT_QP_ACCESS_ERR;
  518. event_type = EVENT_TYPE_QP;
  519. break;
  520. default:
  521. DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
  522. roce_handle64);
  523. }
  524. switch (event_type) {
  525. case EVENT_TYPE_CQ:
  526. cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
  527. if (cq) {
  528. ibcq = &cq->ibcq;
  529. if (ibcq->event_handler) {
  530. event.device = ibcq->device;
  531. event.element.cq = ibcq;
  532. ibcq->event_handler(&event, ibcq->cq_context);
  533. }
  534. } else {
  535. WARN(1,
  536. "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
  537. roce_handle64);
  538. }
  539. DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
  540. break;
  541. case EVENT_TYPE_QP:
  542. qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
  543. if (qp) {
  544. ibqp = &qp->ibqp;
  545. if (ibqp->event_handler) {
  546. event.device = ibqp->device;
  547. event.element.qp = ibqp;
  548. ibqp->event_handler(&event, ibqp->qp_context);
  549. }
  550. } else {
  551. WARN(1,
  552. "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
  553. roce_handle64);
  554. }
  555. DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
  556. break;
  557. default:
  558. break;
  559. }
  560. }
  561. static int qedr_init_hw(struct qedr_dev *dev)
  562. {
  563. struct qed_rdma_add_user_out_params out_params;
  564. struct qed_rdma_start_in_params *in_params;
  565. struct qed_rdma_cnq_params *cur_pbl;
  566. struct qed_rdma_events events;
  567. dma_addr_t p_phys_table;
  568. u32 page_cnt;
  569. int rc = 0;
  570. int i;
  571. in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
  572. if (!in_params) {
  573. rc = -ENOMEM;
  574. goto out;
  575. }
  576. in_params->desired_cnq = dev->num_cnq;
  577. for (i = 0; i < dev->num_cnq; i++) {
  578. cur_pbl = &in_params->cnq_pbl_list[i];
  579. page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
  580. cur_pbl->num_pbl_pages = page_cnt;
  581. p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
  582. cur_pbl->pbl_ptr = (u64)p_phys_table;
  583. }
  584. events.affiliated_event = qedr_affiliated_event;
  585. events.unaffiliated_event = qedr_unaffiliated_event;
  586. events.context = dev;
  587. in_params->events = &events;
  588. in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
  589. in_params->max_mtu = dev->ndev->mtu;
  590. ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
  591. rc = dev->ops->rdma_init(dev->cdev, in_params);
  592. if (rc)
  593. goto out;
  594. rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
  595. if (rc)
  596. goto out;
  597. dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
  598. dev->db_phys_addr = out_params.dpi_phys_addr;
  599. dev->db_size = out_params.dpi_size;
  600. dev->dpi = out_params.dpi;
  601. rc = qedr_set_device_attr(dev);
  602. out:
  603. kfree(in_params);
  604. if (rc)
  605. DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
  606. return rc;
  607. }
  608. void qedr_stop_hw(struct qedr_dev *dev)
  609. {
  610. dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
  611. dev->ops->rdma_stop(dev->rdma_ctx);
  612. }
  613. static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
  614. struct net_device *ndev)
  615. {
  616. struct qed_dev_rdma_info dev_info;
  617. struct qedr_dev *dev;
  618. int rc = 0, i;
  619. dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
  620. if (!dev) {
  621. pr_err("Unable to allocate ib device\n");
  622. return NULL;
  623. }
  624. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
  625. dev->pdev = pdev;
  626. dev->ndev = ndev;
  627. dev->cdev = cdev;
  628. qed_ops = qed_get_rdma_ops();
  629. if (!qed_ops) {
  630. DP_ERR(dev, "Failed to get qed roce operations\n");
  631. goto init_err;
  632. }
  633. dev->ops = qed_ops;
  634. rc = qed_ops->fill_dev_info(cdev, &dev_info);
  635. if (rc)
  636. goto init_err;
  637. dev->num_hwfns = dev_info.common.num_hwfns;
  638. dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
  639. dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
  640. if (!dev->num_cnq) {
  641. DP_ERR(dev, "not enough CNQ resources.\n");
  642. goto init_err;
  643. }
  644. dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
  645. qedr_pci_set_atomic(dev, pdev);
  646. rc = qedr_alloc_resources(dev);
  647. if (rc)
  648. goto init_err;
  649. rc = qedr_init_hw(dev);
  650. if (rc)
  651. goto alloc_err;
  652. rc = qedr_setup_irqs(dev);
  653. if (rc)
  654. goto irq_err;
  655. rc = qedr_register_device(dev);
  656. if (rc) {
  657. DP_ERR(dev, "Unable to allocate register device\n");
  658. goto reg_err;
  659. }
  660. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  661. if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
  662. goto sysfs_err;
  663. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  664. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  665. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
  666. return dev;
  667. sysfs_err:
  668. ib_unregister_device(&dev->ibdev);
  669. reg_err:
  670. qedr_sync_free_irqs(dev);
  671. irq_err:
  672. qedr_stop_hw(dev);
  673. alloc_err:
  674. qedr_free_resources(dev);
  675. init_err:
  676. ib_dealloc_device(&dev->ibdev);
  677. DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
  678. return NULL;
  679. }
  680. static void qedr_remove(struct qedr_dev *dev)
  681. {
  682. /* First unregister with stack to stop all the active traffic
  683. * of the registered clients.
  684. */
  685. qedr_remove_sysfiles(dev);
  686. ib_unregister_device(&dev->ibdev);
  687. qedr_stop_hw(dev);
  688. qedr_sync_free_irqs(dev);
  689. qedr_free_resources(dev);
  690. ib_dealloc_device(&dev->ibdev);
  691. }
  692. static void qedr_close(struct qedr_dev *dev)
  693. {
  694. if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  695. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
  696. }
  697. static void qedr_shutdown(struct qedr_dev *dev)
  698. {
  699. qedr_close(dev);
  700. qedr_remove(dev);
  701. }
  702. static void qedr_open(struct qedr_dev *dev)
  703. {
  704. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  705. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  706. }
  707. static void qedr_mac_address_change(struct qedr_dev *dev)
  708. {
  709. union ib_gid *sgid = &dev->sgid_tbl[0];
  710. u8 guid[8], mac_addr[6];
  711. int rc;
  712. /* Update SGID */
  713. ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
  714. guid[0] = mac_addr[0] ^ 2;
  715. guid[1] = mac_addr[1];
  716. guid[2] = mac_addr[2];
  717. guid[3] = 0xff;
  718. guid[4] = 0xfe;
  719. guid[5] = mac_addr[3];
  720. guid[6] = mac_addr[4];
  721. guid[7] = mac_addr[5];
  722. sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
  723. memcpy(&sgid->raw[8], guid, sizeof(guid));
  724. /* Update LL2 */
  725. rc = dev->ops->roce_ll2_set_mac_filter(dev->cdev,
  726. dev->gsi_ll2_mac_address,
  727. dev->ndev->dev_addr);
  728. ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
  729. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
  730. if (rc)
  731. DP_ERR(dev, "Error updating mac filter\n");
  732. }
  733. /* event handling via NIC driver ensures that all the NIC specific
  734. * initialization done before RoCE driver notifies
  735. * event to stack.
  736. */
  737. static void qedr_notify(struct qedr_dev *dev, enum qede_roce_event event)
  738. {
  739. switch (event) {
  740. case QEDE_UP:
  741. qedr_open(dev);
  742. break;
  743. case QEDE_DOWN:
  744. qedr_close(dev);
  745. break;
  746. case QEDE_CLOSE:
  747. qedr_shutdown(dev);
  748. break;
  749. case QEDE_CHANGE_ADDR:
  750. qedr_mac_address_change(dev);
  751. break;
  752. default:
  753. pr_err("Event not supported\n");
  754. }
  755. }
  756. static struct qedr_driver qedr_drv = {
  757. .name = "qedr_driver",
  758. .add = qedr_add,
  759. .remove = qedr_remove,
  760. .notify = qedr_notify,
  761. };
  762. static int __init qedr_init_module(void)
  763. {
  764. return qede_roce_register_driver(&qedr_drv);
  765. }
  766. static void __exit qedr_exit_module(void)
  767. {
  768. qede_roce_unregister_driver(&qedr_drv);
  769. }
  770. module_init(qedr_init_module);
  771. module_exit(qedr_exit_module);