dpaux.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * Copyright (C) 2013 NVIDIA Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/gpio.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pinctrl/pinconf-generic.h>
  15. #include <linux/pinctrl/pinctrl.h>
  16. #include <linux/pinctrl/pinmux.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/reset.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/workqueue.h>
  21. #include <drm/drm_dp_helper.h>
  22. #include <drm/drm_panel.h>
  23. #include "dpaux.h"
  24. #include "drm.h"
  25. static DEFINE_MUTEX(dpaux_lock);
  26. static LIST_HEAD(dpaux_list);
  27. struct tegra_dpaux {
  28. struct drm_dp_aux aux;
  29. struct device *dev;
  30. void __iomem *regs;
  31. int irq;
  32. struct tegra_output *output;
  33. struct reset_control *rst;
  34. struct clk *clk_parent;
  35. struct clk *clk;
  36. struct regulator *vdd;
  37. struct completion complete;
  38. struct work_struct work;
  39. struct list_head list;
  40. #ifdef CONFIG_GENERIC_PINCONF
  41. struct pinctrl_dev *pinctrl;
  42. struct pinctrl_desc desc;
  43. #endif
  44. };
  45. static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
  46. {
  47. return container_of(aux, struct tegra_dpaux, aux);
  48. }
  49. static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
  50. {
  51. return container_of(work, struct tegra_dpaux, work);
  52. }
  53. static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
  54. unsigned long offset)
  55. {
  56. return readl(dpaux->regs + (offset << 2));
  57. }
  58. static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
  59. u32 value, unsigned long offset)
  60. {
  61. writel(value, dpaux->regs + (offset << 2));
  62. }
  63. static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
  64. size_t size)
  65. {
  66. size_t i, j;
  67. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  68. size_t num = min_t(size_t, size - i * 4, 4);
  69. u32 value = 0;
  70. for (j = 0; j < num; j++)
  71. value |= buffer[i * 4 + j] << (j * 8);
  72. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
  73. }
  74. }
  75. static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
  76. size_t size)
  77. {
  78. size_t i, j;
  79. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  80. size_t num = min_t(size_t, size - i * 4, 4);
  81. u32 value;
  82. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
  83. for (j = 0; j < num; j++)
  84. buffer[i * 4 + j] = value >> (j * 8);
  85. }
  86. }
  87. static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
  88. struct drm_dp_aux_msg *msg)
  89. {
  90. unsigned long timeout = msecs_to_jiffies(250);
  91. struct tegra_dpaux *dpaux = to_dpaux(aux);
  92. unsigned long status;
  93. ssize_t ret = 0;
  94. u32 value;
  95. /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
  96. if (msg->size > 16)
  97. return -EINVAL;
  98. /*
  99. * Allow zero-sized messages only for I2C, in which case they specify
  100. * address-only transactions.
  101. */
  102. if (msg->size < 1) {
  103. switch (msg->request & ~DP_AUX_I2C_MOT) {
  104. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  105. case DP_AUX_I2C_WRITE:
  106. case DP_AUX_I2C_READ:
  107. value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
  108. break;
  109. default:
  110. return -EINVAL;
  111. }
  112. } else {
  113. /* For non-zero-sized messages, set the CMDLEN field. */
  114. value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
  115. }
  116. switch (msg->request & ~DP_AUX_I2C_MOT) {
  117. case DP_AUX_I2C_WRITE:
  118. if (msg->request & DP_AUX_I2C_MOT)
  119. value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
  120. else
  121. value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
  122. break;
  123. case DP_AUX_I2C_READ:
  124. if (msg->request & DP_AUX_I2C_MOT)
  125. value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
  126. else
  127. value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
  128. break;
  129. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  130. if (msg->request & DP_AUX_I2C_MOT)
  131. value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
  132. else
  133. value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
  134. break;
  135. case DP_AUX_NATIVE_WRITE:
  136. value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
  137. break;
  138. case DP_AUX_NATIVE_READ:
  139. value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
  140. break;
  141. default:
  142. return -EINVAL;
  143. }
  144. tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
  145. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  146. if ((msg->request & DP_AUX_I2C_READ) == 0) {
  147. tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
  148. ret = msg->size;
  149. }
  150. /* start transaction */
  151. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
  152. value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
  153. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  154. status = wait_for_completion_timeout(&dpaux->complete, timeout);
  155. if (!status)
  156. return -ETIMEDOUT;
  157. /* read status and clear errors */
  158. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  159. tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
  160. if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
  161. return -ETIMEDOUT;
  162. if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
  163. (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
  164. (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
  165. return -EIO;
  166. switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
  167. case 0x00:
  168. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  169. break;
  170. case 0x01:
  171. msg->reply = DP_AUX_NATIVE_REPLY_NACK;
  172. break;
  173. case 0x02:
  174. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  175. break;
  176. case 0x04:
  177. msg->reply = DP_AUX_I2C_REPLY_NACK;
  178. break;
  179. case 0x08:
  180. msg->reply = DP_AUX_I2C_REPLY_DEFER;
  181. break;
  182. }
  183. if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
  184. if (msg->request & DP_AUX_I2C_READ) {
  185. size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
  186. if (WARN_ON(count != msg->size))
  187. count = min_t(size_t, count, msg->size);
  188. tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
  189. ret = count;
  190. }
  191. }
  192. return ret;
  193. }
  194. static void tegra_dpaux_hotplug(struct work_struct *work)
  195. {
  196. struct tegra_dpaux *dpaux = work_to_dpaux(work);
  197. if (dpaux->output)
  198. drm_helper_hpd_irq_event(dpaux->output->connector.dev);
  199. }
  200. static irqreturn_t tegra_dpaux_irq(int irq, void *data)
  201. {
  202. struct tegra_dpaux *dpaux = data;
  203. irqreturn_t ret = IRQ_HANDLED;
  204. u32 value;
  205. /* clear interrupts */
  206. value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
  207. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  208. if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
  209. schedule_work(&dpaux->work);
  210. if (value & DPAUX_INTR_IRQ_EVENT) {
  211. /* TODO: handle this */
  212. }
  213. if (value & DPAUX_INTR_AUX_DONE)
  214. complete(&dpaux->complete);
  215. return ret;
  216. }
  217. enum tegra_dpaux_functions {
  218. DPAUX_PADCTL_FUNC_AUX,
  219. DPAUX_PADCTL_FUNC_I2C,
  220. DPAUX_PADCTL_FUNC_OFF,
  221. };
  222. static void tegra_dpaux_pad_power_down(struct tegra_dpaux *dpaux)
  223. {
  224. u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  225. value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  226. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  227. }
  228. static void tegra_dpaux_pad_power_up(struct tegra_dpaux *dpaux)
  229. {
  230. u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  231. value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  232. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  233. }
  234. static int tegra_dpaux_pad_config(struct tegra_dpaux *dpaux, unsigned function)
  235. {
  236. u32 value;
  237. switch (function) {
  238. case DPAUX_PADCTL_FUNC_AUX:
  239. value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
  240. DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
  241. DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
  242. DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
  243. DPAUX_HYBRID_PADCTL_MODE_AUX;
  244. break;
  245. case DPAUX_PADCTL_FUNC_I2C:
  246. value = DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV |
  247. DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV |
  248. DPAUX_HYBRID_PADCTL_MODE_I2C;
  249. break;
  250. case DPAUX_PADCTL_FUNC_OFF:
  251. tegra_dpaux_pad_power_down(dpaux);
  252. return 0;
  253. default:
  254. return -ENOTSUPP;
  255. }
  256. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
  257. tegra_dpaux_pad_power_up(dpaux);
  258. return 0;
  259. }
  260. #ifdef CONFIG_GENERIC_PINCONF
  261. static const struct pinctrl_pin_desc tegra_dpaux_pins[] = {
  262. PINCTRL_PIN(0, "DP_AUX_CHx_P"),
  263. PINCTRL_PIN(1, "DP_AUX_CHx_N"),
  264. };
  265. static const unsigned tegra_dpaux_pin_numbers[] = { 0, 1 };
  266. static const char * const tegra_dpaux_groups[] = {
  267. "dpaux-io",
  268. };
  269. static const char * const tegra_dpaux_functions[] = {
  270. "aux",
  271. "i2c",
  272. "off",
  273. };
  274. static int tegra_dpaux_get_groups_count(struct pinctrl_dev *pinctrl)
  275. {
  276. return ARRAY_SIZE(tegra_dpaux_groups);
  277. }
  278. static const char *tegra_dpaux_get_group_name(struct pinctrl_dev *pinctrl,
  279. unsigned int group)
  280. {
  281. return tegra_dpaux_groups[group];
  282. }
  283. static int tegra_dpaux_get_group_pins(struct pinctrl_dev *pinctrl,
  284. unsigned group, const unsigned **pins,
  285. unsigned *num_pins)
  286. {
  287. *pins = tegra_dpaux_pin_numbers;
  288. *num_pins = ARRAY_SIZE(tegra_dpaux_pin_numbers);
  289. return 0;
  290. }
  291. static const struct pinctrl_ops tegra_dpaux_pinctrl_ops = {
  292. .get_groups_count = tegra_dpaux_get_groups_count,
  293. .get_group_name = tegra_dpaux_get_group_name,
  294. .get_group_pins = tegra_dpaux_get_group_pins,
  295. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  296. .dt_free_map = pinconf_generic_dt_free_map,
  297. };
  298. static int tegra_dpaux_get_functions_count(struct pinctrl_dev *pinctrl)
  299. {
  300. return ARRAY_SIZE(tegra_dpaux_functions);
  301. }
  302. static const char *tegra_dpaux_get_function_name(struct pinctrl_dev *pinctrl,
  303. unsigned int function)
  304. {
  305. return tegra_dpaux_functions[function];
  306. }
  307. static int tegra_dpaux_get_function_groups(struct pinctrl_dev *pinctrl,
  308. unsigned int function,
  309. const char * const **groups,
  310. unsigned * const num_groups)
  311. {
  312. *num_groups = ARRAY_SIZE(tegra_dpaux_groups);
  313. *groups = tegra_dpaux_groups;
  314. return 0;
  315. }
  316. static int tegra_dpaux_set_mux(struct pinctrl_dev *pinctrl,
  317. unsigned int function, unsigned int group)
  318. {
  319. struct tegra_dpaux *dpaux = pinctrl_dev_get_drvdata(pinctrl);
  320. return tegra_dpaux_pad_config(dpaux, function);
  321. }
  322. static const struct pinmux_ops tegra_dpaux_pinmux_ops = {
  323. .get_functions_count = tegra_dpaux_get_functions_count,
  324. .get_function_name = tegra_dpaux_get_function_name,
  325. .get_function_groups = tegra_dpaux_get_function_groups,
  326. .set_mux = tegra_dpaux_set_mux,
  327. };
  328. #endif
  329. static int tegra_dpaux_probe(struct platform_device *pdev)
  330. {
  331. struct tegra_dpaux *dpaux;
  332. struct resource *regs;
  333. u32 value;
  334. int err;
  335. dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
  336. if (!dpaux)
  337. return -ENOMEM;
  338. INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
  339. init_completion(&dpaux->complete);
  340. INIT_LIST_HEAD(&dpaux->list);
  341. dpaux->dev = &pdev->dev;
  342. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  343. dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
  344. if (IS_ERR(dpaux->regs))
  345. return PTR_ERR(dpaux->regs);
  346. dpaux->irq = platform_get_irq(pdev, 0);
  347. if (dpaux->irq < 0) {
  348. dev_err(&pdev->dev, "failed to get IRQ\n");
  349. return -ENXIO;
  350. }
  351. if (!pdev->dev.pm_domain) {
  352. dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
  353. if (IS_ERR(dpaux->rst)) {
  354. dev_err(&pdev->dev,
  355. "failed to get reset control: %ld\n",
  356. PTR_ERR(dpaux->rst));
  357. return PTR_ERR(dpaux->rst);
  358. }
  359. }
  360. dpaux->clk = devm_clk_get(&pdev->dev, NULL);
  361. if (IS_ERR(dpaux->clk)) {
  362. dev_err(&pdev->dev, "failed to get module clock: %ld\n",
  363. PTR_ERR(dpaux->clk));
  364. return PTR_ERR(dpaux->clk);
  365. }
  366. err = clk_prepare_enable(dpaux->clk);
  367. if (err < 0) {
  368. dev_err(&pdev->dev, "failed to enable module clock: %d\n",
  369. err);
  370. return err;
  371. }
  372. if (dpaux->rst)
  373. reset_control_deassert(dpaux->rst);
  374. dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
  375. if (IS_ERR(dpaux->clk_parent)) {
  376. dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
  377. PTR_ERR(dpaux->clk_parent));
  378. err = PTR_ERR(dpaux->clk_parent);
  379. goto assert_reset;
  380. }
  381. err = clk_prepare_enable(dpaux->clk_parent);
  382. if (err < 0) {
  383. dev_err(&pdev->dev, "failed to enable parent clock: %d\n",
  384. err);
  385. goto assert_reset;
  386. }
  387. err = clk_set_rate(dpaux->clk_parent, 270000000);
  388. if (err < 0) {
  389. dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
  390. err);
  391. goto disable_parent_clk;
  392. }
  393. dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
  394. if (IS_ERR(dpaux->vdd)) {
  395. dev_err(&pdev->dev, "failed to get VDD supply: %ld\n",
  396. PTR_ERR(dpaux->vdd));
  397. err = PTR_ERR(dpaux->vdd);
  398. goto disable_parent_clk;
  399. }
  400. err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
  401. dev_name(dpaux->dev), dpaux);
  402. if (err < 0) {
  403. dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
  404. dpaux->irq, err);
  405. goto disable_parent_clk;
  406. }
  407. disable_irq(dpaux->irq);
  408. dpaux->aux.transfer = tegra_dpaux_transfer;
  409. dpaux->aux.dev = &pdev->dev;
  410. err = drm_dp_aux_register(&dpaux->aux);
  411. if (err < 0)
  412. goto disable_parent_clk;
  413. /*
  414. * Assume that by default the DPAUX/I2C pads will be used for HDMI,
  415. * so power them up and configure them in I2C mode.
  416. *
  417. * The DPAUX code paths reconfigure the pads in AUX mode, but there
  418. * is no possibility to perform the I2C mode configuration in the
  419. * HDMI path.
  420. */
  421. err = tegra_dpaux_pad_config(dpaux, DPAUX_HYBRID_PADCTL_MODE_I2C);
  422. if (err < 0)
  423. return err;
  424. #ifdef CONFIG_GENERIC_PINCONF
  425. dpaux->desc.name = dev_name(&pdev->dev);
  426. dpaux->desc.pins = tegra_dpaux_pins;
  427. dpaux->desc.npins = ARRAY_SIZE(tegra_dpaux_pins);
  428. dpaux->desc.pctlops = &tegra_dpaux_pinctrl_ops;
  429. dpaux->desc.pmxops = &tegra_dpaux_pinmux_ops;
  430. dpaux->desc.owner = THIS_MODULE;
  431. dpaux->pinctrl = devm_pinctrl_register(&pdev->dev, &dpaux->desc, dpaux);
  432. if (IS_ERR(dpaux->pinctrl)) {
  433. dev_err(&pdev->dev, "failed to register pincontrol\n");
  434. return PTR_ERR(dpaux->pinctrl);
  435. }
  436. #endif
  437. /* enable and clear all interrupts */
  438. value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
  439. DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
  440. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
  441. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  442. mutex_lock(&dpaux_lock);
  443. list_add_tail(&dpaux->list, &dpaux_list);
  444. mutex_unlock(&dpaux_lock);
  445. platform_set_drvdata(pdev, dpaux);
  446. return 0;
  447. disable_parent_clk:
  448. clk_disable_unprepare(dpaux->clk_parent);
  449. assert_reset:
  450. if (dpaux->rst)
  451. reset_control_assert(dpaux->rst);
  452. clk_disable_unprepare(dpaux->clk);
  453. return err;
  454. }
  455. static int tegra_dpaux_remove(struct platform_device *pdev)
  456. {
  457. struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
  458. /* make sure pads are powered down when not in use */
  459. tegra_dpaux_pad_power_down(dpaux);
  460. drm_dp_aux_unregister(&dpaux->aux);
  461. mutex_lock(&dpaux_lock);
  462. list_del(&dpaux->list);
  463. mutex_unlock(&dpaux_lock);
  464. cancel_work_sync(&dpaux->work);
  465. clk_disable_unprepare(dpaux->clk_parent);
  466. if (dpaux->rst)
  467. reset_control_assert(dpaux->rst);
  468. clk_disable_unprepare(dpaux->clk);
  469. return 0;
  470. }
  471. static const struct of_device_id tegra_dpaux_of_match[] = {
  472. { .compatible = "nvidia,tegra210-dpaux", },
  473. { .compatible = "nvidia,tegra124-dpaux", },
  474. { },
  475. };
  476. MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
  477. struct platform_driver tegra_dpaux_driver = {
  478. .driver = {
  479. .name = "tegra-dpaux",
  480. .of_match_table = tegra_dpaux_of_match,
  481. },
  482. .probe = tegra_dpaux_probe,
  483. .remove = tegra_dpaux_remove,
  484. };
  485. struct drm_dp_aux *drm_dp_aux_find_by_of_node(struct device_node *np)
  486. {
  487. struct tegra_dpaux *dpaux;
  488. mutex_lock(&dpaux_lock);
  489. list_for_each_entry(dpaux, &dpaux_list, list)
  490. if (np == dpaux->dev->of_node) {
  491. mutex_unlock(&dpaux_lock);
  492. return &dpaux->aux;
  493. }
  494. mutex_unlock(&dpaux_lock);
  495. return NULL;
  496. }
  497. int drm_dp_aux_attach(struct drm_dp_aux *aux, struct tegra_output *output)
  498. {
  499. struct tegra_dpaux *dpaux = to_dpaux(aux);
  500. unsigned long timeout;
  501. int err;
  502. output->connector.polled = DRM_CONNECTOR_POLL_HPD;
  503. dpaux->output = output;
  504. err = regulator_enable(dpaux->vdd);
  505. if (err < 0)
  506. return err;
  507. timeout = jiffies + msecs_to_jiffies(250);
  508. while (time_before(jiffies, timeout)) {
  509. enum drm_connector_status status;
  510. status = drm_dp_aux_detect(aux);
  511. if (status == connector_status_connected) {
  512. enable_irq(dpaux->irq);
  513. return 0;
  514. }
  515. usleep_range(1000, 2000);
  516. }
  517. return -ETIMEDOUT;
  518. }
  519. int drm_dp_aux_detach(struct drm_dp_aux *aux)
  520. {
  521. struct tegra_dpaux *dpaux = to_dpaux(aux);
  522. unsigned long timeout;
  523. int err;
  524. disable_irq(dpaux->irq);
  525. err = regulator_disable(dpaux->vdd);
  526. if (err < 0)
  527. return err;
  528. timeout = jiffies + msecs_to_jiffies(250);
  529. while (time_before(jiffies, timeout)) {
  530. enum drm_connector_status status;
  531. status = drm_dp_aux_detect(aux);
  532. if (status == connector_status_disconnected) {
  533. dpaux->output = NULL;
  534. return 0;
  535. }
  536. usleep_range(1000, 2000);
  537. }
  538. return -ETIMEDOUT;
  539. }
  540. enum drm_connector_status drm_dp_aux_detect(struct drm_dp_aux *aux)
  541. {
  542. struct tegra_dpaux *dpaux = to_dpaux(aux);
  543. u32 value;
  544. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  545. if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
  546. return connector_status_connected;
  547. return connector_status_disconnected;
  548. }
  549. int drm_dp_aux_enable(struct drm_dp_aux *aux)
  550. {
  551. struct tegra_dpaux *dpaux = to_dpaux(aux);
  552. return tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_AUX);
  553. }
  554. int drm_dp_aux_disable(struct drm_dp_aux *aux)
  555. {
  556. struct tegra_dpaux *dpaux = to_dpaux(aux);
  557. tegra_dpaux_pad_power_down(dpaux);
  558. return 0;
  559. }
  560. int drm_dp_aux_prepare(struct drm_dp_aux *aux, u8 encoding)
  561. {
  562. int err;
  563. err = drm_dp_dpcd_writeb(aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
  564. encoding);
  565. if (err < 0)
  566. return err;
  567. return 0;
  568. }
  569. int drm_dp_aux_train(struct drm_dp_aux *aux, struct drm_dp_link *link,
  570. u8 pattern)
  571. {
  572. u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
  573. u8 status[DP_LINK_STATUS_SIZE], values[4];
  574. unsigned int i;
  575. int err;
  576. err = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, pattern);
  577. if (err < 0)
  578. return err;
  579. if (tp == DP_TRAINING_PATTERN_DISABLE)
  580. return 0;
  581. for (i = 0; i < link->num_lanes; i++)
  582. values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
  583. DP_TRAIN_PRE_EMPH_LEVEL_0 |
  584. DP_TRAIN_MAX_SWING_REACHED |
  585. DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
  586. err = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, values,
  587. link->num_lanes);
  588. if (err < 0)
  589. return err;
  590. usleep_range(500, 1000);
  591. err = drm_dp_dpcd_read_link_status(aux, status);
  592. if (err < 0)
  593. return err;
  594. switch (tp) {
  595. case DP_TRAINING_PATTERN_1:
  596. if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
  597. return -EAGAIN;
  598. break;
  599. case DP_TRAINING_PATTERN_2:
  600. if (!drm_dp_channel_eq_ok(status, link->num_lanes))
  601. return -EAGAIN;
  602. break;
  603. default:
  604. dev_err(aux->dev, "unsupported training pattern %u\n", tp);
  605. return -EINVAL;
  606. }
  607. err = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, 0);
  608. if (err < 0)
  609. return err;
  610. return 0;
  611. }