r600.c 135 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_audio.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #include "radeon_ucode.h"
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  44. MODULE_FIRMWARE("radeon/R600_me.bin");
  45. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV610_me.bin");
  47. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV630_me.bin");
  49. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV620_me.bin");
  51. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV635_me.bin");
  53. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV670_me.bin");
  55. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RS780_me.bin");
  57. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV770_me.bin");
  59. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  60. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV730_me.bin");
  62. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  64. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV710_me.bin");
  66. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  67. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  68. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  85. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  86. MODULE_FIRMWARE("radeon/PALM_me.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  92. static const u32 crtc_offsets[2] =
  93. {
  94. 0,
  95. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  96. };
  97. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  98. /* r600,rv610,rv630,rv620,rv635,rv670 */
  99. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  100. static void r600_gpu_init(struct radeon_device *rdev);
  101. void r600_fini(struct radeon_device *rdev);
  102. void r600_irq_disable(struct radeon_device *rdev);
  103. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  104. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  105. extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
  106. /*
  107. * Indirect registers accessor
  108. */
  109. u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  110. {
  111. unsigned long flags;
  112. u32 r;
  113. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  114. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  115. r = RREG32(R600_RCU_DATA);
  116. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  117. return r;
  118. }
  119. void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  120. {
  121. unsigned long flags;
  122. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  123. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  124. WREG32(R600_RCU_DATA, (v));
  125. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  126. }
  127. u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  128. {
  129. unsigned long flags;
  130. u32 r;
  131. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  132. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  133. r = RREG32(R600_UVD_CTX_DATA);
  134. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  135. return r;
  136. }
  137. void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  138. {
  139. unsigned long flags;
  140. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  141. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  142. WREG32(R600_UVD_CTX_DATA, (v));
  143. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  144. }
  145. /**
  146. * r600_get_allowed_info_register - fetch the register for the info ioctl
  147. *
  148. * @rdev: radeon_device pointer
  149. * @reg: register offset in bytes
  150. * @val: register value
  151. *
  152. * Returns 0 for success or -EINVAL for an invalid register
  153. *
  154. */
  155. int r600_get_allowed_info_register(struct radeon_device *rdev,
  156. u32 reg, u32 *val)
  157. {
  158. switch (reg) {
  159. case GRBM_STATUS:
  160. case GRBM_STATUS2:
  161. case R_000E50_SRBM_STATUS:
  162. case DMA_STATUS_REG:
  163. case UVD_STATUS:
  164. *val = RREG32(reg);
  165. return 0;
  166. default:
  167. return -EINVAL;
  168. }
  169. }
  170. /**
  171. * r600_get_xclk - get the xclk
  172. *
  173. * @rdev: radeon_device pointer
  174. *
  175. * Returns the reference clock used by the gfx engine
  176. * (r6xx, IGPs, APUs).
  177. */
  178. u32 r600_get_xclk(struct radeon_device *rdev)
  179. {
  180. return rdev->clock.spll.reference_freq;
  181. }
  182. int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  183. {
  184. unsigned fb_div = 0, ref_div, vclk_div = 0, dclk_div = 0;
  185. int r;
  186. /* bypass vclk and dclk with bclk */
  187. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  188. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  189. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  190. /* assert BYPASS_EN, deassert UPLL_RESET, UPLL_SLEEP and UPLL_CTLREQ */
  191. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~(
  192. UPLL_RESET_MASK | UPLL_SLEEP_MASK | UPLL_CTLREQ_MASK));
  193. if (rdev->family >= CHIP_RS780)
  194. WREG32_P(GFX_MACRO_BYPASS_CNTL, UPLL_BYPASS_CNTL,
  195. ~UPLL_BYPASS_CNTL);
  196. if (!vclk || !dclk) {
  197. /* keep the Bypass mode, put PLL to sleep */
  198. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  199. return 0;
  200. }
  201. if (rdev->clock.spll.reference_freq == 10000)
  202. ref_div = 34;
  203. else
  204. ref_div = 4;
  205. r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
  206. ref_div + 1, 0xFFF, 2, 30, ~0,
  207. &fb_div, &vclk_div, &dclk_div);
  208. if (r)
  209. return r;
  210. if (rdev->family >= CHIP_RV670 && rdev->family < CHIP_RS780)
  211. fb_div >>= 1;
  212. else
  213. fb_div |= 1;
  214. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  215. if (r)
  216. return r;
  217. /* assert PLL_RESET */
  218. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  219. /* For RS780 we have to choose ref clk */
  220. if (rdev->family >= CHIP_RS780)
  221. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REFCLK_SRC_SEL_MASK,
  222. ~UPLL_REFCLK_SRC_SEL_MASK);
  223. /* set the required fb, ref and post divder values */
  224. WREG32_P(CG_UPLL_FUNC_CNTL,
  225. UPLL_FB_DIV(fb_div) |
  226. UPLL_REF_DIV(ref_div),
  227. ~(UPLL_FB_DIV_MASK | UPLL_REF_DIV_MASK));
  228. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  229. UPLL_SW_HILEN(vclk_div >> 1) |
  230. UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
  231. UPLL_SW_HILEN2(dclk_div >> 1) |
  232. UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)) |
  233. UPLL_DIVEN_MASK | UPLL_DIVEN2_MASK,
  234. ~UPLL_SW_MASK);
  235. /* give the PLL some time to settle */
  236. mdelay(15);
  237. /* deassert PLL_RESET */
  238. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  239. mdelay(15);
  240. /* deassert BYPASS EN */
  241. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  242. if (rdev->family >= CHIP_RS780)
  243. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~UPLL_BYPASS_CNTL);
  244. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  245. if (r)
  246. return r;
  247. /* switch VCLK and DCLK selection */
  248. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  249. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  250. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  251. mdelay(100);
  252. return 0;
  253. }
  254. void dce3_program_fmt(struct drm_encoder *encoder)
  255. {
  256. struct drm_device *dev = encoder->dev;
  257. struct radeon_device *rdev = dev->dev_private;
  258. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  259. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  260. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  261. int bpc = 0;
  262. u32 tmp = 0;
  263. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  264. if (connector) {
  265. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  266. bpc = radeon_get_monitor_bpc(connector);
  267. dither = radeon_connector->dither;
  268. }
  269. /* LVDS FMT is set up by atom */
  270. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  271. return;
  272. /* not needed for analog */
  273. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  274. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  275. return;
  276. if (bpc == 0)
  277. return;
  278. switch (bpc) {
  279. case 6:
  280. if (dither == RADEON_FMT_DITHER_ENABLE)
  281. /* XXX sort out optimal dither settings */
  282. tmp |= FMT_SPATIAL_DITHER_EN;
  283. else
  284. tmp |= FMT_TRUNCATE_EN;
  285. break;
  286. case 8:
  287. if (dither == RADEON_FMT_DITHER_ENABLE)
  288. /* XXX sort out optimal dither settings */
  289. tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
  290. else
  291. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
  292. break;
  293. case 10:
  294. default:
  295. /* not needed */
  296. break;
  297. }
  298. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  299. }
  300. /* get temperature in millidegrees */
  301. int rv6xx_get_temp(struct radeon_device *rdev)
  302. {
  303. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  304. ASIC_T_SHIFT;
  305. int actual_temp = temp & 0xff;
  306. if (temp & 0x100)
  307. actual_temp -= 256;
  308. return actual_temp * 1000;
  309. }
  310. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  311. {
  312. int i;
  313. rdev->pm.dynpm_can_upclock = true;
  314. rdev->pm.dynpm_can_downclock = true;
  315. /* power state array is low to high, default is first */
  316. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  317. int min_power_state_index = 0;
  318. if (rdev->pm.num_power_states > 2)
  319. min_power_state_index = 1;
  320. switch (rdev->pm.dynpm_planned_action) {
  321. case DYNPM_ACTION_MINIMUM:
  322. rdev->pm.requested_power_state_index = min_power_state_index;
  323. rdev->pm.requested_clock_mode_index = 0;
  324. rdev->pm.dynpm_can_downclock = false;
  325. break;
  326. case DYNPM_ACTION_DOWNCLOCK:
  327. if (rdev->pm.current_power_state_index == min_power_state_index) {
  328. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  329. rdev->pm.dynpm_can_downclock = false;
  330. } else {
  331. if (rdev->pm.active_crtc_count > 1) {
  332. for (i = 0; i < rdev->pm.num_power_states; i++) {
  333. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  334. continue;
  335. else if (i >= rdev->pm.current_power_state_index) {
  336. rdev->pm.requested_power_state_index =
  337. rdev->pm.current_power_state_index;
  338. break;
  339. } else {
  340. rdev->pm.requested_power_state_index = i;
  341. break;
  342. }
  343. }
  344. } else {
  345. if (rdev->pm.current_power_state_index == 0)
  346. rdev->pm.requested_power_state_index =
  347. rdev->pm.num_power_states - 1;
  348. else
  349. rdev->pm.requested_power_state_index =
  350. rdev->pm.current_power_state_index - 1;
  351. }
  352. }
  353. rdev->pm.requested_clock_mode_index = 0;
  354. /* don't use the power state if crtcs are active and no display flag is set */
  355. if ((rdev->pm.active_crtc_count > 0) &&
  356. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  357. clock_info[rdev->pm.requested_clock_mode_index].flags &
  358. RADEON_PM_MODE_NO_DISPLAY)) {
  359. rdev->pm.requested_power_state_index++;
  360. }
  361. break;
  362. case DYNPM_ACTION_UPCLOCK:
  363. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  364. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  365. rdev->pm.dynpm_can_upclock = false;
  366. } else {
  367. if (rdev->pm.active_crtc_count > 1) {
  368. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  369. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  370. continue;
  371. else if (i <= rdev->pm.current_power_state_index) {
  372. rdev->pm.requested_power_state_index =
  373. rdev->pm.current_power_state_index;
  374. break;
  375. } else {
  376. rdev->pm.requested_power_state_index = i;
  377. break;
  378. }
  379. }
  380. } else
  381. rdev->pm.requested_power_state_index =
  382. rdev->pm.current_power_state_index + 1;
  383. }
  384. rdev->pm.requested_clock_mode_index = 0;
  385. break;
  386. case DYNPM_ACTION_DEFAULT:
  387. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  388. rdev->pm.requested_clock_mode_index = 0;
  389. rdev->pm.dynpm_can_upclock = false;
  390. break;
  391. case DYNPM_ACTION_NONE:
  392. default:
  393. DRM_ERROR("Requested mode for not defined action\n");
  394. return;
  395. }
  396. } else {
  397. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  398. /* for now just select the first power state and switch between clock modes */
  399. /* power state array is low to high, default is first (0) */
  400. if (rdev->pm.active_crtc_count > 1) {
  401. rdev->pm.requested_power_state_index = -1;
  402. /* start at 1 as we don't want the default mode */
  403. for (i = 1; i < rdev->pm.num_power_states; i++) {
  404. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  405. continue;
  406. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  407. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  408. rdev->pm.requested_power_state_index = i;
  409. break;
  410. }
  411. }
  412. /* if nothing selected, grab the default state. */
  413. if (rdev->pm.requested_power_state_index == -1)
  414. rdev->pm.requested_power_state_index = 0;
  415. } else
  416. rdev->pm.requested_power_state_index = 1;
  417. switch (rdev->pm.dynpm_planned_action) {
  418. case DYNPM_ACTION_MINIMUM:
  419. rdev->pm.requested_clock_mode_index = 0;
  420. rdev->pm.dynpm_can_downclock = false;
  421. break;
  422. case DYNPM_ACTION_DOWNCLOCK:
  423. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  424. if (rdev->pm.current_clock_mode_index == 0) {
  425. rdev->pm.requested_clock_mode_index = 0;
  426. rdev->pm.dynpm_can_downclock = false;
  427. } else
  428. rdev->pm.requested_clock_mode_index =
  429. rdev->pm.current_clock_mode_index - 1;
  430. } else {
  431. rdev->pm.requested_clock_mode_index = 0;
  432. rdev->pm.dynpm_can_downclock = false;
  433. }
  434. /* don't use the power state if crtcs are active and no display flag is set */
  435. if ((rdev->pm.active_crtc_count > 0) &&
  436. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  437. clock_info[rdev->pm.requested_clock_mode_index].flags &
  438. RADEON_PM_MODE_NO_DISPLAY)) {
  439. rdev->pm.requested_clock_mode_index++;
  440. }
  441. break;
  442. case DYNPM_ACTION_UPCLOCK:
  443. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  444. if (rdev->pm.current_clock_mode_index ==
  445. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  446. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  447. rdev->pm.dynpm_can_upclock = false;
  448. } else
  449. rdev->pm.requested_clock_mode_index =
  450. rdev->pm.current_clock_mode_index + 1;
  451. } else {
  452. rdev->pm.requested_clock_mode_index =
  453. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  454. rdev->pm.dynpm_can_upclock = false;
  455. }
  456. break;
  457. case DYNPM_ACTION_DEFAULT:
  458. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  459. rdev->pm.requested_clock_mode_index = 0;
  460. rdev->pm.dynpm_can_upclock = false;
  461. break;
  462. case DYNPM_ACTION_NONE:
  463. default:
  464. DRM_ERROR("Requested mode for not defined action\n");
  465. return;
  466. }
  467. }
  468. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  469. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  470. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  471. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  472. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  473. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  474. pcie_lanes);
  475. }
  476. void rs780_pm_init_profile(struct radeon_device *rdev)
  477. {
  478. if (rdev->pm.num_power_states == 2) {
  479. /* default */
  480. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  481. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  482. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  484. /* low sh */
  485. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  486. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  488. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  489. /* mid sh */
  490. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  492. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  494. /* high sh */
  495. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  497. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  498. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  499. /* low mh */
  500. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  501. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  502. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  504. /* mid mh */
  505. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  507. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  509. /* high mh */
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  512. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  513. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  514. } else if (rdev->pm.num_power_states == 3) {
  515. /* default */
  516. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  517. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  518. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  520. /* low sh */
  521. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  522. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  523. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  524. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  525. /* mid sh */
  526. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  527. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  528. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  529. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  530. /* high sh */
  531. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  532. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  533. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  534. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  535. /* low mh */
  536. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  537. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  538. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  539. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  540. /* mid mh */
  541. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  543. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  545. /* high mh */
  546. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  547. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  548. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  549. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  550. } else {
  551. /* default */
  552. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  553. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  554. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  555. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  556. /* low sh */
  557. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  558. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  559. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  560. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  561. /* mid sh */
  562. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  563. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  564. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  565. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  566. /* high sh */
  567. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  568. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  569. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  570. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  571. /* low mh */
  572. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  573. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  574. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  575. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  576. /* mid mh */
  577. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  578. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  579. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  580. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  581. /* high mh */
  582. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  583. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  584. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  585. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  586. }
  587. }
  588. void r600_pm_init_profile(struct radeon_device *rdev)
  589. {
  590. int idx;
  591. if (rdev->family == CHIP_R600) {
  592. /* XXX */
  593. /* default */
  594. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  595. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  596. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  597. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  598. /* low sh */
  599. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  600. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  601. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  602. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  603. /* mid sh */
  604. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  605. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  606. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  607. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  608. /* high sh */
  609. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  610. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  611. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  612. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  613. /* low mh */
  614. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  615. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  616. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  617. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  618. /* mid mh */
  619. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  620. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  621. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  622. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  623. /* high mh */
  624. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  625. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  626. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  627. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  628. } else {
  629. if (rdev->pm.num_power_states < 4) {
  630. /* default */
  631. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  632. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  633. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  634. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  635. /* low sh */
  636. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  637. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  638. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  639. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  640. /* mid sh */
  641. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  642. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  643. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  644. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  645. /* high sh */
  646. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  647. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  648. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  649. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  650. /* low mh */
  651. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  652. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  653. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  654. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  655. /* low mh */
  656. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  657. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  658. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  659. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  660. /* high mh */
  661. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  662. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  663. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  664. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  665. } else {
  666. /* default */
  667. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  668. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  669. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  670. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  671. /* low sh */
  672. if (rdev->flags & RADEON_IS_MOBILITY)
  673. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  674. else
  675. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  676. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  677. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  678. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  679. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  680. /* mid sh */
  681. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  682. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  683. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  684. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  685. /* high sh */
  686. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  687. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  688. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  689. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  690. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  691. /* low mh */
  692. if (rdev->flags & RADEON_IS_MOBILITY)
  693. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  694. else
  695. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  696. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  697. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  698. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  699. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  700. /* mid mh */
  701. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  702. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  703. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  704. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  705. /* high mh */
  706. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  707. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  708. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  709. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  710. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  711. }
  712. }
  713. }
  714. void r600_pm_misc(struct radeon_device *rdev)
  715. {
  716. int req_ps_idx = rdev->pm.requested_power_state_index;
  717. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  718. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  719. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  720. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  721. /* 0xff01 is a flag rather then an actual voltage */
  722. if (voltage->voltage == 0xff01)
  723. return;
  724. if (voltage->voltage != rdev->pm.current_vddc) {
  725. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  726. rdev->pm.current_vddc = voltage->voltage;
  727. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  728. }
  729. }
  730. }
  731. bool r600_gui_idle(struct radeon_device *rdev)
  732. {
  733. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  734. return false;
  735. else
  736. return true;
  737. }
  738. /* hpd for digital panel detect/disconnect */
  739. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  740. {
  741. bool connected = false;
  742. if (ASIC_IS_DCE3(rdev)) {
  743. switch (hpd) {
  744. case RADEON_HPD_1:
  745. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  746. connected = true;
  747. break;
  748. case RADEON_HPD_2:
  749. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  750. connected = true;
  751. break;
  752. case RADEON_HPD_3:
  753. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  754. connected = true;
  755. break;
  756. case RADEON_HPD_4:
  757. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  758. connected = true;
  759. break;
  760. /* DCE 3.2 */
  761. case RADEON_HPD_5:
  762. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  763. connected = true;
  764. break;
  765. case RADEON_HPD_6:
  766. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  767. connected = true;
  768. break;
  769. default:
  770. break;
  771. }
  772. } else {
  773. switch (hpd) {
  774. case RADEON_HPD_1:
  775. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  776. connected = true;
  777. break;
  778. case RADEON_HPD_2:
  779. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  780. connected = true;
  781. break;
  782. case RADEON_HPD_3:
  783. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  784. connected = true;
  785. break;
  786. default:
  787. break;
  788. }
  789. }
  790. return connected;
  791. }
  792. void r600_hpd_set_polarity(struct radeon_device *rdev,
  793. enum radeon_hpd_id hpd)
  794. {
  795. u32 tmp;
  796. bool connected = r600_hpd_sense(rdev, hpd);
  797. if (ASIC_IS_DCE3(rdev)) {
  798. switch (hpd) {
  799. case RADEON_HPD_1:
  800. tmp = RREG32(DC_HPD1_INT_CONTROL);
  801. if (connected)
  802. tmp &= ~DC_HPDx_INT_POLARITY;
  803. else
  804. tmp |= DC_HPDx_INT_POLARITY;
  805. WREG32(DC_HPD1_INT_CONTROL, tmp);
  806. break;
  807. case RADEON_HPD_2:
  808. tmp = RREG32(DC_HPD2_INT_CONTROL);
  809. if (connected)
  810. tmp &= ~DC_HPDx_INT_POLARITY;
  811. else
  812. tmp |= DC_HPDx_INT_POLARITY;
  813. WREG32(DC_HPD2_INT_CONTROL, tmp);
  814. break;
  815. case RADEON_HPD_3:
  816. tmp = RREG32(DC_HPD3_INT_CONTROL);
  817. if (connected)
  818. tmp &= ~DC_HPDx_INT_POLARITY;
  819. else
  820. tmp |= DC_HPDx_INT_POLARITY;
  821. WREG32(DC_HPD3_INT_CONTROL, tmp);
  822. break;
  823. case RADEON_HPD_4:
  824. tmp = RREG32(DC_HPD4_INT_CONTROL);
  825. if (connected)
  826. tmp &= ~DC_HPDx_INT_POLARITY;
  827. else
  828. tmp |= DC_HPDx_INT_POLARITY;
  829. WREG32(DC_HPD4_INT_CONTROL, tmp);
  830. break;
  831. case RADEON_HPD_5:
  832. tmp = RREG32(DC_HPD5_INT_CONTROL);
  833. if (connected)
  834. tmp &= ~DC_HPDx_INT_POLARITY;
  835. else
  836. tmp |= DC_HPDx_INT_POLARITY;
  837. WREG32(DC_HPD5_INT_CONTROL, tmp);
  838. break;
  839. /* DCE 3.2 */
  840. case RADEON_HPD_6:
  841. tmp = RREG32(DC_HPD6_INT_CONTROL);
  842. if (connected)
  843. tmp &= ~DC_HPDx_INT_POLARITY;
  844. else
  845. tmp |= DC_HPDx_INT_POLARITY;
  846. WREG32(DC_HPD6_INT_CONTROL, tmp);
  847. break;
  848. default:
  849. break;
  850. }
  851. } else {
  852. switch (hpd) {
  853. case RADEON_HPD_1:
  854. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  855. if (connected)
  856. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  857. else
  858. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  859. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  860. break;
  861. case RADEON_HPD_2:
  862. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  863. if (connected)
  864. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  865. else
  866. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  867. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  868. break;
  869. case RADEON_HPD_3:
  870. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  871. if (connected)
  872. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  873. else
  874. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  875. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  876. break;
  877. default:
  878. break;
  879. }
  880. }
  881. }
  882. void r600_hpd_init(struct radeon_device *rdev)
  883. {
  884. struct drm_device *dev = rdev->ddev;
  885. struct drm_connector *connector;
  886. unsigned enable = 0;
  887. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  888. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  889. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  890. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  891. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  892. * aux dp channel on imac and help (but not completely fix)
  893. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  894. */
  895. continue;
  896. }
  897. if (ASIC_IS_DCE3(rdev)) {
  898. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  899. if (ASIC_IS_DCE32(rdev))
  900. tmp |= DC_HPDx_EN;
  901. switch (radeon_connector->hpd.hpd) {
  902. case RADEON_HPD_1:
  903. WREG32(DC_HPD1_CONTROL, tmp);
  904. break;
  905. case RADEON_HPD_2:
  906. WREG32(DC_HPD2_CONTROL, tmp);
  907. break;
  908. case RADEON_HPD_3:
  909. WREG32(DC_HPD3_CONTROL, tmp);
  910. break;
  911. case RADEON_HPD_4:
  912. WREG32(DC_HPD4_CONTROL, tmp);
  913. break;
  914. /* DCE 3.2 */
  915. case RADEON_HPD_5:
  916. WREG32(DC_HPD5_CONTROL, tmp);
  917. break;
  918. case RADEON_HPD_6:
  919. WREG32(DC_HPD6_CONTROL, tmp);
  920. break;
  921. default:
  922. break;
  923. }
  924. } else {
  925. switch (radeon_connector->hpd.hpd) {
  926. case RADEON_HPD_1:
  927. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  928. break;
  929. case RADEON_HPD_2:
  930. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  931. break;
  932. case RADEON_HPD_3:
  933. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  934. break;
  935. default:
  936. break;
  937. }
  938. }
  939. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  940. enable |= 1 << radeon_connector->hpd.hpd;
  941. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  942. }
  943. radeon_irq_kms_enable_hpd(rdev, enable);
  944. }
  945. void r600_hpd_fini(struct radeon_device *rdev)
  946. {
  947. struct drm_device *dev = rdev->ddev;
  948. struct drm_connector *connector;
  949. unsigned disable = 0;
  950. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  951. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  952. if (ASIC_IS_DCE3(rdev)) {
  953. switch (radeon_connector->hpd.hpd) {
  954. case RADEON_HPD_1:
  955. WREG32(DC_HPD1_CONTROL, 0);
  956. break;
  957. case RADEON_HPD_2:
  958. WREG32(DC_HPD2_CONTROL, 0);
  959. break;
  960. case RADEON_HPD_3:
  961. WREG32(DC_HPD3_CONTROL, 0);
  962. break;
  963. case RADEON_HPD_4:
  964. WREG32(DC_HPD4_CONTROL, 0);
  965. break;
  966. /* DCE 3.2 */
  967. case RADEON_HPD_5:
  968. WREG32(DC_HPD5_CONTROL, 0);
  969. break;
  970. case RADEON_HPD_6:
  971. WREG32(DC_HPD6_CONTROL, 0);
  972. break;
  973. default:
  974. break;
  975. }
  976. } else {
  977. switch (radeon_connector->hpd.hpd) {
  978. case RADEON_HPD_1:
  979. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  980. break;
  981. case RADEON_HPD_2:
  982. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  983. break;
  984. case RADEON_HPD_3:
  985. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  986. break;
  987. default:
  988. break;
  989. }
  990. }
  991. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  992. disable |= 1 << radeon_connector->hpd.hpd;
  993. }
  994. radeon_irq_kms_disable_hpd(rdev, disable);
  995. }
  996. /*
  997. * R600 PCIE GART
  998. */
  999. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1000. {
  1001. unsigned i;
  1002. u32 tmp;
  1003. /* flush hdp cache so updates hit vram */
  1004. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  1005. !(rdev->flags & RADEON_IS_AGP)) {
  1006. void __iomem *ptr = (void *)rdev->gart.ptr;
  1007. u32 tmp;
  1008. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  1009. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  1010. * This seems to cause problems on some AGP cards. Just use the old
  1011. * method for them.
  1012. */
  1013. WREG32(HDP_DEBUG1, 0);
  1014. tmp = readl((void __iomem *)ptr);
  1015. } else
  1016. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1017. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  1018. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  1019. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  1020. for (i = 0; i < rdev->usec_timeout; i++) {
  1021. /* read MC_STATUS */
  1022. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  1023. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1024. if (tmp == 2) {
  1025. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  1026. return;
  1027. }
  1028. if (tmp) {
  1029. return;
  1030. }
  1031. udelay(1);
  1032. }
  1033. }
  1034. int r600_pcie_gart_init(struct radeon_device *rdev)
  1035. {
  1036. int r;
  1037. if (rdev->gart.robj) {
  1038. WARN(1, "R600 PCIE GART already initialized\n");
  1039. return 0;
  1040. }
  1041. /* Initialize common gart structure */
  1042. r = radeon_gart_init(rdev);
  1043. if (r)
  1044. return r;
  1045. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  1046. return radeon_gart_table_vram_alloc(rdev);
  1047. }
  1048. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  1049. {
  1050. u32 tmp;
  1051. int r, i;
  1052. if (rdev->gart.robj == NULL) {
  1053. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1054. return -EINVAL;
  1055. }
  1056. r = radeon_gart_table_vram_pin(rdev);
  1057. if (r)
  1058. return r;
  1059. /* Setup L2 cache */
  1060. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1061. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1062. EFFECTIVE_L2_QUEUE_SIZE(7));
  1063. WREG32(VM_L2_CNTL2, 0);
  1064. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1065. /* Setup TLB control */
  1066. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1067. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1068. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1069. ENABLE_WAIT_L2_QUERY;
  1070. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1071. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1072. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1073. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1074. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1075. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1076. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1077. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1078. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1079. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1080. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1081. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1082. WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
  1083. WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
  1084. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1085. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1086. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1087. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1088. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1089. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1090. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1091. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1092. (u32)(rdev->dummy_page.addr >> 12));
  1093. for (i = 1; i < 7; i++)
  1094. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1095. r600_pcie_gart_tlb_flush(rdev);
  1096. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1097. (unsigned)(rdev->mc.gtt_size >> 20),
  1098. (unsigned long long)rdev->gart.table_addr);
  1099. rdev->gart.ready = true;
  1100. return 0;
  1101. }
  1102. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  1103. {
  1104. u32 tmp;
  1105. int i;
  1106. /* Disable all tables */
  1107. for (i = 0; i < 7; i++)
  1108. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1109. /* Disable L2 cache */
  1110. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1111. EFFECTIVE_L2_QUEUE_SIZE(7));
  1112. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1113. /* Setup L1 TLB control */
  1114. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1115. ENABLE_WAIT_L2_QUERY;
  1116. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1117. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1118. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1119. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1120. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1121. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1122. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1123. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1124. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  1125. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  1126. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1127. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1128. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  1129. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1130. WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
  1131. WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
  1132. radeon_gart_table_vram_unpin(rdev);
  1133. }
  1134. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  1135. {
  1136. radeon_gart_fini(rdev);
  1137. r600_pcie_gart_disable(rdev);
  1138. radeon_gart_table_vram_free(rdev);
  1139. }
  1140. static void r600_agp_enable(struct radeon_device *rdev)
  1141. {
  1142. u32 tmp;
  1143. int i;
  1144. /* Setup L2 cache */
  1145. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1146. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1147. EFFECTIVE_L2_QUEUE_SIZE(7));
  1148. WREG32(VM_L2_CNTL2, 0);
  1149. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1150. /* Setup TLB control */
  1151. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1152. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1153. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1154. ENABLE_WAIT_L2_QUERY;
  1155. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1156. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1157. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1158. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1159. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1160. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1161. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1162. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1163. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1164. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1165. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1166. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1167. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1168. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1169. for (i = 0; i < 7; i++)
  1170. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1171. }
  1172. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1173. {
  1174. unsigned i;
  1175. u32 tmp;
  1176. for (i = 0; i < rdev->usec_timeout; i++) {
  1177. /* read MC_STATUS */
  1178. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1179. if (!tmp)
  1180. return 0;
  1181. udelay(1);
  1182. }
  1183. return -1;
  1184. }
  1185. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  1186. {
  1187. unsigned long flags;
  1188. uint32_t r;
  1189. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1190. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1191. r = RREG32(R_0028FC_MC_DATA);
  1192. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1193. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1194. return r;
  1195. }
  1196. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1197. {
  1198. unsigned long flags;
  1199. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1200. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1201. S_0028F8_MC_IND_WR_EN(1));
  1202. WREG32(R_0028FC_MC_DATA, v);
  1203. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1204. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1205. }
  1206. static void r600_mc_program(struct radeon_device *rdev)
  1207. {
  1208. struct rv515_mc_save save;
  1209. u32 tmp;
  1210. int i, j;
  1211. /* Initialize HDP */
  1212. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1213. WREG32((0x2c14 + j), 0x00000000);
  1214. WREG32((0x2c18 + j), 0x00000000);
  1215. WREG32((0x2c1c + j), 0x00000000);
  1216. WREG32((0x2c20 + j), 0x00000000);
  1217. WREG32((0x2c24 + j), 0x00000000);
  1218. }
  1219. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1220. rv515_mc_stop(rdev, &save);
  1221. if (r600_mc_wait_for_idle(rdev)) {
  1222. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1223. }
  1224. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1225. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1226. /* Update configuration */
  1227. if (rdev->flags & RADEON_IS_AGP) {
  1228. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1229. /* VRAM before AGP */
  1230. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1231. rdev->mc.vram_start >> 12);
  1232. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1233. rdev->mc.gtt_end >> 12);
  1234. } else {
  1235. /* VRAM after AGP */
  1236. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1237. rdev->mc.gtt_start >> 12);
  1238. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1239. rdev->mc.vram_end >> 12);
  1240. }
  1241. } else {
  1242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1243. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1244. }
  1245. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1246. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1247. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1248. WREG32(MC_VM_FB_LOCATION, tmp);
  1249. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1250. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1251. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1252. if (rdev->flags & RADEON_IS_AGP) {
  1253. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1254. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1255. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1256. } else {
  1257. WREG32(MC_VM_AGP_BASE, 0);
  1258. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1259. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1260. }
  1261. if (r600_mc_wait_for_idle(rdev)) {
  1262. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1263. }
  1264. rv515_mc_resume(rdev, &save);
  1265. /* we need to own VRAM, so turn off the VGA renderer here
  1266. * to stop it overwriting our objects */
  1267. rv515_vga_render_disable(rdev);
  1268. }
  1269. /**
  1270. * r600_vram_gtt_location - try to find VRAM & GTT location
  1271. * @rdev: radeon device structure holding all necessary informations
  1272. * @mc: memory controller structure holding memory informations
  1273. *
  1274. * Function will place try to place VRAM at same place as in CPU (PCI)
  1275. * address space as some GPU seems to have issue when we reprogram at
  1276. * different address space.
  1277. *
  1278. * If there is not enough space to fit the unvisible VRAM after the
  1279. * aperture then we limit the VRAM size to the aperture.
  1280. *
  1281. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1282. * them to be in one from GPU point of view so that we can program GPU to
  1283. * catch access outside them (weird GPU policy see ??).
  1284. *
  1285. * This function will never fails, worst case are limiting VRAM or GTT.
  1286. *
  1287. * Note: GTT start, end, size should be initialized before calling this
  1288. * function on AGP platform.
  1289. */
  1290. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1291. {
  1292. u64 size_bf, size_af;
  1293. if (mc->mc_vram_size > 0xE0000000) {
  1294. /* leave room for at least 512M GTT */
  1295. dev_warn(rdev->dev, "limiting VRAM\n");
  1296. mc->real_vram_size = 0xE0000000;
  1297. mc->mc_vram_size = 0xE0000000;
  1298. }
  1299. if (rdev->flags & RADEON_IS_AGP) {
  1300. size_bf = mc->gtt_start;
  1301. size_af = mc->mc_mask - mc->gtt_end;
  1302. if (size_bf > size_af) {
  1303. if (mc->mc_vram_size > size_bf) {
  1304. dev_warn(rdev->dev, "limiting VRAM\n");
  1305. mc->real_vram_size = size_bf;
  1306. mc->mc_vram_size = size_bf;
  1307. }
  1308. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1309. } else {
  1310. if (mc->mc_vram_size > size_af) {
  1311. dev_warn(rdev->dev, "limiting VRAM\n");
  1312. mc->real_vram_size = size_af;
  1313. mc->mc_vram_size = size_af;
  1314. }
  1315. mc->vram_start = mc->gtt_end + 1;
  1316. }
  1317. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1318. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1319. mc->mc_vram_size >> 20, mc->vram_start,
  1320. mc->vram_end, mc->real_vram_size >> 20);
  1321. } else {
  1322. u64 base = 0;
  1323. if (rdev->flags & RADEON_IS_IGP) {
  1324. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1325. base <<= 24;
  1326. }
  1327. radeon_vram_location(rdev, &rdev->mc, base);
  1328. rdev->mc.gtt_base_align = 0;
  1329. radeon_gtt_location(rdev, mc);
  1330. }
  1331. }
  1332. static int r600_mc_init(struct radeon_device *rdev)
  1333. {
  1334. u32 tmp;
  1335. int chansize, numchan;
  1336. uint32_t h_addr, l_addr;
  1337. unsigned long long k8_addr;
  1338. /* Get VRAM informations */
  1339. rdev->mc.vram_is_ddr = true;
  1340. tmp = RREG32(RAMCFG);
  1341. if (tmp & CHANSIZE_OVERRIDE) {
  1342. chansize = 16;
  1343. } else if (tmp & CHANSIZE_MASK) {
  1344. chansize = 64;
  1345. } else {
  1346. chansize = 32;
  1347. }
  1348. tmp = RREG32(CHMAP);
  1349. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1350. case 0:
  1351. default:
  1352. numchan = 1;
  1353. break;
  1354. case 1:
  1355. numchan = 2;
  1356. break;
  1357. case 2:
  1358. numchan = 4;
  1359. break;
  1360. case 3:
  1361. numchan = 8;
  1362. break;
  1363. }
  1364. rdev->mc.vram_width = numchan * chansize;
  1365. /* Could aper size report 0 ? */
  1366. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1367. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1368. /* Setup GPU memory space */
  1369. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1370. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1371. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1372. r600_vram_gtt_location(rdev, &rdev->mc);
  1373. if (rdev->flags & RADEON_IS_IGP) {
  1374. rs690_pm_info(rdev);
  1375. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1376. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1377. /* Use K8 direct mapping for fast fb access. */
  1378. rdev->fastfb_working = false;
  1379. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1380. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1381. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1382. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1383. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1384. #endif
  1385. {
  1386. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1387. * memory is present.
  1388. */
  1389. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1390. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1391. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1392. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1393. rdev->fastfb_working = true;
  1394. }
  1395. }
  1396. }
  1397. }
  1398. radeon_update_bandwidth_info(rdev);
  1399. return 0;
  1400. }
  1401. int r600_vram_scratch_init(struct radeon_device *rdev)
  1402. {
  1403. int r;
  1404. if (rdev->vram_scratch.robj == NULL) {
  1405. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1406. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1407. 0, NULL, NULL, &rdev->vram_scratch.robj);
  1408. if (r) {
  1409. return r;
  1410. }
  1411. }
  1412. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1413. if (unlikely(r != 0))
  1414. return r;
  1415. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1416. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1417. if (r) {
  1418. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1419. return r;
  1420. }
  1421. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1422. (void **)&rdev->vram_scratch.ptr);
  1423. if (r)
  1424. radeon_bo_unpin(rdev->vram_scratch.robj);
  1425. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1426. return r;
  1427. }
  1428. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1429. {
  1430. int r;
  1431. if (rdev->vram_scratch.robj == NULL) {
  1432. return;
  1433. }
  1434. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1435. if (likely(r == 0)) {
  1436. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1437. radeon_bo_unpin(rdev->vram_scratch.robj);
  1438. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1439. }
  1440. radeon_bo_unref(&rdev->vram_scratch.robj);
  1441. }
  1442. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1443. {
  1444. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1445. if (hung)
  1446. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1447. else
  1448. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1449. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1450. }
  1451. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1452. {
  1453. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1454. RREG32(R_008010_GRBM_STATUS));
  1455. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1456. RREG32(R_008014_GRBM_STATUS2));
  1457. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1458. RREG32(R_000E50_SRBM_STATUS));
  1459. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1460. RREG32(CP_STALLED_STAT1));
  1461. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1462. RREG32(CP_STALLED_STAT2));
  1463. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1464. RREG32(CP_BUSY_STAT));
  1465. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1466. RREG32(CP_STAT));
  1467. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1468. RREG32(DMA_STATUS_REG));
  1469. }
  1470. static bool r600_is_display_hung(struct radeon_device *rdev)
  1471. {
  1472. u32 crtc_hung = 0;
  1473. u32 crtc_status[2];
  1474. u32 i, j, tmp;
  1475. for (i = 0; i < rdev->num_crtc; i++) {
  1476. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1477. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1478. crtc_hung |= (1 << i);
  1479. }
  1480. }
  1481. for (j = 0; j < 10; j++) {
  1482. for (i = 0; i < rdev->num_crtc; i++) {
  1483. if (crtc_hung & (1 << i)) {
  1484. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1485. if (tmp != crtc_status[i])
  1486. crtc_hung &= ~(1 << i);
  1487. }
  1488. }
  1489. if (crtc_hung == 0)
  1490. return false;
  1491. udelay(100);
  1492. }
  1493. return true;
  1494. }
  1495. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1496. {
  1497. u32 reset_mask = 0;
  1498. u32 tmp;
  1499. /* GRBM_STATUS */
  1500. tmp = RREG32(R_008010_GRBM_STATUS);
  1501. if (rdev->family >= CHIP_RV770) {
  1502. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1503. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1504. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1505. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1506. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1507. reset_mask |= RADEON_RESET_GFX;
  1508. } else {
  1509. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1510. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1511. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1512. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1513. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1514. reset_mask |= RADEON_RESET_GFX;
  1515. }
  1516. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1517. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1518. reset_mask |= RADEON_RESET_CP;
  1519. if (G_008010_GRBM_EE_BUSY(tmp))
  1520. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1521. /* DMA_STATUS_REG */
  1522. tmp = RREG32(DMA_STATUS_REG);
  1523. if (!(tmp & DMA_IDLE))
  1524. reset_mask |= RADEON_RESET_DMA;
  1525. /* SRBM_STATUS */
  1526. tmp = RREG32(R_000E50_SRBM_STATUS);
  1527. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1528. reset_mask |= RADEON_RESET_RLC;
  1529. if (G_000E50_IH_BUSY(tmp))
  1530. reset_mask |= RADEON_RESET_IH;
  1531. if (G_000E50_SEM_BUSY(tmp))
  1532. reset_mask |= RADEON_RESET_SEM;
  1533. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1534. reset_mask |= RADEON_RESET_GRBM;
  1535. if (G_000E50_VMC_BUSY(tmp))
  1536. reset_mask |= RADEON_RESET_VMC;
  1537. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1538. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1539. G_000E50_MCDW_BUSY(tmp))
  1540. reset_mask |= RADEON_RESET_MC;
  1541. if (r600_is_display_hung(rdev))
  1542. reset_mask |= RADEON_RESET_DISPLAY;
  1543. /* Skip MC reset as it's mostly likely not hung, just busy */
  1544. if (reset_mask & RADEON_RESET_MC) {
  1545. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1546. reset_mask &= ~RADEON_RESET_MC;
  1547. }
  1548. return reset_mask;
  1549. }
  1550. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1551. {
  1552. struct rv515_mc_save save;
  1553. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1554. u32 tmp;
  1555. if (reset_mask == 0)
  1556. return;
  1557. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1558. r600_print_gpu_status_regs(rdev);
  1559. /* Disable CP parsing/prefetching */
  1560. if (rdev->family >= CHIP_RV770)
  1561. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1562. else
  1563. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1564. /* disable the RLC */
  1565. WREG32(RLC_CNTL, 0);
  1566. if (reset_mask & RADEON_RESET_DMA) {
  1567. /* Disable DMA */
  1568. tmp = RREG32(DMA_RB_CNTL);
  1569. tmp &= ~DMA_RB_ENABLE;
  1570. WREG32(DMA_RB_CNTL, tmp);
  1571. }
  1572. mdelay(50);
  1573. rv515_mc_stop(rdev, &save);
  1574. if (r600_mc_wait_for_idle(rdev)) {
  1575. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1576. }
  1577. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1578. if (rdev->family >= CHIP_RV770)
  1579. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1580. S_008020_SOFT_RESET_CB(1) |
  1581. S_008020_SOFT_RESET_PA(1) |
  1582. S_008020_SOFT_RESET_SC(1) |
  1583. S_008020_SOFT_RESET_SPI(1) |
  1584. S_008020_SOFT_RESET_SX(1) |
  1585. S_008020_SOFT_RESET_SH(1) |
  1586. S_008020_SOFT_RESET_TC(1) |
  1587. S_008020_SOFT_RESET_TA(1) |
  1588. S_008020_SOFT_RESET_VC(1) |
  1589. S_008020_SOFT_RESET_VGT(1);
  1590. else
  1591. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1592. S_008020_SOFT_RESET_DB(1) |
  1593. S_008020_SOFT_RESET_CB(1) |
  1594. S_008020_SOFT_RESET_PA(1) |
  1595. S_008020_SOFT_RESET_SC(1) |
  1596. S_008020_SOFT_RESET_SMX(1) |
  1597. S_008020_SOFT_RESET_SPI(1) |
  1598. S_008020_SOFT_RESET_SX(1) |
  1599. S_008020_SOFT_RESET_SH(1) |
  1600. S_008020_SOFT_RESET_TC(1) |
  1601. S_008020_SOFT_RESET_TA(1) |
  1602. S_008020_SOFT_RESET_VC(1) |
  1603. S_008020_SOFT_RESET_VGT(1);
  1604. }
  1605. if (reset_mask & RADEON_RESET_CP) {
  1606. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1607. S_008020_SOFT_RESET_VGT(1);
  1608. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1609. }
  1610. if (reset_mask & RADEON_RESET_DMA) {
  1611. if (rdev->family >= CHIP_RV770)
  1612. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1613. else
  1614. srbm_soft_reset |= SOFT_RESET_DMA;
  1615. }
  1616. if (reset_mask & RADEON_RESET_RLC)
  1617. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1618. if (reset_mask & RADEON_RESET_SEM)
  1619. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1620. if (reset_mask & RADEON_RESET_IH)
  1621. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1622. if (reset_mask & RADEON_RESET_GRBM)
  1623. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1624. if (!(rdev->flags & RADEON_IS_IGP)) {
  1625. if (reset_mask & RADEON_RESET_MC)
  1626. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1627. }
  1628. if (reset_mask & RADEON_RESET_VMC)
  1629. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1630. if (grbm_soft_reset) {
  1631. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1632. tmp |= grbm_soft_reset;
  1633. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1634. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1635. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1636. udelay(50);
  1637. tmp &= ~grbm_soft_reset;
  1638. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1639. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1640. }
  1641. if (srbm_soft_reset) {
  1642. tmp = RREG32(SRBM_SOFT_RESET);
  1643. tmp |= srbm_soft_reset;
  1644. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1645. WREG32(SRBM_SOFT_RESET, tmp);
  1646. tmp = RREG32(SRBM_SOFT_RESET);
  1647. udelay(50);
  1648. tmp &= ~srbm_soft_reset;
  1649. WREG32(SRBM_SOFT_RESET, tmp);
  1650. tmp = RREG32(SRBM_SOFT_RESET);
  1651. }
  1652. /* Wait a little for things to settle down */
  1653. mdelay(1);
  1654. rv515_mc_resume(rdev, &save);
  1655. udelay(50);
  1656. r600_print_gpu_status_regs(rdev);
  1657. }
  1658. static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
  1659. {
  1660. struct rv515_mc_save save;
  1661. u32 tmp, i;
  1662. dev_info(rdev->dev, "GPU pci config reset\n");
  1663. /* disable dpm? */
  1664. /* Disable CP parsing/prefetching */
  1665. if (rdev->family >= CHIP_RV770)
  1666. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1667. else
  1668. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1669. /* disable the RLC */
  1670. WREG32(RLC_CNTL, 0);
  1671. /* Disable DMA */
  1672. tmp = RREG32(DMA_RB_CNTL);
  1673. tmp &= ~DMA_RB_ENABLE;
  1674. WREG32(DMA_RB_CNTL, tmp);
  1675. mdelay(50);
  1676. /* set mclk/sclk to bypass */
  1677. if (rdev->family >= CHIP_RV770)
  1678. rv770_set_clk_bypass_mode(rdev);
  1679. /* disable BM */
  1680. pci_clear_master(rdev->pdev);
  1681. /* disable mem access */
  1682. rv515_mc_stop(rdev, &save);
  1683. if (r600_mc_wait_for_idle(rdev)) {
  1684. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1685. }
  1686. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1687. tmp = RREG32(BUS_CNTL);
  1688. tmp |= VGA_COHE_SPEC_TIMER_DIS;
  1689. WREG32(BUS_CNTL, tmp);
  1690. tmp = RREG32(BIF_SCRATCH0);
  1691. /* reset */
  1692. radeon_pci_config_reset(rdev);
  1693. mdelay(1);
  1694. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1695. tmp = SOFT_RESET_BIF;
  1696. WREG32(SRBM_SOFT_RESET, tmp);
  1697. mdelay(1);
  1698. WREG32(SRBM_SOFT_RESET, 0);
  1699. /* wait for asic to come out of reset */
  1700. for (i = 0; i < rdev->usec_timeout; i++) {
  1701. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  1702. break;
  1703. udelay(1);
  1704. }
  1705. }
  1706. int r600_asic_reset(struct radeon_device *rdev, bool hard)
  1707. {
  1708. u32 reset_mask;
  1709. if (hard) {
  1710. r600_gpu_pci_config_reset(rdev);
  1711. return 0;
  1712. }
  1713. reset_mask = r600_gpu_check_soft_reset(rdev);
  1714. if (reset_mask)
  1715. r600_set_bios_scratch_engine_hung(rdev, true);
  1716. /* try soft reset */
  1717. r600_gpu_soft_reset(rdev, reset_mask);
  1718. reset_mask = r600_gpu_check_soft_reset(rdev);
  1719. /* try pci config reset */
  1720. if (reset_mask && radeon_hard_reset)
  1721. r600_gpu_pci_config_reset(rdev);
  1722. reset_mask = r600_gpu_check_soft_reset(rdev);
  1723. if (!reset_mask)
  1724. r600_set_bios_scratch_engine_hung(rdev, false);
  1725. return 0;
  1726. }
  1727. /**
  1728. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1729. *
  1730. * @rdev: radeon_device pointer
  1731. * @ring: radeon_ring structure holding ring information
  1732. *
  1733. * Check if the GFX engine is locked up.
  1734. * Returns true if the engine appears to be locked up, false if not.
  1735. */
  1736. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1737. {
  1738. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1739. if (!(reset_mask & (RADEON_RESET_GFX |
  1740. RADEON_RESET_COMPUTE |
  1741. RADEON_RESET_CP))) {
  1742. radeon_ring_lockup_update(rdev, ring);
  1743. return false;
  1744. }
  1745. return radeon_ring_test_lockup(rdev, ring);
  1746. }
  1747. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1748. u32 tiling_pipe_num,
  1749. u32 max_rb_num,
  1750. u32 total_max_rb_num,
  1751. u32 disabled_rb_mask)
  1752. {
  1753. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1754. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1755. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1756. unsigned i, j;
  1757. /* mask out the RBs that don't exist on that asic */
  1758. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1759. /* make sure at least one RB is available */
  1760. if ((tmp & 0xff) != 0xff)
  1761. disabled_rb_mask = tmp;
  1762. rendering_pipe_num = 1 << tiling_pipe_num;
  1763. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1764. BUG_ON(rendering_pipe_num < req_rb_num);
  1765. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1766. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1767. if (rdev->family <= CHIP_RV740) {
  1768. /* r6xx/r7xx */
  1769. rb_num_width = 2;
  1770. } else {
  1771. /* eg+ */
  1772. rb_num_width = 4;
  1773. }
  1774. for (i = 0; i < max_rb_num; i++) {
  1775. if (!(mask & disabled_rb_mask)) {
  1776. for (j = 0; j < pipe_rb_ratio; j++) {
  1777. data <<= rb_num_width;
  1778. data |= max_rb_num - i - 1;
  1779. }
  1780. if (pipe_rb_remain) {
  1781. data <<= rb_num_width;
  1782. data |= max_rb_num - i - 1;
  1783. pipe_rb_remain--;
  1784. }
  1785. }
  1786. mask >>= 1;
  1787. }
  1788. return data;
  1789. }
  1790. int r600_count_pipe_bits(uint32_t val)
  1791. {
  1792. return hweight32(val);
  1793. }
  1794. static void r600_gpu_init(struct radeon_device *rdev)
  1795. {
  1796. u32 tiling_config;
  1797. u32 ramcfg;
  1798. u32 cc_gc_shader_pipe_config;
  1799. u32 tmp;
  1800. int i, j;
  1801. u32 sq_config;
  1802. u32 sq_gpr_resource_mgmt_1 = 0;
  1803. u32 sq_gpr_resource_mgmt_2 = 0;
  1804. u32 sq_thread_resource_mgmt = 0;
  1805. u32 sq_stack_resource_mgmt_1 = 0;
  1806. u32 sq_stack_resource_mgmt_2 = 0;
  1807. u32 disabled_rb_mask;
  1808. rdev->config.r600.tiling_group_size = 256;
  1809. switch (rdev->family) {
  1810. case CHIP_R600:
  1811. rdev->config.r600.max_pipes = 4;
  1812. rdev->config.r600.max_tile_pipes = 8;
  1813. rdev->config.r600.max_simds = 4;
  1814. rdev->config.r600.max_backends = 4;
  1815. rdev->config.r600.max_gprs = 256;
  1816. rdev->config.r600.max_threads = 192;
  1817. rdev->config.r600.max_stack_entries = 256;
  1818. rdev->config.r600.max_hw_contexts = 8;
  1819. rdev->config.r600.max_gs_threads = 16;
  1820. rdev->config.r600.sx_max_export_size = 128;
  1821. rdev->config.r600.sx_max_export_pos_size = 16;
  1822. rdev->config.r600.sx_max_export_smx_size = 128;
  1823. rdev->config.r600.sq_num_cf_insts = 2;
  1824. break;
  1825. case CHIP_RV630:
  1826. case CHIP_RV635:
  1827. rdev->config.r600.max_pipes = 2;
  1828. rdev->config.r600.max_tile_pipes = 2;
  1829. rdev->config.r600.max_simds = 3;
  1830. rdev->config.r600.max_backends = 1;
  1831. rdev->config.r600.max_gprs = 128;
  1832. rdev->config.r600.max_threads = 192;
  1833. rdev->config.r600.max_stack_entries = 128;
  1834. rdev->config.r600.max_hw_contexts = 8;
  1835. rdev->config.r600.max_gs_threads = 4;
  1836. rdev->config.r600.sx_max_export_size = 128;
  1837. rdev->config.r600.sx_max_export_pos_size = 16;
  1838. rdev->config.r600.sx_max_export_smx_size = 128;
  1839. rdev->config.r600.sq_num_cf_insts = 2;
  1840. break;
  1841. case CHIP_RV610:
  1842. case CHIP_RV620:
  1843. case CHIP_RS780:
  1844. case CHIP_RS880:
  1845. rdev->config.r600.max_pipes = 1;
  1846. rdev->config.r600.max_tile_pipes = 1;
  1847. rdev->config.r600.max_simds = 2;
  1848. rdev->config.r600.max_backends = 1;
  1849. rdev->config.r600.max_gprs = 128;
  1850. rdev->config.r600.max_threads = 192;
  1851. rdev->config.r600.max_stack_entries = 128;
  1852. rdev->config.r600.max_hw_contexts = 4;
  1853. rdev->config.r600.max_gs_threads = 4;
  1854. rdev->config.r600.sx_max_export_size = 128;
  1855. rdev->config.r600.sx_max_export_pos_size = 16;
  1856. rdev->config.r600.sx_max_export_smx_size = 128;
  1857. rdev->config.r600.sq_num_cf_insts = 1;
  1858. break;
  1859. case CHIP_RV670:
  1860. rdev->config.r600.max_pipes = 4;
  1861. rdev->config.r600.max_tile_pipes = 4;
  1862. rdev->config.r600.max_simds = 4;
  1863. rdev->config.r600.max_backends = 4;
  1864. rdev->config.r600.max_gprs = 192;
  1865. rdev->config.r600.max_threads = 192;
  1866. rdev->config.r600.max_stack_entries = 256;
  1867. rdev->config.r600.max_hw_contexts = 8;
  1868. rdev->config.r600.max_gs_threads = 16;
  1869. rdev->config.r600.sx_max_export_size = 128;
  1870. rdev->config.r600.sx_max_export_pos_size = 16;
  1871. rdev->config.r600.sx_max_export_smx_size = 128;
  1872. rdev->config.r600.sq_num_cf_insts = 2;
  1873. break;
  1874. default:
  1875. break;
  1876. }
  1877. /* Initialize HDP */
  1878. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1879. WREG32((0x2c14 + j), 0x00000000);
  1880. WREG32((0x2c18 + j), 0x00000000);
  1881. WREG32((0x2c1c + j), 0x00000000);
  1882. WREG32((0x2c20 + j), 0x00000000);
  1883. WREG32((0x2c24 + j), 0x00000000);
  1884. }
  1885. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1886. /* Setup tiling */
  1887. tiling_config = 0;
  1888. ramcfg = RREG32(RAMCFG);
  1889. switch (rdev->config.r600.max_tile_pipes) {
  1890. case 1:
  1891. tiling_config |= PIPE_TILING(0);
  1892. break;
  1893. case 2:
  1894. tiling_config |= PIPE_TILING(1);
  1895. break;
  1896. case 4:
  1897. tiling_config |= PIPE_TILING(2);
  1898. break;
  1899. case 8:
  1900. tiling_config |= PIPE_TILING(3);
  1901. break;
  1902. default:
  1903. break;
  1904. }
  1905. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1906. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1907. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1908. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1909. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1910. if (tmp > 3) {
  1911. tiling_config |= ROW_TILING(3);
  1912. tiling_config |= SAMPLE_SPLIT(3);
  1913. } else {
  1914. tiling_config |= ROW_TILING(tmp);
  1915. tiling_config |= SAMPLE_SPLIT(tmp);
  1916. }
  1917. tiling_config |= BANK_SWAPS(1);
  1918. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1919. tmp = rdev->config.r600.max_simds -
  1920. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1921. rdev->config.r600.active_simds = tmp;
  1922. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1923. tmp = 0;
  1924. for (i = 0; i < rdev->config.r600.max_backends; i++)
  1925. tmp |= (1 << i);
  1926. /* if all the backends are disabled, fix it up here */
  1927. if ((disabled_rb_mask & tmp) == tmp) {
  1928. for (i = 0; i < rdev->config.r600.max_backends; i++)
  1929. disabled_rb_mask &= ~(1 << i);
  1930. }
  1931. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1932. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1933. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1934. tiling_config |= tmp << 16;
  1935. rdev->config.r600.backend_map = tmp;
  1936. rdev->config.r600.tile_config = tiling_config;
  1937. WREG32(GB_TILING_CONFIG, tiling_config);
  1938. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1939. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1940. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1941. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1942. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1943. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1944. /* Setup some CP states */
  1945. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1946. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1947. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1948. SYNC_WALKER | SYNC_ALIGNER));
  1949. /* Setup various GPU states */
  1950. if (rdev->family == CHIP_RV670)
  1951. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1952. tmp = RREG32(SX_DEBUG_1);
  1953. tmp |= SMX_EVENT_RELEASE;
  1954. if ((rdev->family > CHIP_R600))
  1955. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1956. WREG32(SX_DEBUG_1, tmp);
  1957. if (((rdev->family) == CHIP_R600) ||
  1958. ((rdev->family) == CHIP_RV630) ||
  1959. ((rdev->family) == CHIP_RV610) ||
  1960. ((rdev->family) == CHIP_RV620) ||
  1961. ((rdev->family) == CHIP_RS780) ||
  1962. ((rdev->family) == CHIP_RS880)) {
  1963. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1964. } else {
  1965. WREG32(DB_DEBUG, 0);
  1966. }
  1967. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1968. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1969. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1970. WREG32(VGT_NUM_INSTANCES, 0);
  1971. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1972. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1973. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1974. if (((rdev->family) == CHIP_RV610) ||
  1975. ((rdev->family) == CHIP_RV620) ||
  1976. ((rdev->family) == CHIP_RS780) ||
  1977. ((rdev->family) == CHIP_RS880)) {
  1978. tmp = (CACHE_FIFO_SIZE(0xa) |
  1979. FETCH_FIFO_HIWATER(0xa) |
  1980. DONE_FIFO_HIWATER(0xe0) |
  1981. ALU_UPDATE_FIFO_HIWATER(0x8));
  1982. } else if (((rdev->family) == CHIP_R600) ||
  1983. ((rdev->family) == CHIP_RV630)) {
  1984. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1985. tmp |= DONE_FIFO_HIWATER(0x4);
  1986. }
  1987. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1988. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1989. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1990. */
  1991. sq_config = RREG32(SQ_CONFIG);
  1992. sq_config &= ~(PS_PRIO(3) |
  1993. VS_PRIO(3) |
  1994. GS_PRIO(3) |
  1995. ES_PRIO(3));
  1996. sq_config |= (DX9_CONSTS |
  1997. VC_ENABLE |
  1998. PS_PRIO(0) |
  1999. VS_PRIO(1) |
  2000. GS_PRIO(2) |
  2001. ES_PRIO(3));
  2002. if ((rdev->family) == CHIP_R600) {
  2003. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  2004. NUM_VS_GPRS(124) |
  2005. NUM_CLAUSE_TEMP_GPRS(4));
  2006. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  2007. NUM_ES_GPRS(0));
  2008. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  2009. NUM_VS_THREADS(48) |
  2010. NUM_GS_THREADS(4) |
  2011. NUM_ES_THREADS(4));
  2012. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  2013. NUM_VS_STACK_ENTRIES(128));
  2014. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  2015. NUM_ES_STACK_ENTRIES(0));
  2016. } else if (((rdev->family) == CHIP_RV610) ||
  2017. ((rdev->family) == CHIP_RV620) ||
  2018. ((rdev->family) == CHIP_RS780) ||
  2019. ((rdev->family) == CHIP_RS880)) {
  2020. /* no vertex cache */
  2021. sq_config &= ~VC_ENABLE;
  2022. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  2023. NUM_VS_GPRS(44) |
  2024. NUM_CLAUSE_TEMP_GPRS(2));
  2025. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  2026. NUM_ES_GPRS(17));
  2027. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  2028. NUM_VS_THREADS(78) |
  2029. NUM_GS_THREADS(4) |
  2030. NUM_ES_THREADS(31));
  2031. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  2032. NUM_VS_STACK_ENTRIES(40));
  2033. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  2034. NUM_ES_STACK_ENTRIES(16));
  2035. } else if (((rdev->family) == CHIP_RV630) ||
  2036. ((rdev->family) == CHIP_RV635)) {
  2037. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  2038. NUM_VS_GPRS(44) |
  2039. NUM_CLAUSE_TEMP_GPRS(2));
  2040. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  2041. NUM_ES_GPRS(18));
  2042. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  2043. NUM_VS_THREADS(78) |
  2044. NUM_GS_THREADS(4) |
  2045. NUM_ES_THREADS(31));
  2046. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  2047. NUM_VS_STACK_ENTRIES(40));
  2048. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  2049. NUM_ES_STACK_ENTRIES(16));
  2050. } else if ((rdev->family) == CHIP_RV670) {
  2051. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  2052. NUM_VS_GPRS(44) |
  2053. NUM_CLAUSE_TEMP_GPRS(2));
  2054. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  2055. NUM_ES_GPRS(17));
  2056. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  2057. NUM_VS_THREADS(78) |
  2058. NUM_GS_THREADS(4) |
  2059. NUM_ES_THREADS(31));
  2060. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  2061. NUM_VS_STACK_ENTRIES(64));
  2062. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  2063. NUM_ES_STACK_ENTRIES(64));
  2064. }
  2065. WREG32(SQ_CONFIG, sq_config);
  2066. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2067. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2068. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2069. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2070. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2071. if (((rdev->family) == CHIP_RV610) ||
  2072. ((rdev->family) == CHIP_RV620) ||
  2073. ((rdev->family) == CHIP_RS780) ||
  2074. ((rdev->family) == CHIP_RS880)) {
  2075. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  2076. } else {
  2077. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  2078. }
  2079. /* More default values. 2D/3D driver should adjust as needed */
  2080. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  2081. S1_X(0x4) | S1_Y(0xc)));
  2082. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  2083. S1_X(0x2) | S1_Y(0x2) |
  2084. S2_X(0xa) | S2_Y(0x6) |
  2085. S3_X(0x6) | S3_Y(0xa)));
  2086. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  2087. S1_X(0x4) | S1_Y(0xc) |
  2088. S2_X(0x1) | S2_Y(0x6) |
  2089. S3_X(0xa) | S3_Y(0xe)));
  2090. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  2091. S5_X(0x0) | S5_Y(0x0) |
  2092. S6_X(0xb) | S6_Y(0x4) |
  2093. S7_X(0x7) | S7_Y(0x8)));
  2094. WREG32(VGT_STRMOUT_EN, 0);
  2095. tmp = rdev->config.r600.max_pipes * 16;
  2096. switch (rdev->family) {
  2097. case CHIP_RV610:
  2098. case CHIP_RV620:
  2099. case CHIP_RS780:
  2100. case CHIP_RS880:
  2101. tmp += 32;
  2102. break;
  2103. case CHIP_RV670:
  2104. tmp += 128;
  2105. break;
  2106. default:
  2107. break;
  2108. }
  2109. if (tmp > 256) {
  2110. tmp = 256;
  2111. }
  2112. WREG32(VGT_ES_PER_GS, 128);
  2113. WREG32(VGT_GS_PER_ES, tmp);
  2114. WREG32(VGT_GS_PER_VS, 2);
  2115. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2116. /* more default values. 2D/3D driver should adjust as needed */
  2117. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2118. WREG32(VGT_STRMOUT_EN, 0);
  2119. WREG32(SX_MISC, 0);
  2120. WREG32(PA_SC_MODE_CNTL, 0);
  2121. WREG32(PA_SC_AA_CONFIG, 0);
  2122. WREG32(PA_SC_LINE_STIPPLE, 0);
  2123. WREG32(SPI_INPUT_Z, 0);
  2124. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  2125. WREG32(CB_COLOR7_FRAG, 0);
  2126. /* Clear render buffer base addresses */
  2127. WREG32(CB_COLOR0_BASE, 0);
  2128. WREG32(CB_COLOR1_BASE, 0);
  2129. WREG32(CB_COLOR2_BASE, 0);
  2130. WREG32(CB_COLOR3_BASE, 0);
  2131. WREG32(CB_COLOR4_BASE, 0);
  2132. WREG32(CB_COLOR5_BASE, 0);
  2133. WREG32(CB_COLOR6_BASE, 0);
  2134. WREG32(CB_COLOR7_BASE, 0);
  2135. WREG32(CB_COLOR7_FRAG, 0);
  2136. switch (rdev->family) {
  2137. case CHIP_RV610:
  2138. case CHIP_RV620:
  2139. case CHIP_RS780:
  2140. case CHIP_RS880:
  2141. tmp = TC_L2_SIZE(8);
  2142. break;
  2143. case CHIP_RV630:
  2144. case CHIP_RV635:
  2145. tmp = TC_L2_SIZE(4);
  2146. break;
  2147. case CHIP_R600:
  2148. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  2149. break;
  2150. default:
  2151. tmp = TC_L2_SIZE(0);
  2152. break;
  2153. }
  2154. WREG32(TC_CNTL, tmp);
  2155. tmp = RREG32(HDP_HOST_PATH_CNTL);
  2156. WREG32(HDP_HOST_PATH_CNTL, tmp);
  2157. tmp = RREG32(ARB_POP);
  2158. tmp |= ENABLE_TC128;
  2159. WREG32(ARB_POP, tmp);
  2160. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  2161. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  2162. NUM_CLIP_SEQ(3)));
  2163. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  2164. WREG32(VC_ENHANCE, 0);
  2165. }
  2166. /*
  2167. * Indirect registers accessor
  2168. */
  2169. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  2170. {
  2171. unsigned long flags;
  2172. u32 r;
  2173. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2174. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2175. (void)RREG32(PCIE_PORT_INDEX);
  2176. r = RREG32(PCIE_PORT_DATA);
  2177. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2178. return r;
  2179. }
  2180. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2181. {
  2182. unsigned long flags;
  2183. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2184. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2185. (void)RREG32(PCIE_PORT_INDEX);
  2186. WREG32(PCIE_PORT_DATA, (v));
  2187. (void)RREG32(PCIE_PORT_DATA);
  2188. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2189. }
  2190. /*
  2191. * CP & Ring
  2192. */
  2193. void r600_cp_stop(struct radeon_device *rdev)
  2194. {
  2195. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2196. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2197. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  2198. WREG32(SCRATCH_UMSK, 0);
  2199. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2200. }
  2201. int r600_init_microcode(struct radeon_device *rdev)
  2202. {
  2203. const char *chip_name;
  2204. const char *rlc_chip_name;
  2205. const char *smc_chip_name = "RV770";
  2206. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  2207. char fw_name[30];
  2208. int err;
  2209. DRM_DEBUG("\n");
  2210. switch (rdev->family) {
  2211. case CHIP_R600:
  2212. chip_name = "R600";
  2213. rlc_chip_name = "R600";
  2214. break;
  2215. case CHIP_RV610:
  2216. chip_name = "RV610";
  2217. rlc_chip_name = "R600";
  2218. break;
  2219. case CHIP_RV630:
  2220. chip_name = "RV630";
  2221. rlc_chip_name = "R600";
  2222. break;
  2223. case CHIP_RV620:
  2224. chip_name = "RV620";
  2225. rlc_chip_name = "R600";
  2226. break;
  2227. case CHIP_RV635:
  2228. chip_name = "RV635";
  2229. rlc_chip_name = "R600";
  2230. break;
  2231. case CHIP_RV670:
  2232. chip_name = "RV670";
  2233. rlc_chip_name = "R600";
  2234. break;
  2235. case CHIP_RS780:
  2236. case CHIP_RS880:
  2237. chip_name = "RS780";
  2238. rlc_chip_name = "R600";
  2239. break;
  2240. case CHIP_RV770:
  2241. chip_name = "RV770";
  2242. rlc_chip_name = "R700";
  2243. smc_chip_name = "RV770";
  2244. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2245. break;
  2246. case CHIP_RV730:
  2247. chip_name = "RV730";
  2248. rlc_chip_name = "R700";
  2249. smc_chip_name = "RV730";
  2250. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2251. break;
  2252. case CHIP_RV710:
  2253. chip_name = "RV710";
  2254. rlc_chip_name = "R700";
  2255. smc_chip_name = "RV710";
  2256. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2257. break;
  2258. case CHIP_RV740:
  2259. chip_name = "RV730";
  2260. rlc_chip_name = "R700";
  2261. smc_chip_name = "RV740";
  2262. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2263. break;
  2264. case CHIP_CEDAR:
  2265. chip_name = "CEDAR";
  2266. rlc_chip_name = "CEDAR";
  2267. smc_chip_name = "CEDAR";
  2268. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2269. break;
  2270. case CHIP_REDWOOD:
  2271. chip_name = "REDWOOD";
  2272. rlc_chip_name = "REDWOOD";
  2273. smc_chip_name = "REDWOOD";
  2274. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2275. break;
  2276. case CHIP_JUNIPER:
  2277. chip_name = "JUNIPER";
  2278. rlc_chip_name = "JUNIPER";
  2279. smc_chip_name = "JUNIPER";
  2280. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2281. break;
  2282. case CHIP_CYPRESS:
  2283. case CHIP_HEMLOCK:
  2284. chip_name = "CYPRESS";
  2285. rlc_chip_name = "CYPRESS";
  2286. smc_chip_name = "CYPRESS";
  2287. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2288. break;
  2289. case CHIP_PALM:
  2290. chip_name = "PALM";
  2291. rlc_chip_name = "SUMO";
  2292. break;
  2293. case CHIP_SUMO:
  2294. chip_name = "SUMO";
  2295. rlc_chip_name = "SUMO";
  2296. break;
  2297. case CHIP_SUMO2:
  2298. chip_name = "SUMO2";
  2299. rlc_chip_name = "SUMO";
  2300. break;
  2301. default: BUG();
  2302. }
  2303. if (rdev->family >= CHIP_CEDAR) {
  2304. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2305. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2306. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2307. } else if (rdev->family >= CHIP_RV770) {
  2308. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2309. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2310. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2311. } else {
  2312. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2313. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2314. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2315. }
  2316. DRM_INFO("Loading %s Microcode\n", chip_name);
  2317. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2318. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2319. if (err)
  2320. goto out;
  2321. if (rdev->pfp_fw->size != pfp_req_size) {
  2322. printk(KERN_ERR
  2323. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2324. rdev->pfp_fw->size, fw_name);
  2325. err = -EINVAL;
  2326. goto out;
  2327. }
  2328. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2329. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2330. if (err)
  2331. goto out;
  2332. if (rdev->me_fw->size != me_req_size) {
  2333. printk(KERN_ERR
  2334. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2335. rdev->me_fw->size, fw_name);
  2336. err = -EINVAL;
  2337. }
  2338. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2339. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2340. if (err)
  2341. goto out;
  2342. if (rdev->rlc_fw->size != rlc_req_size) {
  2343. printk(KERN_ERR
  2344. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2345. rdev->rlc_fw->size, fw_name);
  2346. err = -EINVAL;
  2347. }
  2348. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2349. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2350. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2351. if (err) {
  2352. printk(KERN_ERR
  2353. "smc: error loading firmware \"%s\"\n",
  2354. fw_name);
  2355. release_firmware(rdev->smc_fw);
  2356. rdev->smc_fw = NULL;
  2357. err = 0;
  2358. } else if (rdev->smc_fw->size != smc_req_size) {
  2359. printk(KERN_ERR
  2360. "smc: Bogus length %zu in firmware \"%s\"\n",
  2361. rdev->smc_fw->size, fw_name);
  2362. err = -EINVAL;
  2363. }
  2364. }
  2365. out:
  2366. if (err) {
  2367. if (err != -EINVAL)
  2368. printk(KERN_ERR
  2369. "r600_cp: Failed to load firmware \"%s\"\n",
  2370. fw_name);
  2371. release_firmware(rdev->pfp_fw);
  2372. rdev->pfp_fw = NULL;
  2373. release_firmware(rdev->me_fw);
  2374. rdev->me_fw = NULL;
  2375. release_firmware(rdev->rlc_fw);
  2376. rdev->rlc_fw = NULL;
  2377. release_firmware(rdev->smc_fw);
  2378. rdev->smc_fw = NULL;
  2379. }
  2380. return err;
  2381. }
  2382. u32 r600_gfx_get_rptr(struct radeon_device *rdev,
  2383. struct radeon_ring *ring)
  2384. {
  2385. u32 rptr;
  2386. if (rdev->wb.enabled)
  2387. rptr = rdev->wb.wb[ring->rptr_offs/4];
  2388. else
  2389. rptr = RREG32(R600_CP_RB_RPTR);
  2390. return rptr;
  2391. }
  2392. u32 r600_gfx_get_wptr(struct radeon_device *rdev,
  2393. struct radeon_ring *ring)
  2394. {
  2395. return RREG32(R600_CP_RB_WPTR);
  2396. }
  2397. void r600_gfx_set_wptr(struct radeon_device *rdev,
  2398. struct radeon_ring *ring)
  2399. {
  2400. WREG32(R600_CP_RB_WPTR, ring->wptr);
  2401. (void)RREG32(R600_CP_RB_WPTR);
  2402. }
  2403. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2404. {
  2405. const __be32 *fw_data;
  2406. int i;
  2407. if (!rdev->me_fw || !rdev->pfp_fw)
  2408. return -EINVAL;
  2409. r600_cp_stop(rdev);
  2410. WREG32(CP_RB_CNTL,
  2411. #ifdef __BIG_ENDIAN
  2412. BUF_SWAP_32BIT |
  2413. #endif
  2414. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2415. /* Reset cp */
  2416. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2417. RREG32(GRBM_SOFT_RESET);
  2418. mdelay(15);
  2419. WREG32(GRBM_SOFT_RESET, 0);
  2420. WREG32(CP_ME_RAM_WADDR, 0);
  2421. fw_data = (const __be32 *)rdev->me_fw->data;
  2422. WREG32(CP_ME_RAM_WADDR, 0);
  2423. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2424. WREG32(CP_ME_RAM_DATA,
  2425. be32_to_cpup(fw_data++));
  2426. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2427. WREG32(CP_PFP_UCODE_ADDR, 0);
  2428. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2429. WREG32(CP_PFP_UCODE_DATA,
  2430. be32_to_cpup(fw_data++));
  2431. WREG32(CP_PFP_UCODE_ADDR, 0);
  2432. WREG32(CP_ME_RAM_WADDR, 0);
  2433. WREG32(CP_ME_RAM_RADDR, 0);
  2434. return 0;
  2435. }
  2436. int r600_cp_start(struct radeon_device *rdev)
  2437. {
  2438. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2439. int r;
  2440. uint32_t cp_me;
  2441. r = radeon_ring_lock(rdev, ring, 7);
  2442. if (r) {
  2443. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2444. return r;
  2445. }
  2446. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2447. radeon_ring_write(ring, 0x1);
  2448. if (rdev->family >= CHIP_RV770) {
  2449. radeon_ring_write(ring, 0x0);
  2450. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2451. } else {
  2452. radeon_ring_write(ring, 0x3);
  2453. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2454. }
  2455. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2456. radeon_ring_write(ring, 0);
  2457. radeon_ring_write(ring, 0);
  2458. radeon_ring_unlock_commit(rdev, ring, false);
  2459. cp_me = 0xff;
  2460. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2461. return 0;
  2462. }
  2463. int r600_cp_resume(struct radeon_device *rdev)
  2464. {
  2465. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2466. u32 tmp;
  2467. u32 rb_bufsz;
  2468. int r;
  2469. /* Reset cp */
  2470. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2471. RREG32(GRBM_SOFT_RESET);
  2472. mdelay(15);
  2473. WREG32(GRBM_SOFT_RESET, 0);
  2474. /* Set ring buffer size */
  2475. rb_bufsz = order_base_2(ring->ring_size / 8);
  2476. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2477. #ifdef __BIG_ENDIAN
  2478. tmp |= BUF_SWAP_32BIT;
  2479. #endif
  2480. WREG32(CP_RB_CNTL, tmp);
  2481. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2482. /* Set the write pointer delay */
  2483. WREG32(CP_RB_WPTR_DELAY, 0);
  2484. /* Initialize the ring buffer's read and write pointers */
  2485. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2486. WREG32(CP_RB_RPTR_WR, 0);
  2487. ring->wptr = 0;
  2488. WREG32(CP_RB_WPTR, ring->wptr);
  2489. /* set the wb address whether it's enabled or not */
  2490. WREG32(CP_RB_RPTR_ADDR,
  2491. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2492. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2493. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2494. if (rdev->wb.enabled)
  2495. WREG32(SCRATCH_UMSK, 0xff);
  2496. else {
  2497. tmp |= RB_NO_UPDATE;
  2498. WREG32(SCRATCH_UMSK, 0);
  2499. }
  2500. mdelay(1);
  2501. WREG32(CP_RB_CNTL, tmp);
  2502. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2503. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2504. r600_cp_start(rdev);
  2505. ring->ready = true;
  2506. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2507. if (r) {
  2508. ring->ready = false;
  2509. return r;
  2510. }
  2511. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2512. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2513. return 0;
  2514. }
  2515. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2516. {
  2517. u32 rb_bufsz;
  2518. int r;
  2519. /* Align ring size */
  2520. rb_bufsz = order_base_2(ring_size / 8);
  2521. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2522. ring->ring_size = ring_size;
  2523. ring->align_mask = 16 - 1;
  2524. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2525. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2526. if (r) {
  2527. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2528. ring->rptr_save_reg = 0;
  2529. }
  2530. }
  2531. }
  2532. void r600_cp_fini(struct radeon_device *rdev)
  2533. {
  2534. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2535. r600_cp_stop(rdev);
  2536. radeon_ring_fini(rdev, ring);
  2537. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2538. }
  2539. /*
  2540. * GPU scratch registers helpers function.
  2541. */
  2542. void r600_scratch_init(struct radeon_device *rdev)
  2543. {
  2544. int i;
  2545. rdev->scratch.num_reg = 7;
  2546. rdev->scratch.reg_base = SCRATCH_REG0;
  2547. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2548. rdev->scratch.free[i] = true;
  2549. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2550. }
  2551. }
  2552. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2553. {
  2554. uint32_t scratch;
  2555. uint32_t tmp = 0;
  2556. unsigned i;
  2557. int r;
  2558. r = radeon_scratch_get(rdev, &scratch);
  2559. if (r) {
  2560. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2561. return r;
  2562. }
  2563. WREG32(scratch, 0xCAFEDEAD);
  2564. r = radeon_ring_lock(rdev, ring, 3);
  2565. if (r) {
  2566. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2567. radeon_scratch_free(rdev, scratch);
  2568. return r;
  2569. }
  2570. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2571. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2572. radeon_ring_write(ring, 0xDEADBEEF);
  2573. radeon_ring_unlock_commit(rdev, ring, false);
  2574. for (i = 0; i < rdev->usec_timeout; i++) {
  2575. tmp = RREG32(scratch);
  2576. if (tmp == 0xDEADBEEF)
  2577. break;
  2578. DRM_UDELAY(1);
  2579. }
  2580. if (i < rdev->usec_timeout) {
  2581. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2582. } else {
  2583. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2584. ring->idx, scratch, tmp);
  2585. r = -EINVAL;
  2586. }
  2587. radeon_scratch_free(rdev, scratch);
  2588. return r;
  2589. }
  2590. /*
  2591. * CP fences/semaphores
  2592. */
  2593. void r600_fence_ring_emit(struct radeon_device *rdev,
  2594. struct radeon_fence *fence)
  2595. {
  2596. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2597. u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
  2598. PACKET3_SH_ACTION_ENA;
  2599. if (rdev->family >= CHIP_RV770)
  2600. cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
  2601. if (rdev->wb.use_event) {
  2602. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2603. /* flush read cache over gart */
  2604. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2605. radeon_ring_write(ring, cp_coher_cntl);
  2606. radeon_ring_write(ring, 0xFFFFFFFF);
  2607. radeon_ring_write(ring, 0);
  2608. radeon_ring_write(ring, 10); /* poll interval */
  2609. /* EVENT_WRITE_EOP - flush caches, send int */
  2610. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2611. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2612. radeon_ring_write(ring, lower_32_bits(addr));
  2613. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2614. radeon_ring_write(ring, fence->seq);
  2615. radeon_ring_write(ring, 0);
  2616. } else {
  2617. /* flush read cache over gart */
  2618. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2619. radeon_ring_write(ring, cp_coher_cntl);
  2620. radeon_ring_write(ring, 0xFFFFFFFF);
  2621. radeon_ring_write(ring, 0);
  2622. radeon_ring_write(ring, 10); /* poll interval */
  2623. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2624. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2625. /* wait for 3D idle clean */
  2626. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2627. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2628. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2629. /* Emit fence sequence & fire IRQ */
  2630. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2631. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2632. radeon_ring_write(ring, fence->seq);
  2633. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2634. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2635. radeon_ring_write(ring, RB_INT_STAT);
  2636. }
  2637. }
  2638. /**
  2639. * r600_semaphore_ring_emit - emit a semaphore on the CP ring
  2640. *
  2641. * @rdev: radeon_device pointer
  2642. * @ring: radeon ring buffer object
  2643. * @semaphore: radeon semaphore object
  2644. * @emit_wait: Is this a sempahore wait?
  2645. *
  2646. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  2647. * from running ahead of semaphore waits.
  2648. */
  2649. bool r600_semaphore_ring_emit(struct radeon_device *rdev,
  2650. struct radeon_ring *ring,
  2651. struct radeon_semaphore *semaphore,
  2652. bool emit_wait)
  2653. {
  2654. uint64_t addr = semaphore->gpu_addr;
  2655. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2656. if (rdev->family < CHIP_CAYMAN)
  2657. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2658. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2659. radeon_ring_write(ring, lower_32_bits(addr));
  2660. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2661. /* PFP_SYNC_ME packet only exists on 7xx+, only enable it on eg+ */
  2662. if (emit_wait && (rdev->family >= CHIP_CEDAR)) {
  2663. /* Prevent the PFP from running ahead of the semaphore wait */
  2664. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2665. radeon_ring_write(ring, 0x0);
  2666. }
  2667. return true;
  2668. }
  2669. /**
  2670. * r600_copy_cpdma - copy pages using the CP DMA engine
  2671. *
  2672. * @rdev: radeon_device pointer
  2673. * @src_offset: src GPU address
  2674. * @dst_offset: dst GPU address
  2675. * @num_gpu_pages: number of GPU pages to xfer
  2676. * @fence: radeon fence object
  2677. *
  2678. * Copy GPU paging using the CP DMA engine (r6xx+).
  2679. * Used by the radeon ttm implementation to move pages if
  2680. * registered as the asic copy callback.
  2681. */
  2682. struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
  2683. uint64_t src_offset, uint64_t dst_offset,
  2684. unsigned num_gpu_pages,
  2685. struct reservation_object *resv)
  2686. {
  2687. struct radeon_fence *fence;
  2688. struct radeon_sync sync;
  2689. int ring_index = rdev->asic->copy.blit_ring_index;
  2690. struct radeon_ring *ring = &rdev->ring[ring_index];
  2691. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2692. int i, num_loops;
  2693. int r = 0;
  2694. radeon_sync_create(&sync);
  2695. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2696. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2697. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2698. if (r) {
  2699. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2700. radeon_sync_free(rdev, &sync, NULL);
  2701. return ERR_PTR(r);
  2702. }
  2703. radeon_sync_resv(rdev, &sync, resv, false);
  2704. radeon_sync_rings(rdev, &sync, ring->idx);
  2705. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2706. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2707. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2708. for (i = 0; i < num_loops; i++) {
  2709. cur_size_in_bytes = size_in_bytes;
  2710. if (cur_size_in_bytes > 0x1fffff)
  2711. cur_size_in_bytes = 0x1fffff;
  2712. size_in_bytes -= cur_size_in_bytes;
  2713. tmp = upper_32_bits(src_offset) & 0xff;
  2714. if (size_in_bytes == 0)
  2715. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2716. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2717. radeon_ring_write(ring, lower_32_bits(src_offset));
  2718. radeon_ring_write(ring, tmp);
  2719. radeon_ring_write(ring, lower_32_bits(dst_offset));
  2720. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2721. radeon_ring_write(ring, cur_size_in_bytes);
  2722. src_offset += cur_size_in_bytes;
  2723. dst_offset += cur_size_in_bytes;
  2724. }
  2725. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2726. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2727. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2728. r = radeon_fence_emit(rdev, &fence, ring->idx);
  2729. if (r) {
  2730. radeon_ring_unlock_undo(rdev, ring);
  2731. radeon_sync_free(rdev, &sync, NULL);
  2732. return ERR_PTR(r);
  2733. }
  2734. radeon_ring_unlock_commit(rdev, ring, false);
  2735. radeon_sync_free(rdev, &sync, fence);
  2736. return fence;
  2737. }
  2738. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2739. uint32_t tiling_flags, uint32_t pitch,
  2740. uint32_t offset, uint32_t obj_size)
  2741. {
  2742. /* FIXME: implement */
  2743. return 0;
  2744. }
  2745. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2746. {
  2747. /* FIXME: implement */
  2748. }
  2749. static void r600_uvd_init(struct radeon_device *rdev)
  2750. {
  2751. int r;
  2752. if (!rdev->has_uvd)
  2753. return;
  2754. r = radeon_uvd_init(rdev);
  2755. if (r) {
  2756. dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
  2757. /*
  2758. * At this point rdev->uvd.vcpu_bo is NULL which trickles down
  2759. * to early fails uvd_v1_0_resume() and thus nothing happens
  2760. * there. So it is pointless to try to go through that code
  2761. * hence why we disable uvd here.
  2762. */
  2763. rdev->has_uvd = 0;
  2764. return;
  2765. }
  2766. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  2767. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
  2768. }
  2769. static void r600_uvd_start(struct radeon_device *rdev)
  2770. {
  2771. int r;
  2772. if (!rdev->has_uvd)
  2773. return;
  2774. r = uvd_v1_0_resume(rdev);
  2775. if (r) {
  2776. dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
  2777. goto error;
  2778. }
  2779. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
  2780. if (r) {
  2781. dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
  2782. goto error;
  2783. }
  2784. return;
  2785. error:
  2786. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  2787. }
  2788. static void r600_uvd_resume(struct radeon_device *rdev)
  2789. {
  2790. struct radeon_ring *ring;
  2791. int r;
  2792. if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
  2793. return;
  2794. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2795. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
  2796. if (r) {
  2797. dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
  2798. return;
  2799. }
  2800. r = uvd_v1_0_init(rdev);
  2801. if (r) {
  2802. dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
  2803. return;
  2804. }
  2805. }
  2806. static int r600_startup(struct radeon_device *rdev)
  2807. {
  2808. struct radeon_ring *ring;
  2809. int r;
  2810. /* enable pcie gen2 link */
  2811. r600_pcie_gen2_enable(rdev);
  2812. /* scratch needs to be initialized before MC */
  2813. r = r600_vram_scratch_init(rdev);
  2814. if (r)
  2815. return r;
  2816. r600_mc_program(rdev);
  2817. if (rdev->flags & RADEON_IS_AGP) {
  2818. r600_agp_enable(rdev);
  2819. } else {
  2820. r = r600_pcie_gart_enable(rdev);
  2821. if (r)
  2822. return r;
  2823. }
  2824. r600_gpu_init(rdev);
  2825. /* allocate wb buffer */
  2826. r = radeon_wb_init(rdev);
  2827. if (r)
  2828. return r;
  2829. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2830. if (r) {
  2831. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2832. return r;
  2833. }
  2834. r600_uvd_start(rdev);
  2835. /* Enable IRQ */
  2836. if (!rdev->irq.installed) {
  2837. r = radeon_irq_kms_init(rdev);
  2838. if (r)
  2839. return r;
  2840. }
  2841. r = r600_irq_init(rdev);
  2842. if (r) {
  2843. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2844. radeon_irq_kms_fini(rdev);
  2845. return r;
  2846. }
  2847. r600_irq_set(rdev);
  2848. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2849. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2850. RADEON_CP_PACKET2);
  2851. if (r)
  2852. return r;
  2853. r = r600_cp_load_microcode(rdev);
  2854. if (r)
  2855. return r;
  2856. r = r600_cp_resume(rdev);
  2857. if (r)
  2858. return r;
  2859. r600_uvd_resume(rdev);
  2860. r = radeon_ib_pool_init(rdev);
  2861. if (r) {
  2862. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2863. return r;
  2864. }
  2865. r = radeon_audio_init(rdev);
  2866. if (r) {
  2867. DRM_ERROR("radeon: audio init failed\n");
  2868. return r;
  2869. }
  2870. return 0;
  2871. }
  2872. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2873. {
  2874. uint32_t temp;
  2875. temp = RREG32(CONFIG_CNTL);
  2876. if (state == false) {
  2877. temp &= ~(1<<0);
  2878. temp |= (1<<1);
  2879. } else {
  2880. temp &= ~(1<<1);
  2881. }
  2882. WREG32(CONFIG_CNTL, temp);
  2883. }
  2884. int r600_resume(struct radeon_device *rdev)
  2885. {
  2886. int r;
  2887. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2888. * posting will perform necessary task to bring back GPU into good
  2889. * shape.
  2890. */
  2891. /* post card */
  2892. atom_asic_init(rdev->mode_info.atom_context);
  2893. if (rdev->pm.pm_method == PM_METHOD_DPM)
  2894. radeon_pm_resume(rdev);
  2895. rdev->accel_working = true;
  2896. r = r600_startup(rdev);
  2897. if (r) {
  2898. DRM_ERROR("r600 startup failed on resume\n");
  2899. rdev->accel_working = false;
  2900. return r;
  2901. }
  2902. return r;
  2903. }
  2904. int r600_suspend(struct radeon_device *rdev)
  2905. {
  2906. radeon_pm_suspend(rdev);
  2907. radeon_audio_fini(rdev);
  2908. r600_cp_stop(rdev);
  2909. if (rdev->has_uvd) {
  2910. uvd_v1_0_fini(rdev);
  2911. radeon_uvd_suspend(rdev);
  2912. }
  2913. r600_irq_suspend(rdev);
  2914. radeon_wb_disable(rdev);
  2915. r600_pcie_gart_disable(rdev);
  2916. return 0;
  2917. }
  2918. /* Plan is to move initialization in that function and use
  2919. * helper function so that radeon_device_init pretty much
  2920. * do nothing more than calling asic specific function. This
  2921. * should also allow to remove a bunch of callback function
  2922. * like vram_info.
  2923. */
  2924. int r600_init(struct radeon_device *rdev)
  2925. {
  2926. int r;
  2927. if (r600_debugfs_mc_info_init(rdev)) {
  2928. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2929. }
  2930. /* Read BIOS */
  2931. if (!radeon_get_bios(rdev)) {
  2932. if (ASIC_IS_AVIVO(rdev))
  2933. return -EINVAL;
  2934. }
  2935. /* Must be an ATOMBIOS */
  2936. if (!rdev->is_atom_bios) {
  2937. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2938. return -EINVAL;
  2939. }
  2940. r = radeon_atombios_init(rdev);
  2941. if (r)
  2942. return r;
  2943. /* Post card if necessary */
  2944. if (!radeon_card_posted(rdev)) {
  2945. if (!rdev->bios) {
  2946. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2947. return -EINVAL;
  2948. }
  2949. DRM_INFO("GPU not posted. posting now...\n");
  2950. atom_asic_init(rdev->mode_info.atom_context);
  2951. }
  2952. /* Initialize scratch registers */
  2953. r600_scratch_init(rdev);
  2954. /* Initialize surface registers */
  2955. radeon_surface_init(rdev);
  2956. /* Initialize clocks */
  2957. radeon_get_clock_info(rdev->ddev);
  2958. /* Fence driver */
  2959. r = radeon_fence_driver_init(rdev);
  2960. if (r)
  2961. return r;
  2962. if (rdev->flags & RADEON_IS_AGP) {
  2963. r = radeon_agp_init(rdev);
  2964. if (r)
  2965. radeon_agp_disable(rdev);
  2966. }
  2967. r = r600_mc_init(rdev);
  2968. if (r)
  2969. return r;
  2970. /* Memory manager */
  2971. r = radeon_bo_init(rdev);
  2972. if (r)
  2973. return r;
  2974. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2975. r = r600_init_microcode(rdev);
  2976. if (r) {
  2977. DRM_ERROR("Failed to load firmware!\n");
  2978. return r;
  2979. }
  2980. }
  2981. /* Initialize power management */
  2982. radeon_pm_init(rdev);
  2983. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2984. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2985. r600_uvd_init(rdev);
  2986. rdev->ih.ring_obj = NULL;
  2987. r600_ih_ring_init(rdev, 64 * 1024);
  2988. r = r600_pcie_gart_init(rdev);
  2989. if (r)
  2990. return r;
  2991. rdev->accel_working = true;
  2992. r = r600_startup(rdev);
  2993. if (r) {
  2994. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2995. r600_cp_fini(rdev);
  2996. r600_irq_fini(rdev);
  2997. radeon_wb_fini(rdev);
  2998. radeon_ib_pool_fini(rdev);
  2999. radeon_irq_kms_fini(rdev);
  3000. r600_pcie_gart_fini(rdev);
  3001. rdev->accel_working = false;
  3002. }
  3003. return 0;
  3004. }
  3005. void r600_fini(struct radeon_device *rdev)
  3006. {
  3007. radeon_pm_fini(rdev);
  3008. radeon_audio_fini(rdev);
  3009. r600_cp_fini(rdev);
  3010. r600_irq_fini(rdev);
  3011. if (rdev->has_uvd) {
  3012. uvd_v1_0_fini(rdev);
  3013. radeon_uvd_fini(rdev);
  3014. }
  3015. radeon_wb_fini(rdev);
  3016. radeon_ib_pool_fini(rdev);
  3017. radeon_irq_kms_fini(rdev);
  3018. r600_pcie_gart_fini(rdev);
  3019. r600_vram_scratch_fini(rdev);
  3020. radeon_agp_fini(rdev);
  3021. radeon_gem_fini(rdev);
  3022. radeon_fence_driver_fini(rdev);
  3023. radeon_bo_fini(rdev);
  3024. radeon_atombios_fini(rdev);
  3025. kfree(rdev->bios);
  3026. rdev->bios = NULL;
  3027. }
  3028. /*
  3029. * CS stuff
  3030. */
  3031. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3032. {
  3033. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3034. u32 next_rptr;
  3035. if (ring->rptr_save_reg) {
  3036. next_rptr = ring->wptr + 3 + 4;
  3037. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3038. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3039. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3040. radeon_ring_write(ring, next_rptr);
  3041. } else if (rdev->wb.enabled) {
  3042. next_rptr = ring->wptr + 5 + 4;
  3043. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3044. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3045. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3046. radeon_ring_write(ring, next_rptr);
  3047. radeon_ring_write(ring, 0);
  3048. }
  3049. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3050. radeon_ring_write(ring,
  3051. #ifdef __BIG_ENDIAN
  3052. (2 << 0) |
  3053. #endif
  3054. (ib->gpu_addr & 0xFFFFFFFC));
  3055. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3056. radeon_ring_write(ring, ib->length_dw);
  3057. }
  3058. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3059. {
  3060. struct radeon_ib ib;
  3061. uint32_t scratch;
  3062. uint32_t tmp = 0;
  3063. unsigned i;
  3064. int r;
  3065. r = radeon_scratch_get(rdev, &scratch);
  3066. if (r) {
  3067. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3068. return r;
  3069. }
  3070. WREG32(scratch, 0xCAFEDEAD);
  3071. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3072. if (r) {
  3073. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3074. goto free_scratch;
  3075. }
  3076. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3077. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3078. ib.ptr[2] = 0xDEADBEEF;
  3079. ib.length_dw = 3;
  3080. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3081. if (r) {
  3082. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3083. goto free_ib;
  3084. }
  3085. r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
  3086. RADEON_USEC_IB_TEST_TIMEOUT));
  3087. if (r < 0) {
  3088. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3089. goto free_ib;
  3090. } else if (r == 0) {
  3091. DRM_ERROR("radeon: fence wait timed out.\n");
  3092. r = -ETIMEDOUT;
  3093. goto free_ib;
  3094. }
  3095. r = 0;
  3096. for (i = 0; i < rdev->usec_timeout; i++) {
  3097. tmp = RREG32(scratch);
  3098. if (tmp == 0xDEADBEEF)
  3099. break;
  3100. DRM_UDELAY(1);
  3101. }
  3102. if (i < rdev->usec_timeout) {
  3103. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3104. } else {
  3105. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3106. scratch, tmp);
  3107. r = -EINVAL;
  3108. }
  3109. free_ib:
  3110. radeon_ib_free(rdev, &ib);
  3111. free_scratch:
  3112. radeon_scratch_free(rdev, scratch);
  3113. return r;
  3114. }
  3115. /*
  3116. * Interrupts
  3117. *
  3118. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3119. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3120. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3121. * and host consumes. As the host irq handler processes interrupts, it
  3122. * increments the rptr. When the rptr catches up with the wptr, all the
  3123. * current interrupts have been processed.
  3124. */
  3125. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3126. {
  3127. u32 rb_bufsz;
  3128. /* Align ring size */
  3129. rb_bufsz = order_base_2(ring_size / 4);
  3130. ring_size = (1 << rb_bufsz) * 4;
  3131. rdev->ih.ring_size = ring_size;
  3132. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3133. rdev->ih.rptr = 0;
  3134. }
  3135. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3136. {
  3137. int r;
  3138. /* Allocate ring buffer */
  3139. if (rdev->ih.ring_obj == NULL) {
  3140. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3141. PAGE_SIZE, true,
  3142. RADEON_GEM_DOMAIN_GTT, 0,
  3143. NULL, NULL, &rdev->ih.ring_obj);
  3144. if (r) {
  3145. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3146. return r;
  3147. }
  3148. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3149. if (unlikely(r != 0))
  3150. return r;
  3151. r = radeon_bo_pin(rdev->ih.ring_obj,
  3152. RADEON_GEM_DOMAIN_GTT,
  3153. &rdev->ih.gpu_addr);
  3154. if (r) {
  3155. radeon_bo_unreserve(rdev->ih.ring_obj);
  3156. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3157. return r;
  3158. }
  3159. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3160. (void **)&rdev->ih.ring);
  3161. radeon_bo_unreserve(rdev->ih.ring_obj);
  3162. if (r) {
  3163. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3164. return r;
  3165. }
  3166. }
  3167. return 0;
  3168. }
  3169. void r600_ih_ring_fini(struct radeon_device *rdev)
  3170. {
  3171. int r;
  3172. if (rdev->ih.ring_obj) {
  3173. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3174. if (likely(r == 0)) {
  3175. radeon_bo_kunmap(rdev->ih.ring_obj);
  3176. radeon_bo_unpin(rdev->ih.ring_obj);
  3177. radeon_bo_unreserve(rdev->ih.ring_obj);
  3178. }
  3179. radeon_bo_unref(&rdev->ih.ring_obj);
  3180. rdev->ih.ring = NULL;
  3181. rdev->ih.ring_obj = NULL;
  3182. }
  3183. }
  3184. void r600_rlc_stop(struct radeon_device *rdev)
  3185. {
  3186. if ((rdev->family >= CHIP_RV770) &&
  3187. (rdev->family <= CHIP_RV740)) {
  3188. /* r7xx asics need to soft reset RLC before halting */
  3189. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3190. RREG32(SRBM_SOFT_RESET);
  3191. mdelay(15);
  3192. WREG32(SRBM_SOFT_RESET, 0);
  3193. RREG32(SRBM_SOFT_RESET);
  3194. }
  3195. WREG32(RLC_CNTL, 0);
  3196. }
  3197. static void r600_rlc_start(struct radeon_device *rdev)
  3198. {
  3199. WREG32(RLC_CNTL, RLC_ENABLE);
  3200. }
  3201. static int r600_rlc_resume(struct radeon_device *rdev)
  3202. {
  3203. u32 i;
  3204. const __be32 *fw_data;
  3205. if (!rdev->rlc_fw)
  3206. return -EINVAL;
  3207. r600_rlc_stop(rdev);
  3208. WREG32(RLC_HB_CNTL, 0);
  3209. WREG32(RLC_HB_BASE, 0);
  3210. WREG32(RLC_HB_RPTR, 0);
  3211. WREG32(RLC_HB_WPTR, 0);
  3212. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3213. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3214. WREG32(RLC_MC_CNTL, 0);
  3215. WREG32(RLC_UCODE_CNTL, 0);
  3216. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3217. if (rdev->family >= CHIP_RV770) {
  3218. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3219. WREG32(RLC_UCODE_ADDR, i);
  3220. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3221. }
  3222. } else {
  3223. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3224. WREG32(RLC_UCODE_ADDR, i);
  3225. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3226. }
  3227. }
  3228. WREG32(RLC_UCODE_ADDR, 0);
  3229. r600_rlc_start(rdev);
  3230. return 0;
  3231. }
  3232. static void r600_enable_interrupts(struct radeon_device *rdev)
  3233. {
  3234. u32 ih_cntl = RREG32(IH_CNTL);
  3235. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3236. ih_cntl |= ENABLE_INTR;
  3237. ih_rb_cntl |= IH_RB_ENABLE;
  3238. WREG32(IH_CNTL, ih_cntl);
  3239. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3240. rdev->ih.enabled = true;
  3241. }
  3242. void r600_disable_interrupts(struct radeon_device *rdev)
  3243. {
  3244. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3245. u32 ih_cntl = RREG32(IH_CNTL);
  3246. ih_rb_cntl &= ~IH_RB_ENABLE;
  3247. ih_cntl &= ~ENABLE_INTR;
  3248. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3249. WREG32(IH_CNTL, ih_cntl);
  3250. /* set rptr, wptr to 0 */
  3251. WREG32(IH_RB_RPTR, 0);
  3252. WREG32(IH_RB_WPTR, 0);
  3253. rdev->ih.enabled = false;
  3254. rdev->ih.rptr = 0;
  3255. }
  3256. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3257. {
  3258. u32 tmp;
  3259. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3260. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3261. WREG32(DMA_CNTL, tmp);
  3262. WREG32(GRBM_INT_CNTL, 0);
  3263. WREG32(DxMODE_INT_MASK, 0);
  3264. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3265. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3266. if (ASIC_IS_DCE3(rdev)) {
  3267. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3268. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3269. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3270. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3271. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3272. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3273. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3274. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3275. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3276. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3277. if (ASIC_IS_DCE32(rdev)) {
  3278. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3279. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3280. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3281. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3282. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3283. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3284. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3285. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3286. } else {
  3287. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3288. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3289. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3290. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3291. }
  3292. } else {
  3293. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3294. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3295. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3296. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3297. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3298. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3299. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3300. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3301. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3302. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3303. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3304. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3305. }
  3306. }
  3307. int r600_irq_init(struct radeon_device *rdev)
  3308. {
  3309. int ret = 0;
  3310. int rb_bufsz;
  3311. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3312. /* allocate ring */
  3313. ret = r600_ih_ring_alloc(rdev);
  3314. if (ret)
  3315. return ret;
  3316. /* disable irqs */
  3317. r600_disable_interrupts(rdev);
  3318. /* init rlc */
  3319. if (rdev->family >= CHIP_CEDAR)
  3320. ret = evergreen_rlc_resume(rdev);
  3321. else
  3322. ret = r600_rlc_resume(rdev);
  3323. if (ret) {
  3324. r600_ih_ring_fini(rdev);
  3325. return ret;
  3326. }
  3327. /* setup interrupt control */
  3328. /* set dummy read address to ring address */
  3329. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3330. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3331. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3332. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3333. */
  3334. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3335. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3336. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3337. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3338. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3339. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  3340. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3341. IH_WPTR_OVERFLOW_CLEAR |
  3342. (rb_bufsz << 1));
  3343. if (rdev->wb.enabled)
  3344. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3345. /* set the writeback address whether it's enabled or not */
  3346. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3347. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3348. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3349. /* set rptr, wptr to 0 */
  3350. WREG32(IH_RB_RPTR, 0);
  3351. WREG32(IH_RB_WPTR, 0);
  3352. /* Default settings for IH_CNTL (disabled at first) */
  3353. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3354. /* RPTR_REARM only works if msi's are enabled */
  3355. if (rdev->msi_enabled)
  3356. ih_cntl |= RPTR_REARM;
  3357. WREG32(IH_CNTL, ih_cntl);
  3358. /* force the active interrupt state to all disabled */
  3359. if (rdev->family >= CHIP_CEDAR)
  3360. evergreen_disable_interrupt_state(rdev);
  3361. else
  3362. r600_disable_interrupt_state(rdev);
  3363. /* at this point everything should be setup correctly to enable master */
  3364. pci_set_master(rdev->pdev);
  3365. /* enable irqs */
  3366. r600_enable_interrupts(rdev);
  3367. return ret;
  3368. }
  3369. void r600_irq_suspend(struct radeon_device *rdev)
  3370. {
  3371. r600_irq_disable(rdev);
  3372. r600_rlc_stop(rdev);
  3373. }
  3374. void r600_irq_fini(struct radeon_device *rdev)
  3375. {
  3376. r600_irq_suspend(rdev);
  3377. r600_ih_ring_fini(rdev);
  3378. }
  3379. int r600_irq_set(struct radeon_device *rdev)
  3380. {
  3381. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3382. u32 mode_int = 0;
  3383. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3384. u32 grbm_int_cntl = 0;
  3385. u32 hdmi0, hdmi1;
  3386. u32 dma_cntl;
  3387. u32 thermal_int = 0;
  3388. if (!rdev->irq.installed) {
  3389. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3390. return -EINVAL;
  3391. }
  3392. /* don't enable anything if the ih is disabled */
  3393. if (!rdev->ih.enabled) {
  3394. r600_disable_interrupts(rdev);
  3395. /* force the active interrupt state to all disabled */
  3396. r600_disable_interrupt_state(rdev);
  3397. return 0;
  3398. }
  3399. if (ASIC_IS_DCE3(rdev)) {
  3400. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3401. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3402. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3403. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3404. if (ASIC_IS_DCE32(rdev)) {
  3405. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3406. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3407. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3408. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3409. } else {
  3410. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3411. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3412. }
  3413. } else {
  3414. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3415. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3416. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3417. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3418. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3419. }
  3420. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3421. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3422. thermal_int = RREG32(CG_THERMAL_INT) &
  3423. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3424. } else if (rdev->family >= CHIP_RV770) {
  3425. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3426. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3427. }
  3428. if (rdev->irq.dpm_thermal) {
  3429. DRM_DEBUG("dpm thermal\n");
  3430. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3431. }
  3432. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3433. DRM_DEBUG("r600_irq_set: sw int\n");
  3434. cp_int_cntl |= RB_INT_ENABLE;
  3435. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3436. }
  3437. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3438. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3439. dma_cntl |= TRAP_ENABLE;
  3440. }
  3441. if (rdev->irq.crtc_vblank_int[0] ||
  3442. atomic_read(&rdev->irq.pflip[0])) {
  3443. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3444. mode_int |= D1MODE_VBLANK_INT_MASK;
  3445. }
  3446. if (rdev->irq.crtc_vblank_int[1] ||
  3447. atomic_read(&rdev->irq.pflip[1])) {
  3448. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3449. mode_int |= D2MODE_VBLANK_INT_MASK;
  3450. }
  3451. if (rdev->irq.hpd[0]) {
  3452. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3453. hpd1 |= DC_HPDx_INT_EN;
  3454. }
  3455. if (rdev->irq.hpd[1]) {
  3456. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3457. hpd2 |= DC_HPDx_INT_EN;
  3458. }
  3459. if (rdev->irq.hpd[2]) {
  3460. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3461. hpd3 |= DC_HPDx_INT_EN;
  3462. }
  3463. if (rdev->irq.hpd[3]) {
  3464. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3465. hpd4 |= DC_HPDx_INT_EN;
  3466. }
  3467. if (rdev->irq.hpd[4]) {
  3468. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3469. hpd5 |= DC_HPDx_INT_EN;
  3470. }
  3471. if (rdev->irq.hpd[5]) {
  3472. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3473. hpd6 |= DC_HPDx_INT_EN;
  3474. }
  3475. if (rdev->irq.afmt[0]) {
  3476. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3477. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3478. }
  3479. if (rdev->irq.afmt[1]) {
  3480. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3481. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3482. }
  3483. WREG32(CP_INT_CNTL, cp_int_cntl);
  3484. WREG32(DMA_CNTL, dma_cntl);
  3485. WREG32(DxMODE_INT_MASK, mode_int);
  3486. WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3487. WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3488. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3489. if (ASIC_IS_DCE3(rdev)) {
  3490. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3491. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3492. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3493. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3494. if (ASIC_IS_DCE32(rdev)) {
  3495. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3496. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3497. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3498. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3499. } else {
  3500. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3501. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3502. }
  3503. } else {
  3504. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3505. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3506. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3507. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3508. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3509. }
  3510. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3511. WREG32(CG_THERMAL_INT, thermal_int);
  3512. } else if (rdev->family >= CHIP_RV770) {
  3513. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3514. }
  3515. /* posting read */
  3516. RREG32(R_000E50_SRBM_STATUS);
  3517. return 0;
  3518. }
  3519. static void r600_irq_ack(struct radeon_device *rdev)
  3520. {
  3521. u32 tmp;
  3522. if (ASIC_IS_DCE3(rdev)) {
  3523. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3524. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3525. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3526. if (ASIC_IS_DCE32(rdev)) {
  3527. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3528. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3529. } else {
  3530. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3531. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3532. }
  3533. } else {
  3534. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3535. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3536. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3537. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3538. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3539. }
  3540. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3541. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3542. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3543. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3544. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3545. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3546. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3547. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3548. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3549. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3550. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3551. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3552. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3553. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3554. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3555. if (ASIC_IS_DCE3(rdev)) {
  3556. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3557. tmp |= DC_HPDx_INT_ACK;
  3558. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3559. } else {
  3560. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3561. tmp |= DC_HPDx_INT_ACK;
  3562. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3563. }
  3564. }
  3565. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3566. if (ASIC_IS_DCE3(rdev)) {
  3567. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3568. tmp |= DC_HPDx_INT_ACK;
  3569. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3570. } else {
  3571. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3572. tmp |= DC_HPDx_INT_ACK;
  3573. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3574. }
  3575. }
  3576. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3577. if (ASIC_IS_DCE3(rdev)) {
  3578. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3579. tmp |= DC_HPDx_INT_ACK;
  3580. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3581. } else {
  3582. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3583. tmp |= DC_HPDx_INT_ACK;
  3584. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3585. }
  3586. }
  3587. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3588. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3589. tmp |= DC_HPDx_INT_ACK;
  3590. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3591. }
  3592. if (ASIC_IS_DCE32(rdev)) {
  3593. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3594. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3595. tmp |= DC_HPDx_INT_ACK;
  3596. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3597. }
  3598. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3599. tmp = RREG32(DC_HPD6_INT_CONTROL);
  3600. tmp |= DC_HPDx_INT_ACK;
  3601. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3602. }
  3603. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3604. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3605. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3606. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3607. }
  3608. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3609. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3610. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3611. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3612. }
  3613. } else {
  3614. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3615. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3616. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3617. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3618. }
  3619. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3620. if (ASIC_IS_DCE3(rdev)) {
  3621. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3622. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3623. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3624. } else {
  3625. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3626. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3627. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3628. }
  3629. }
  3630. }
  3631. }
  3632. void r600_irq_disable(struct radeon_device *rdev)
  3633. {
  3634. r600_disable_interrupts(rdev);
  3635. /* Wait and acknowledge irq */
  3636. mdelay(1);
  3637. r600_irq_ack(rdev);
  3638. r600_disable_interrupt_state(rdev);
  3639. }
  3640. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3641. {
  3642. u32 wptr, tmp;
  3643. if (rdev->wb.enabled)
  3644. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3645. else
  3646. wptr = RREG32(IH_RB_WPTR);
  3647. if (wptr & RB_OVERFLOW) {
  3648. wptr &= ~RB_OVERFLOW;
  3649. /* When a ring buffer overflow happen start parsing interrupt
  3650. * from the last not overwritten vector (wptr + 16). Hopefully
  3651. * this should allow us to catchup.
  3652. */
  3653. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  3654. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  3655. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3656. tmp = RREG32(IH_RB_CNTL);
  3657. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3658. WREG32(IH_RB_CNTL, tmp);
  3659. }
  3660. return (wptr & rdev->ih.ptr_mask);
  3661. }
  3662. /* r600 IV Ring
  3663. * Each IV ring entry is 128 bits:
  3664. * [7:0] - interrupt source id
  3665. * [31:8] - reserved
  3666. * [59:32] - interrupt source data
  3667. * [127:60] - reserved
  3668. *
  3669. * The basic interrupt vector entries
  3670. * are decoded as follows:
  3671. * src_id src_data description
  3672. * 1 0 D1 Vblank
  3673. * 1 1 D1 Vline
  3674. * 5 0 D2 Vblank
  3675. * 5 1 D2 Vline
  3676. * 19 0 FP Hot plug detection A
  3677. * 19 1 FP Hot plug detection B
  3678. * 19 2 DAC A auto-detection
  3679. * 19 3 DAC B auto-detection
  3680. * 21 4 HDMI block A
  3681. * 21 5 HDMI block B
  3682. * 176 - CP_INT RB
  3683. * 177 - CP_INT IB1
  3684. * 178 - CP_INT IB2
  3685. * 181 - EOP Interrupt
  3686. * 233 - GUI Idle
  3687. *
  3688. * Note, these are based on r600 and may need to be
  3689. * adjusted or added to on newer asics
  3690. */
  3691. int r600_irq_process(struct radeon_device *rdev)
  3692. {
  3693. u32 wptr;
  3694. u32 rptr;
  3695. u32 src_id, src_data;
  3696. u32 ring_index;
  3697. bool queue_hotplug = false;
  3698. bool queue_hdmi = false;
  3699. bool queue_thermal = false;
  3700. if (!rdev->ih.enabled || rdev->shutdown)
  3701. return IRQ_NONE;
  3702. /* No MSIs, need a dummy read to flush PCI DMAs */
  3703. if (!rdev->msi_enabled)
  3704. RREG32(IH_RB_WPTR);
  3705. wptr = r600_get_ih_wptr(rdev);
  3706. restart_ih:
  3707. /* is somebody else already processing irqs? */
  3708. if (atomic_xchg(&rdev->ih.lock, 1))
  3709. return IRQ_NONE;
  3710. rptr = rdev->ih.rptr;
  3711. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3712. /* Order reading of wptr vs. reading of IH ring data */
  3713. rmb();
  3714. /* display interrupts */
  3715. r600_irq_ack(rdev);
  3716. while (rptr != wptr) {
  3717. /* wptr/rptr are in bytes! */
  3718. ring_index = rptr / 4;
  3719. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3720. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3721. switch (src_id) {
  3722. case 1: /* D1 vblank/vline */
  3723. switch (src_data) {
  3724. case 0: /* D1 vblank */
  3725. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT))
  3726. DRM_DEBUG("IH: D1 vblank - IH event w/o asserted irq bit?\n");
  3727. if (rdev->irq.crtc_vblank_int[0]) {
  3728. drm_handle_vblank(rdev->ddev, 0);
  3729. rdev->pm.vblank_sync = true;
  3730. wake_up(&rdev->irq.vblank_queue);
  3731. }
  3732. if (atomic_read(&rdev->irq.pflip[0]))
  3733. radeon_crtc_handle_vblank(rdev, 0);
  3734. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3735. DRM_DEBUG("IH: D1 vblank\n");
  3736. break;
  3737. case 1: /* D1 vline */
  3738. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT))
  3739. DRM_DEBUG("IH: D1 vline - IH event w/o asserted irq bit?\n");
  3740. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3741. DRM_DEBUG("IH: D1 vline\n");
  3742. break;
  3743. default:
  3744. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3745. break;
  3746. }
  3747. break;
  3748. case 5: /* D2 vblank/vline */
  3749. switch (src_data) {
  3750. case 0: /* D2 vblank */
  3751. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT))
  3752. DRM_DEBUG("IH: D2 vblank - IH event w/o asserted irq bit?\n");
  3753. if (rdev->irq.crtc_vblank_int[1]) {
  3754. drm_handle_vblank(rdev->ddev, 1);
  3755. rdev->pm.vblank_sync = true;
  3756. wake_up(&rdev->irq.vblank_queue);
  3757. }
  3758. if (atomic_read(&rdev->irq.pflip[1]))
  3759. radeon_crtc_handle_vblank(rdev, 1);
  3760. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3761. DRM_DEBUG("IH: D2 vblank\n");
  3762. break;
  3763. case 1: /* D1 vline */
  3764. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT))
  3765. DRM_DEBUG("IH: D2 vline - IH event w/o asserted irq bit?\n");
  3766. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3767. DRM_DEBUG("IH: D2 vline\n");
  3768. break;
  3769. default:
  3770. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3771. break;
  3772. }
  3773. break;
  3774. case 9: /* D1 pflip */
  3775. DRM_DEBUG("IH: D1 flip\n");
  3776. if (radeon_use_pflipirq > 0)
  3777. radeon_crtc_handle_flip(rdev, 0);
  3778. break;
  3779. case 11: /* D2 pflip */
  3780. DRM_DEBUG("IH: D2 flip\n");
  3781. if (radeon_use_pflipirq > 0)
  3782. radeon_crtc_handle_flip(rdev, 1);
  3783. break;
  3784. case 19: /* HPD/DAC hotplug */
  3785. switch (src_data) {
  3786. case 0:
  3787. if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT))
  3788. DRM_DEBUG("IH: HPD1 - IH event w/o asserted irq bit?\n");
  3789. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3790. queue_hotplug = true;
  3791. DRM_DEBUG("IH: HPD1\n");
  3792. break;
  3793. case 1:
  3794. if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT))
  3795. DRM_DEBUG("IH: HPD2 - IH event w/o asserted irq bit?\n");
  3796. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3797. queue_hotplug = true;
  3798. DRM_DEBUG("IH: HPD2\n");
  3799. break;
  3800. case 4:
  3801. if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT))
  3802. DRM_DEBUG("IH: HPD3 - IH event w/o asserted irq bit?\n");
  3803. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3804. queue_hotplug = true;
  3805. DRM_DEBUG("IH: HPD3\n");
  3806. break;
  3807. case 5:
  3808. if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT))
  3809. DRM_DEBUG("IH: HPD4 - IH event w/o asserted irq bit?\n");
  3810. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3811. queue_hotplug = true;
  3812. DRM_DEBUG("IH: HPD4\n");
  3813. break;
  3814. case 10:
  3815. if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT))
  3816. DRM_DEBUG("IH: HPD5 - IH event w/o asserted irq bit?\n");
  3817. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3818. queue_hotplug = true;
  3819. DRM_DEBUG("IH: HPD5\n");
  3820. break;
  3821. case 12:
  3822. if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT))
  3823. DRM_DEBUG("IH: HPD6 - IH event w/o asserted irq bit?\n");
  3824. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3825. queue_hotplug = true;
  3826. DRM_DEBUG("IH: HPD6\n");
  3827. break;
  3828. default:
  3829. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3830. break;
  3831. }
  3832. break;
  3833. case 21: /* hdmi */
  3834. switch (src_data) {
  3835. case 4:
  3836. if (!(rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG))
  3837. DRM_DEBUG("IH: HDMI0 - IH event w/o asserted irq bit?\n");
  3838. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3839. queue_hdmi = true;
  3840. DRM_DEBUG("IH: HDMI0\n");
  3841. break;
  3842. case 5:
  3843. if (!(rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG))
  3844. DRM_DEBUG("IH: HDMI1 - IH event w/o asserted irq bit?\n");
  3845. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3846. queue_hdmi = true;
  3847. DRM_DEBUG("IH: HDMI1\n");
  3848. break;
  3849. default:
  3850. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3851. break;
  3852. }
  3853. break;
  3854. case 124: /* UVD */
  3855. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3856. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3857. break;
  3858. case 176: /* CP_INT in ring buffer */
  3859. case 177: /* CP_INT in IB1 */
  3860. case 178: /* CP_INT in IB2 */
  3861. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3862. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3863. break;
  3864. case 181: /* CP EOP event */
  3865. DRM_DEBUG("IH: CP EOP\n");
  3866. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3867. break;
  3868. case 224: /* DMA trap event */
  3869. DRM_DEBUG("IH: DMA trap\n");
  3870. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3871. break;
  3872. case 230: /* thermal low to high */
  3873. DRM_DEBUG("IH: thermal low to high\n");
  3874. rdev->pm.dpm.thermal.high_to_low = false;
  3875. queue_thermal = true;
  3876. break;
  3877. case 231: /* thermal high to low */
  3878. DRM_DEBUG("IH: thermal high to low\n");
  3879. rdev->pm.dpm.thermal.high_to_low = true;
  3880. queue_thermal = true;
  3881. break;
  3882. case 233: /* GUI IDLE */
  3883. DRM_DEBUG("IH: GUI idle\n");
  3884. break;
  3885. default:
  3886. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3887. break;
  3888. }
  3889. /* wptr/rptr are in bytes! */
  3890. rptr += 16;
  3891. rptr &= rdev->ih.ptr_mask;
  3892. WREG32(IH_RB_RPTR, rptr);
  3893. }
  3894. if (queue_hotplug)
  3895. schedule_delayed_work(&rdev->hotplug_work, 0);
  3896. if (queue_hdmi)
  3897. schedule_work(&rdev->audio_work);
  3898. if (queue_thermal && rdev->pm.dpm_enabled)
  3899. schedule_work(&rdev->pm.dpm.thermal.work);
  3900. rdev->ih.rptr = rptr;
  3901. atomic_set(&rdev->ih.lock, 0);
  3902. /* make sure wptr hasn't changed while processing */
  3903. wptr = r600_get_ih_wptr(rdev);
  3904. if (wptr != rptr)
  3905. goto restart_ih;
  3906. return IRQ_HANDLED;
  3907. }
  3908. /*
  3909. * Debugfs info
  3910. */
  3911. #if defined(CONFIG_DEBUG_FS)
  3912. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3913. {
  3914. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3915. struct drm_device *dev = node->minor->dev;
  3916. struct radeon_device *rdev = dev->dev_private;
  3917. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3918. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3919. return 0;
  3920. }
  3921. static struct drm_info_list r600_mc_info_list[] = {
  3922. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3923. };
  3924. #endif
  3925. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3926. {
  3927. #if defined(CONFIG_DEBUG_FS)
  3928. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3929. #else
  3930. return 0;
  3931. #endif
  3932. }
  3933. /**
  3934. * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
  3935. * rdev: radeon device structure
  3936. *
  3937. * Some R6XX/R7XX don't seem to take into account HDP flushes performed
  3938. * through the ring buffer. This leads to corruption in rendering, see
  3939. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
  3940. * directly perform the HDP flush by writing the register through MMIO.
  3941. */
  3942. void r600_mmio_hdp_flush(struct radeon_device *rdev)
  3943. {
  3944. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3945. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3946. * This seems to cause problems on some AGP cards. Just use the old
  3947. * method for them.
  3948. */
  3949. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3950. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3951. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3952. u32 tmp;
  3953. WREG32(HDP_DEBUG1, 0);
  3954. tmp = readl((void __iomem *)ptr);
  3955. } else
  3956. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3957. }
  3958. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3959. {
  3960. u32 link_width_cntl, mask;
  3961. if (rdev->flags & RADEON_IS_IGP)
  3962. return;
  3963. if (!(rdev->flags & RADEON_IS_PCIE))
  3964. return;
  3965. /* x2 cards have a special sequence */
  3966. if (ASIC_IS_X2(rdev))
  3967. return;
  3968. radeon_gui_idle(rdev);
  3969. switch (lanes) {
  3970. case 0:
  3971. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3972. break;
  3973. case 1:
  3974. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3975. break;
  3976. case 2:
  3977. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3978. break;
  3979. case 4:
  3980. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3981. break;
  3982. case 8:
  3983. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3984. break;
  3985. case 12:
  3986. /* not actually supported */
  3987. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3988. break;
  3989. case 16:
  3990. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3991. break;
  3992. default:
  3993. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3994. return;
  3995. }
  3996. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3997. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3998. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3999. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  4000. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  4001. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4002. }
  4003. int r600_get_pcie_lanes(struct radeon_device *rdev)
  4004. {
  4005. u32 link_width_cntl;
  4006. if (rdev->flags & RADEON_IS_IGP)
  4007. return 0;
  4008. if (!(rdev->flags & RADEON_IS_PCIE))
  4009. return 0;
  4010. /* x2 cards have a special sequence */
  4011. if (ASIC_IS_X2(rdev))
  4012. return 0;
  4013. radeon_gui_idle(rdev);
  4014. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4015. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4016. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4017. return 1;
  4018. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4019. return 2;
  4020. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4021. return 4;
  4022. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4023. return 8;
  4024. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4025. /* not actually supported */
  4026. return 12;
  4027. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4028. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4029. default:
  4030. return 16;
  4031. }
  4032. }
  4033. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4034. {
  4035. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4036. u16 link_cntl2;
  4037. if (radeon_pcie_gen2 == 0)
  4038. return;
  4039. if (rdev->flags & RADEON_IS_IGP)
  4040. return;
  4041. if (!(rdev->flags & RADEON_IS_PCIE))
  4042. return;
  4043. /* x2 cards have a special sequence */
  4044. if (ASIC_IS_X2(rdev))
  4045. return;
  4046. /* only RV6xx+ chips are supported */
  4047. if (rdev->family <= CHIP_R600)
  4048. return;
  4049. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  4050. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  4051. return;
  4052. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4053. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4054. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4055. return;
  4056. }
  4057. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4058. /* 55 nm r6xx asics */
  4059. if ((rdev->family == CHIP_RV670) ||
  4060. (rdev->family == CHIP_RV620) ||
  4061. (rdev->family == CHIP_RV635)) {
  4062. /* advertise upconfig capability */
  4063. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4064. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4065. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4066. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4067. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4068. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4069. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4070. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4071. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4072. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4073. } else {
  4074. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4075. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4076. }
  4077. }
  4078. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4079. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4080. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4081. /* 55 nm r6xx asics */
  4082. if ((rdev->family == CHIP_RV670) ||
  4083. (rdev->family == CHIP_RV620) ||
  4084. (rdev->family == CHIP_RV635)) {
  4085. WREG32(MM_CFGREGS_CNTL, 0x8);
  4086. link_cntl2 = RREG32(0x4088);
  4087. WREG32(MM_CFGREGS_CNTL, 0);
  4088. /* not supported yet */
  4089. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4090. return;
  4091. }
  4092. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4093. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4094. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4095. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4096. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4097. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4098. tmp = RREG32(0x541c);
  4099. WREG32(0x541c, tmp | 0x8);
  4100. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4101. link_cntl2 = RREG16(0x4088);
  4102. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4103. link_cntl2 |= 0x2;
  4104. WREG16(0x4088, link_cntl2);
  4105. WREG32(MM_CFGREGS_CNTL, 0);
  4106. if ((rdev->family == CHIP_RV670) ||
  4107. (rdev->family == CHIP_RV620) ||
  4108. (rdev->family == CHIP_RV635)) {
  4109. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4110. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4111. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4112. } else {
  4113. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4114. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4115. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4116. }
  4117. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4118. speed_cntl |= LC_GEN2_EN_STRAP;
  4119. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4120. } else {
  4121. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4122. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4123. if (1)
  4124. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4125. else
  4126. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4127. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4128. }
  4129. }
  4130. /**
  4131. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4132. *
  4133. * @rdev: radeon_device pointer
  4134. *
  4135. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4136. * Returns the 64 bit clock counter snapshot.
  4137. */
  4138. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4139. {
  4140. uint64_t clock;
  4141. mutex_lock(&rdev->gpu_clock_mutex);
  4142. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4143. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4144. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4145. mutex_unlock(&rdev->gpu_clock_mutex);
  4146. return clock;
  4147. }