cik.c 281 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_audio.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. #include "radeon_ucode.h"
  35. #include "clearstate_ci.h"
  36. #include "radeon_kfd.h"
  37. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_mc2.bin");
  43. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  44. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  45. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  47. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  48. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  49. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
  55. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  56. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  57. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  58. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  59. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  60. MODULE_FIRMWARE("radeon/HAWAII_mc2.bin");
  61. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  62. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  63. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  64. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  65. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  66. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  67. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  68. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  69. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  70. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  71. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  72. MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
  73. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  74. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  75. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  76. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  77. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  78. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  79. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  80. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  81. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  82. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  83. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  84. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  85. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  86. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  87. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  88. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  89. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  90. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  91. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  92. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  93. MODULE_FIRMWARE("radeon/kabini_me.bin");
  94. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  95. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  96. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  97. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  98. MODULE_FIRMWARE("radeon/MULLINS_pfp.bin");
  99. MODULE_FIRMWARE("radeon/MULLINS_me.bin");
  100. MODULE_FIRMWARE("radeon/MULLINS_ce.bin");
  101. MODULE_FIRMWARE("radeon/MULLINS_mec.bin");
  102. MODULE_FIRMWARE("radeon/MULLINS_rlc.bin");
  103. MODULE_FIRMWARE("radeon/MULLINS_sdma.bin");
  104. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  105. MODULE_FIRMWARE("radeon/mullins_me.bin");
  106. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  107. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  108. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  109. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  110. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  111. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  112. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  113. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  114. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  115. extern void sumo_rlc_fini(struct radeon_device *rdev);
  116. extern int sumo_rlc_init(struct radeon_device *rdev);
  117. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  118. extern void si_rlc_reset(struct radeon_device *rdev);
  119. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  120. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  121. extern int cik_sdma_resume(struct radeon_device *rdev);
  122. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  123. extern void cik_sdma_fini(struct radeon_device *rdev);
  124. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  125. static void cik_rlc_stop(struct radeon_device *rdev);
  126. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  127. static void cik_program_aspm(struct radeon_device *rdev);
  128. static void cik_init_pg(struct radeon_device *rdev);
  129. static void cik_init_cg(struct radeon_device *rdev);
  130. static void cik_fini_pg(struct radeon_device *rdev);
  131. static void cik_fini_cg(struct radeon_device *rdev);
  132. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  133. bool enable);
  134. /**
  135. * cik_get_allowed_info_register - fetch the register for the info ioctl
  136. *
  137. * @rdev: radeon_device pointer
  138. * @reg: register offset in bytes
  139. * @val: register value
  140. *
  141. * Returns 0 for success or -EINVAL for an invalid register
  142. *
  143. */
  144. int cik_get_allowed_info_register(struct radeon_device *rdev,
  145. u32 reg, u32 *val)
  146. {
  147. switch (reg) {
  148. case GRBM_STATUS:
  149. case GRBM_STATUS2:
  150. case GRBM_STATUS_SE0:
  151. case GRBM_STATUS_SE1:
  152. case GRBM_STATUS_SE2:
  153. case GRBM_STATUS_SE3:
  154. case SRBM_STATUS:
  155. case SRBM_STATUS2:
  156. case (SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET):
  157. case (SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET):
  158. case UVD_STATUS:
  159. /* TODO VCE */
  160. *val = RREG32(reg);
  161. return 0;
  162. default:
  163. return -EINVAL;
  164. }
  165. }
  166. /*
  167. * Indirect registers accessor
  168. */
  169. u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  170. {
  171. unsigned long flags;
  172. u32 r;
  173. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  174. WREG32(CIK_DIDT_IND_INDEX, (reg));
  175. r = RREG32(CIK_DIDT_IND_DATA);
  176. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  177. return r;
  178. }
  179. void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  180. {
  181. unsigned long flags;
  182. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  183. WREG32(CIK_DIDT_IND_INDEX, (reg));
  184. WREG32(CIK_DIDT_IND_DATA, (v));
  185. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  186. }
  187. /* get temperature in millidegrees */
  188. int ci_get_temp(struct radeon_device *rdev)
  189. {
  190. u32 temp;
  191. int actual_temp = 0;
  192. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  193. CTF_TEMP_SHIFT;
  194. if (temp & 0x200)
  195. actual_temp = 255;
  196. else
  197. actual_temp = temp & 0x1ff;
  198. actual_temp = actual_temp * 1000;
  199. return actual_temp;
  200. }
  201. /* get temperature in millidegrees */
  202. int kv_get_temp(struct radeon_device *rdev)
  203. {
  204. u32 temp;
  205. int actual_temp = 0;
  206. temp = RREG32_SMC(0xC0300E0C);
  207. if (temp)
  208. actual_temp = (temp / 8) - 49;
  209. else
  210. actual_temp = 0;
  211. actual_temp = actual_temp * 1000;
  212. return actual_temp;
  213. }
  214. /*
  215. * Indirect registers accessor
  216. */
  217. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  218. {
  219. unsigned long flags;
  220. u32 r;
  221. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  222. WREG32(PCIE_INDEX, reg);
  223. (void)RREG32(PCIE_INDEX);
  224. r = RREG32(PCIE_DATA);
  225. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  226. return r;
  227. }
  228. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  229. {
  230. unsigned long flags;
  231. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  232. WREG32(PCIE_INDEX, reg);
  233. (void)RREG32(PCIE_INDEX);
  234. WREG32(PCIE_DATA, v);
  235. (void)RREG32(PCIE_DATA);
  236. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  237. }
  238. static const u32 spectre_rlc_save_restore_register_list[] =
  239. {
  240. (0x0e00 << 16) | (0xc12c >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc140 >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0xc150 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0xc15c >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0xc168 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0xc170 >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0xc178 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0xc204 >> 2),
  255. 0x00000000,
  256. (0x0e00 << 16) | (0xc2b4 >> 2),
  257. 0x00000000,
  258. (0x0e00 << 16) | (0xc2b8 >> 2),
  259. 0x00000000,
  260. (0x0e00 << 16) | (0xc2bc >> 2),
  261. 0x00000000,
  262. (0x0e00 << 16) | (0xc2c0 >> 2),
  263. 0x00000000,
  264. (0x0e00 << 16) | (0x8228 >> 2),
  265. 0x00000000,
  266. (0x0e00 << 16) | (0x829c >> 2),
  267. 0x00000000,
  268. (0x0e00 << 16) | (0x869c >> 2),
  269. 0x00000000,
  270. (0x0600 << 16) | (0x98f4 >> 2),
  271. 0x00000000,
  272. (0x0e00 << 16) | (0x98f8 >> 2),
  273. 0x00000000,
  274. (0x0e00 << 16) | (0x9900 >> 2),
  275. 0x00000000,
  276. (0x0e00 << 16) | (0xc260 >> 2),
  277. 0x00000000,
  278. (0x0e00 << 16) | (0x90e8 >> 2),
  279. 0x00000000,
  280. (0x0e00 << 16) | (0x3c000 >> 2),
  281. 0x00000000,
  282. (0x0e00 << 16) | (0x3c00c >> 2),
  283. 0x00000000,
  284. (0x0e00 << 16) | (0x8c1c >> 2),
  285. 0x00000000,
  286. (0x0e00 << 16) | (0x9700 >> 2),
  287. 0x00000000,
  288. (0x0e00 << 16) | (0xcd20 >> 2),
  289. 0x00000000,
  290. (0x4e00 << 16) | (0xcd20 >> 2),
  291. 0x00000000,
  292. (0x5e00 << 16) | (0xcd20 >> 2),
  293. 0x00000000,
  294. (0x6e00 << 16) | (0xcd20 >> 2),
  295. 0x00000000,
  296. (0x7e00 << 16) | (0xcd20 >> 2),
  297. 0x00000000,
  298. (0x8e00 << 16) | (0xcd20 >> 2),
  299. 0x00000000,
  300. (0x9e00 << 16) | (0xcd20 >> 2),
  301. 0x00000000,
  302. (0xae00 << 16) | (0xcd20 >> 2),
  303. 0x00000000,
  304. (0xbe00 << 16) | (0xcd20 >> 2),
  305. 0x00000000,
  306. (0x0e00 << 16) | (0x89bc >> 2),
  307. 0x00000000,
  308. (0x0e00 << 16) | (0x8900 >> 2),
  309. 0x00000000,
  310. 0x3,
  311. (0x0e00 << 16) | (0xc130 >> 2),
  312. 0x00000000,
  313. (0x0e00 << 16) | (0xc134 >> 2),
  314. 0x00000000,
  315. (0x0e00 << 16) | (0xc1fc >> 2),
  316. 0x00000000,
  317. (0x0e00 << 16) | (0xc208 >> 2),
  318. 0x00000000,
  319. (0x0e00 << 16) | (0xc264 >> 2),
  320. 0x00000000,
  321. (0x0e00 << 16) | (0xc268 >> 2),
  322. 0x00000000,
  323. (0x0e00 << 16) | (0xc26c >> 2),
  324. 0x00000000,
  325. (0x0e00 << 16) | (0xc270 >> 2),
  326. 0x00000000,
  327. (0x0e00 << 16) | (0xc274 >> 2),
  328. 0x00000000,
  329. (0x0e00 << 16) | (0xc278 >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0xc27c >> 2),
  332. 0x00000000,
  333. (0x0e00 << 16) | (0xc280 >> 2),
  334. 0x00000000,
  335. (0x0e00 << 16) | (0xc284 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0xc288 >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0xc28c >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0xc290 >> 2),
  342. 0x00000000,
  343. (0x0e00 << 16) | (0xc294 >> 2),
  344. 0x00000000,
  345. (0x0e00 << 16) | (0xc298 >> 2),
  346. 0x00000000,
  347. (0x0e00 << 16) | (0xc29c >> 2),
  348. 0x00000000,
  349. (0x0e00 << 16) | (0xc2a0 >> 2),
  350. 0x00000000,
  351. (0x0e00 << 16) | (0xc2a4 >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc2a8 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc2ac >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc2b0 >> 2),
  358. 0x00000000,
  359. (0x0e00 << 16) | (0x301d0 >> 2),
  360. 0x00000000,
  361. (0x0e00 << 16) | (0x30238 >> 2),
  362. 0x00000000,
  363. (0x0e00 << 16) | (0x30250 >> 2),
  364. 0x00000000,
  365. (0x0e00 << 16) | (0x30254 >> 2),
  366. 0x00000000,
  367. (0x0e00 << 16) | (0x30258 >> 2),
  368. 0x00000000,
  369. (0x0e00 << 16) | (0x3025c >> 2),
  370. 0x00000000,
  371. (0x4e00 << 16) | (0xc900 >> 2),
  372. 0x00000000,
  373. (0x5e00 << 16) | (0xc900 >> 2),
  374. 0x00000000,
  375. (0x6e00 << 16) | (0xc900 >> 2),
  376. 0x00000000,
  377. (0x7e00 << 16) | (0xc900 >> 2),
  378. 0x00000000,
  379. (0x8e00 << 16) | (0xc900 >> 2),
  380. 0x00000000,
  381. (0x9e00 << 16) | (0xc900 >> 2),
  382. 0x00000000,
  383. (0xae00 << 16) | (0xc900 >> 2),
  384. 0x00000000,
  385. (0xbe00 << 16) | (0xc900 >> 2),
  386. 0x00000000,
  387. (0x4e00 << 16) | (0xc904 >> 2),
  388. 0x00000000,
  389. (0x5e00 << 16) | (0xc904 >> 2),
  390. 0x00000000,
  391. (0x6e00 << 16) | (0xc904 >> 2),
  392. 0x00000000,
  393. (0x7e00 << 16) | (0xc904 >> 2),
  394. 0x00000000,
  395. (0x8e00 << 16) | (0xc904 >> 2),
  396. 0x00000000,
  397. (0x9e00 << 16) | (0xc904 >> 2),
  398. 0x00000000,
  399. (0xae00 << 16) | (0xc904 >> 2),
  400. 0x00000000,
  401. (0xbe00 << 16) | (0xc904 >> 2),
  402. 0x00000000,
  403. (0x4e00 << 16) | (0xc908 >> 2),
  404. 0x00000000,
  405. (0x5e00 << 16) | (0xc908 >> 2),
  406. 0x00000000,
  407. (0x6e00 << 16) | (0xc908 >> 2),
  408. 0x00000000,
  409. (0x7e00 << 16) | (0xc908 >> 2),
  410. 0x00000000,
  411. (0x8e00 << 16) | (0xc908 >> 2),
  412. 0x00000000,
  413. (0x9e00 << 16) | (0xc908 >> 2),
  414. 0x00000000,
  415. (0xae00 << 16) | (0xc908 >> 2),
  416. 0x00000000,
  417. (0xbe00 << 16) | (0xc908 >> 2),
  418. 0x00000000,
  419. (0x4e00 << 16) | (0xc90c >> 2),
  420. 0x00000000,
  421. (0x5e00 << 16) | (0xc90c >> 2),
  422. 0x00000000,
  423. (0x6e00 << 16) | (0xc90c >> 2),
  424. 0x00000000,
  425. (0x7e00 << 16) | (0xc90c >> 2),
  426. 0x00000000,
  427. (0x8e00 << 16) | (0xc90c >> 2),
  428. 0x00000000,
  429. (0x9e00 << 16) | (0xc90c >> 2),
  430. 0x00000000,
  431. (0xae00 << 16) | (0xc90c >> 2),
  432. 0x00000000,
  433. (0xbe00 << 16) | (0xc90c >> 2),
  434. 0x00000000,
  435. (0x4e00 << 16) | (0xc910 >> 2),
  436. 0x00000000,
  437. (0x5e00 << 16) | (0xc910 >> 2),
  438. 0x00000000,
  439. (0x6e00 << 16) | (0xc910 >> 2),
  440. 0x00000000,
  441. (0x7e00 << 16) | (0xc910 >> 2),
  442. 0x00000000,
  443. (0x8e00 << 16) | (0xc910 >> 2),
  444. 0x00000000,
  445. (0x9e00 << 16) | (0xc910 >> 2),
  446. 0x00000000,
  447. (0xae00 << 16) | (0xc910 >> 2),
  448. 0x00000000,
  449. (0xbe00 << 16) | (0xc910 >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xc99c >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0x9834 >> 2),
  454. 0x00000000,
  455. (0x0000 << 16) | (0x30f00 >> 2),
  456. 0x00000000,
  457. (0x0001 << 16) | (0x30f00 >> 2),
  458. 0x00000000,
  459. (0x0000 << 16) | (0x30f04 >> 2),
  460. 0x00000000,
  461. (0x0001 << 16) | (0x30f04 >> 2),
  462. 0x00000000,
  463. (0x0000 << 16) | (0x30f08 >> 2),
  464. 0x00000000,
  465. (0x0001 << 16) | (0x30f08 >> 2),
  466. 0x00000000,
  467. (0x0000 << 16) | (0x30f0c >> 2),
  468. 0x00000000,
  469. (0x0001 << 16) | (0x30f0c >> 2),
  470. 0x00000000,
  471. (0x0600 << 16) | (0x9b7c >> 2),
  472. 0x00000000,
  473. (0x0e00 << 16) | (0x8a14 >> 2),
  474. 0x00000000,
  475. (0x0e00 << 16) | (0x8a18 >> 2),
  476. 0x00000000,
  477. (0x0600 << 16) | (0x30a00 >> 2),
  478. 0x00000000,
  479. (0x0e00 << 16) | (0x8bf0 >> 2),
  480. 0x00000000,
  481. (0x0e00 << 16) | (0x8bcc >> 2),
  482. 0x00000000,
  483. (0x0e00 << 16) | (0x8b24 >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0x30a04 >> 2),
  486. 0x00000000,
  487. (0x0600 << 16) | (0x30a10 >> 2),
  488. 0x00000000,
  489. (0x0600 << 16) | (0x30a14 >> 2),
  490. 0x00000000,
  491. (0x0600 << 16) | (0x30a18 >> 2),
  492. 0x00000000,
  493. (0x0600 << 16) | (0x30a2c >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0xc700 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0xc704 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0xc708 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0xc768 >> 2),
  502. 0x00000000,
  503. (0x0400 << 16) | (0xc770 >> 2),
  504. 0x00000000,
  505. (0x0400 << 16) | (0xc774 >> 2),
  506. 0x00000000,
  507. (0x0400 << 16) | (0xc778 >> 2),
  508. 0x00000000,
  509. (0x0400 << 16) | (0xc77c >> 2),
  510. 0x00000000,
  511. (0x0400 << 16) | (0xc780 >> 2),
  512. 0x00000000,
  513. (0x0400 << 16) | (0xc784 >> 2),
  514. 0x00000000,
  515. (0x0400 << 16) | (0xc788 >> 2),
  516. 0x00000000,
  517. (0x0400 << 16) | (0xc78c >> 2),
  518. 0x00000000,
  519. (0x0400 << 16) | (0xc798 >> 2),
  520. 0x00000000,
  521. (0x0400 << 16) | (0xc79c >> 2),
  522. 0x00000000,
  523. (0x0400 << 16) | (0xc7a0 >> 2),
  524. 0x00000000,
  525. (0x0400 << 16) | (0xc7a4 >> 2),
  526. 0x00000000,
  527. (0x0400 << 16) | (0xc7a8 >> 2),
  528. 0x00000000,
  529. (0x0400 << 16) | (0xc7ac >> 2),
  530. 0x00000000,
  531. (0x0400 << 16) | (0xc7b0 >> 2),
  532. 0x00000000,
  533. (0x0400 << 16) | (0xc7b4 >> 2),
  534. 0x00000000,
  535. (0x0e00 << 16) | (0x9100 >> 2),
  536. 0x00000000,
  537. (0x0e00 << 16) | (0x3c010 >> 2),
  538. 0x00000000,
  539. (0x0e00 << 16) | (0x92a8 >> 2),
  540. 0x00000000,
  541. (0x0e00 << 16) | (0x92ac >> 2),
  542. 0x00000000,
  543. (0x0e00 << 16) | (0x92b4 >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0x92b8 >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0x92bc >> 2),
  548. 0x00000000,
  549. (0x0e00 << 16) | (0x92c0 >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0x92c4 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0x92c8 >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0x92cc >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0x92d0 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0x8c00 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0x8c04 >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0x8c20 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x8c38 >> 2),
  566. 0x00000000,
  567. (0x0e00 << 16) | (0x8c3c >> 2),
  568. 0x00000000,
  569. (0x0e00 << 16) | (0xae00 >> 2),
  570. 0x00000000,
  571. (0x0e00 << 16) | (0x9604 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0xac08 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0xac0c >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0xac10 >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0xac14 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0xac58 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xac68 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xac6c >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xac70 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xac74 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xac78 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0xac7c >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0xac80 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0xac84 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0xac88 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0xac8c >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x970c >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0x9714 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x9718 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x971c >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x31068 >> 2),
  612. 0x00000000,
  613. (0x4e00 << 16) | (0x31068 >> 2),
  614. 0x00000000,
  615. (0x5e00 << 16) | (0x31068 >> 2),
  616. 0x00000000,
  617. (0x6e00 << 16) | (0x31068 >> 2),
  618. 0x00000000,
  619. (0x7e00 << 16) | (0x31068 >> 2),
  620. 0x00000000,
  621. (0x8e00 << 16) | (0x31068 >> 2),
  622. 0x00000000,
  623. (0x9e00 << 16) | (0x31068 >> 2),
  624. 0x00000000,
  625. (0xae00 << 16) | (0x31068 >> 2),
  626. 0x00000000,
  627. (0xbe00 << 16) | (0x31068 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xcd10 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xcd14 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0x88b0 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0x88b4 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x88b8 >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x88bc >> 2),
  640. 0x00000000,
  641. (0x0400 << 16) | (0x89c0 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x88c4 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x88c8 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x88d0 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0x88d4 >> 2),
  650. 0x00000000,
  651. (0x0e00 << 16) | (0x88d8 >> 2),
  652. 0x00000000,
  653. (0x0e00 << 16) | (0x8980 >> 2),
  654. 0x00000000,
  655. (0x0e00 << 16) | (0x30938 >> 2),
  656. 0x00000000,
  657. (0x0e00 << 16) | (0x3093c >> 2),
  658. 0x00000000,
  659. (0x0e00 << 16) | (0x30940 >> 2),
  660. 0x00000000,
  661. (0x0e00 << 16) | (0x89a0 >> 2),
  662. 0x00000000,
  663. (0x0e00 << 16) | (0x30900 >> 2),
  664. 0x00000000,
  665. (0x0e00 << 16) | (0x30904 >> 2),
  666. 0x00000000,
  667. (0x0e00 << 16) | (0x89b4 >> 2),
  668. 0x00000000,
  669. (0x0e00 << 16) | (0x3c210 >> 2),
  670. 0x00000000,
  671. (0x0e00 << 16) | (0x3c214 >> 2),
  672. 0x00000000,
  673. (0x0e00 << 16) | (0x3c218 >> 2),
  674. 0x00000000,
  675. (0x0e00 << 16) | (0x8904 >> 2),
  676. 0x00000000,
  677. 0x5,
  678. (0x0e00 << 16) | (0x8c28 >> 2),
  679. (0x0e00 << 16) | (0x8c2c >> 2),
  680. (0x0e00 << 16) | (0x8c30 >> 2),
  681. (0x0e00 << 16) | (0x8c34 >> 2),
  682. (0x0e00 << 16) | (0x9600 >> 2),
  683. };
  684. static const u32 kalindi_rlc_save_restore_register_list[] =
  685. {
  686. (0x0e00 << 16) | (0xc12c >> 2),
  687. 0x00000000,
  688. (0x0e00 << 16) | (0xc140 >> 2),
  689. 0x00000000,
  690. (0x0e00 << 16) | (0xc150 >> 2),
  691. 0x00000000,
  692. (0x0e00 << 16) | (0xc15c >> 2),
  693. 0x00000000,
  694. (0x0e00 << 16) | (0xc168 >> 2),
  695. 0x00000000,
  696. (0x0e00 << 16) | (0xc170 >> 2),
  697. 0x00000000,
  698. (0x0e00 << 16) | (0xc204 >> 2),
  699. 0x00000000,
  700. (0x0e00 << 16) | (0xc2b4 >> 2),
  701. 0x00000000,
  702. (0x0e00 << 16) | (0xc2b8 >> 2),
  703. 0x00000000,
  704. (0x0e00 << 16) | (0xc2bc >> 2),
  705. 0x00000000,
  706. (0x0e00 << 16) | (0xc2c0 >> 2),
  707. 0x00000000,
  708. (0x0e00 << 16) | (0x8228 >> 2),
  709. 0x00000000,
  710. (0x0e00 << 16) | (0x829c >> 2),
  711. 0x00000000,
  712. (0x0e00 << 16) | (0x869c >> 2),
  713. 0x00000000,
  714. (0x0600 << 16) | (0x98f4 >> 2),
  715. 0x00000000,
  716. (0x0e00 << 16) | (0x98f8 >> 2),
  717. 0x00000000,
  718. (0x0e00 << 16) | (0x9900 >> 2),
  719. 0x00000000,
  720. (0x0e00 << 16) | (0xc260 >> 2),
  721. 0x00000000,
  722. (0x0e00 << 16) | (0x90e8 >> 2),
  723. 0x00000000,
  724. (0x0e00 << 16) | (0x3c000 >> 2),
  725. 0x00000000,
  726. (0x0e00 << 16) | (0x3c00c >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0x8c1c >> 2),
  729. 0x00000000,
  730. (0x0e00 << 16) | (0x9700 >> 2),
  731. 0x00000000,
  732. (0x0e00 << 16) | (0xcd20 >> 2),
  733. 0x00000000,
  734. (0x4e00 << 16) | (0xcd20 >> 2),
  735. 0x00000000,
  736. (0x5e00 << 16) | (0xcd20 >> 2),
  737. 0x00000000,
  738. (0x6e00 << 16) | (0xcd20 >> 2),
  739. 0x00000000,
  740. (0x7e00 << 16) | (0xcd20 >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x89bc >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x8900 >> 2),
  745. 0x00000000,
  746. 0x3,
  747. (0x0e00 << 16) | (0xc130 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0xc134 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0xc1fc >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0xc208 >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0xc264 >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0xc268 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0xc26c >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xc270 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xc274 >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xc28c >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xc290 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xc294 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xc298 >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xc2a0 >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xc2a4 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xc2a8 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xc2ac >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0x301d0 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0x30238 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0x30250 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0x30254 >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0x30258 >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x3025c >> 2),
  792. 0x00000000,
  793. (0x4e00 << 16) | (0xc900 >> 2),
  794. 0x00000000,
  795. (0x5e00 << 16) | (0xc900 >> 2),
  796. 0x00000000,
  797. (0x6e00 << 16) | (0xc900 >> 2),
  798. 0x00000000,
  799. (0x7e00 << 16) | (0xc900 >> 2),
  800. 0x00000000,
  801. (0x4e00 << 16) | (0xc904 >> 2),
  802. 0x00000000,
  803. (0x5e00 << 16) | (0xc904 >> 2),
  804. 0x00000000,
  805. (0x6e00 << 16) | (0xc904 >> 2),
  806. 0x00000000,
  807. (0x7e00 << 16) | (0xc904 >> 2),
  808. 0x00000000,
  809. (0x4e00 << 16) | (0xc908 >> 2),
  810. 0x00000000,
  811. (0x5e00 << 16) | (0xc908 >> 2),
  812. 0x00000000,
  813. (0x6e00 << 16) | (0xc908 >> 2),
  814. 0x00000000,
  815. (0x7e00 << 16) | (0xc908 >> 2),
  816. 0x00000000,
  817. (0x4e00 << 16) | (0xc90c >> 2),
  818. 0x00000000,
  819. (0x5e00 << 16) | (0xc90c >> 2),
  820. 0x00000000,
  821. (0x6e00 << 16) | (0xc90c >> 2),
  822. 0x00000000,
  823. (0x7e00 << 16) | (0xc90c >> 2),
  824. 0x00000000,
  825. (0x4e00 << 16) | (0xc910 >> 2),
  826. 0x00000000,
  827. (0x5e00 << 16) | (0xc910 >> 2),
  828. 0x00000000,
  829. (0x6e00 << 16) | (0xc910 >> 2),
  830. 0x00000000,
  831. (0x7e00 << 16) | (0xc910 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0xc99c >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x9834 >> 2),
  836. 0x00000000,
  837. (0x0000 << 16) | (0x30f00 >> 2),
  838. 0x00000000,
  839. (0x0000 << 16) | (0x30f04 >> 2),
  840. 0x00000000,
  841. (0x0000 << 16) | (0x30f08 >> 2),
  842. 0x00000000,
  843. (0x0000 << 16) | (0x30f0c >> 2),
  844. 0x00000000,
  845. (0x0600 << 16) | (0x9b7c >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x8a14 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x8a18 >> 2),
  850. 0x00000000,
  851. (0x0600 << 16) | (0x30a00 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x8bf0 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x8bcc >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x8b24 >> 2),
  858. 0x00000000,
  859. (0x0e00 << 16) | (0x30a04 >> 2),
  860. 0x00000000,
  861. (0x0600 << 16) | (0x30a10 >> 2),
  862. 0x00000000,
  863. (0x0600 << 16) | (0x30a14 >> 2),
  864. 0x00000000,
  865. (0x0600 << 16) | (0x30a18 >> 2),
  866. 0x00000000,
  867. (0x0600 << 16) | (0x30a2c >> 2),
  868. 0x00000000,
  869. (0x0e00 << 16) | (0xc700 >> 2),
  870. 0x00000000,
  871. (0x0e00 << 16) | (0xc704 >> 2),
  872. 0x00000000,
  873. (0x0e00 << 16) | (0xc708 >> 2),
  874. 0x00000000,
  875. (0x0e00 << 16) | (0xc768 >> 2),
  876. 0x00000000,
  877. (0x0400 << 16) | (0xc770 >> 2),
  878. 0x00000000,
  879. (0x0400 << 16) | (0xc774 >> 2),
  880. 0x00000000,
  881. (0x0400 << 16) | (0xc798 >> 2),
  882. 0x00000000,
  883. (0x0400 << 16) | (0xc79c >> 2),
  884. 0x00000000,
  885. (0x0e00 << 16) | (0x9100 >> 2),
  886. 0x00000000,
  887. (0x0e00 << 16) | (0x3c010 >> 2),
  888. 0x00000000,
  889. (0x0e00 << 16) | (0x8c00 >> 2),
  890. 0x00000000,
  891. (0x0e00 << 16) | (0x8c04 >> 2),
  892. 0x00000000,
  893. (0x0e00 << 16) | (0x8c20 >> 2),
  894. 0x00000000,
  895. (0x0e00 << 16) | (0x8c38 >> 2),
  896. 0x00000000,
  897. (0x0e00 << 16) | (0x8c3c >> 2),
  898. 0x00000000,
  899. (0x0e00 << 16) | (0xae00 >> 2),
  900. 0x00000000,
  901. (0x0e00 << 16) | (0x9604 >> 2),
  902. 0x00000000,
  903. (0x0e00 << 16) | (0xac08 >> 2),
  904. 0x00000000,
  905. (0x0e00 << 16) | (0xac0c >> 2),
  906. 0x00000000,
  907. (0x0e00 << 16) | (0xac10 >> 2),
  908. 0x00000000,
  909. (0x0e00 << 16) | (0xac14 >> 2),
  910. 0x00000000,
  911. (0x0e00 << 16) | (0xac58 >> 2),
  912. 0x00000000,
  913. (0x0e00 << 16) | (0xac68 >> 2),
  914. 0x00000000,
  915. (0x0e00 << 16) | (0xac6c >> 2),
  916. 0x00000000,
  917. (0x0e00 << 16) | (0xac70 >> 2),
  918. 0x00000000,
  919. (0x0e00 << 16) | (0xac74 >> 2),
  920. 0x00000000,
  921. (0x0e00 << 16) | (0xac78 >> 2),
  922. 0x00000000,
  923. (0x0e00 << 16) | (0xac7c >> 2),
  924. 0x00000000,
  925. (0x0e00 << 16) | (0xac80 >> 2),
  926. 0x00000000,
  927. (0x0e00 << 16) | (0xac84 >> 2),
  928. 0x00000000,
  929. (0x0e00 << 16) | (0xac88 >> 2),
  930. 0x00000000,
  931. (0x0e00 << 16) | (0xac8c >> 2),
  932. 0x00000000,
  933. (0x0e00 << 16) | (0x970c >> 2),
  934. 0x00000000,
  935. (0x0e00 << 16) | (0x9714 >> 2),
  936. 0x00000000,
  937. (0x0e00 << 16) | (0x9718 >> 2),
  938. 0x00000000,
  939. (0x0e00 << 16) | (0x971c >> 2),
  940. 0x00000000,
  941. (0x0e00 << 16) | (0x31068 >> 2),
  942. 0x00000000,
  943. (0x4e00 << 16) | (0x31068 >> 2),
  944. 0x00000000,
  945. (0x5e00 << 16) | (0x31068 >> 2),
  946. 0x00000000,
  947. (0x6e00 << 16) | (0x31068 >> 2),
  948. 0x00000000,
  949. (0x7e00 << 16) | (0x31068 >> 2),
  950. 0x00000000,
  951. (0x0e00 << 16) | (0xcd10 >> 2),
  952. 0x00000000,
  953. (0x0e00 << 16) | (0xcd14 >> 2),
  954. 0x00000000,
  955. (0x0e00 << 16) | (0x88b0 >> 2),
  956. 0x00000000,
  957. (0x0e00 << 16) | (0x88b4 >> 2),
  958. 0x00000000,
  959. (0x0e00 << 16) | (0x88b8 >> 2),
  960. 0x00000000,
  961. (0x0e00 << 16) | (0x88bc >> 2),
  962. 0x00000000,
  963. (0x0400 << 16) | (0x89c0 >> 2),
  964. 0x00000000,
  965. (0x0e00 << 16) | (0x88c4 >> 2),
  966. 0x00000000,
  967. (0x0e00 << 16) | (0x88c8 >> 2),
  968. 0x00000000,
  969. (0x0e00 << 16) | (0x88d0 >> 2),
  970. 0x00000000,
  971. (0x0e00 << 16) | (0x88d4 >> 2),
  972. 0x00000000,
  973. (0x0e00 << 16) | (0x88d8 >> 2),
  974. 0x00000000,
  975. (0x0e00 << 16) | (0x8980 >> 2),
  976. 0x00000000,
  977. (0x0e00 << 16) | (0x30938 >> 2),
  978. 0x00000000,
  979. (0x0e00 << 16) | (0x3093c >> 2),
  980. 0x00000000,
  981. (0x0e00 << 16) | (0x30940 >> 2),
  982. 0x00000000,
  983. (0x0e00 << 16) | (0x89a0 >> 2),
  984. 0x00000000,
  985. (0x0e00 << 16) | (0x30900 >> 2),
  986. 0x00000000,
  987. (0x0e00 << 16) | (0x30904 >> 2),
  988. 0x00000000,
  989. (0x0e00 << 16) | (0x89b4 >> 2),
  990. 0x00000000,
  991. (0x0e00 << 16) | (0x3e1fc >> 2),
  992. 0x00000000,
  993. (0x0e00 << 16) | (0x3c210 >> 2),
  994. 0x00000000,
  995. (0x0e00 << 16) | (0x3c214 >> 2),
  996. 0x00000000,
  997. (0x0e00 << 16) | (0x3c218 >> 2),
  998. 0x00000000,
  999. (0x0e00 << 16) | (0x8904 >> 2),
  1000. 0x00000000,
  1001. 0x5,
  1002. (0x0e00 << 16) | (0x8c28 >> 2),
  1003. (0x0e00 << 16) | (0x8c2c >> 2),
  1004. (0x0e00 << 16) | (0x8c30 >> 2),
  1005. (0x0e00 << 16) | (0x8c34 >> 2),
  1006. (0x0e00 << 16) | (0x9600 >> 2),
  1007. };
  1008. static const u32 bonaire_golden_spm_registers[] =
  1009. {
  1010. 0x30800, 0xe0ffffff, 0xe0000000
  1011. };
  1012. static const u32 bonaire_golden_common_registers[] =
  1013. {
  1014. 0xc770, 0xffffffff, 0x00000800,
  1015. 0xc774, 0xffffffff, 0x00000800,
  1016. 0xc798, 0xffffffff, 0x00007fbf,
  1017. 0xc79c, 0xffffffff, 0x00007faf
  1018. };
  1019. static const u32 bonaire_golden_registers[] =
  1020. {
  1021. 0x3354, 0x00000333, 0x00000333,
  1022. 0x3350, 0x000c0fc0, 0x00040200,
  1023. 0x9a10, 0x00010000, 0x00058208,
  1024. 0x3c000, 0xffff1fff, 0x00140000,
  1025. 0x3c200, 0xfdfc0fff, 0x00000100,
  1026. 0x3c234, 0x40000000, 0x40000200,
  1027. 0x9830, 0xffffffff, 0x00000000,
  1028. 0x9834, 0xf00fffff, 0x00000400,
  1029. 0x9838, 0x0002021c, 0x00020200,
  1030. 0xc78, 0x00000080, 0x00000000,
  1031. 0x5bb0, 0x000000f0, 0x00000070,
  1032. 0x5bc0, 0xf0311fff, 0x80300000,
  1033. 0x98f8, 0x73773777, 0x12010001,
  1034. 0x350c, 0x00810000, 0x408af000,
  1035. 0x7030, 0x31000111, 0x00000011,
  1036. 0x2f48, 0x73773777, 0x12010001,
  1037. 0x220c, 0x00007fb6, 0x0021a1b1,
  1038. 0x2210, 0x00007fb6, 0x002021b1,
  1039. 0x2180, 0x00007fb6, 0x00002191,
  1040. 0x2218, 0x00007fb6, 0x002121b1,
  1041. 0x221c, 0x00007fb6, 0x002021b1,
  1042. 0x21dc, 0x00007fb6, 0x00002191,
  1043. 0x21e0, 0x00007fb6, 0x00002191,
  1044. 0x3628, 0x0000003f, 0x0000000a,
  1045. 0x362c, 0x0000003f, 0x0000000a,
  1046. 0x2ae4, 0x00073ffe, 0x000022a2,
  1047. 0x240c, 0x000007ff, 0x00000000,
  1048. 0x8a14, 0xf000003f, 0x00000007,
  1049. 0x8bf0, 0x00002001, 0x00000001,
  1050. 0x8b24, 0xffffffff, 0x00ffffff,
  1051. 0x30a04, 0x0000ff0f, 0x00000000,
  1052. 0x28a4c, 0x07ffffff, 0x06000000,
  1053. 0x4d8, 0x00000fff, 0x00000100,
  1054. 0x3e78, 0x00000001, 0x00000002,
  1055. 0x9100, 0x03000000, 0x0362c688,
  1056. 0x8c00, 0x000000ff, 0x00000001,
  1057. 0xe40, 0x00001fff, 0x00001fff,
  1058. 0x9060, 0x0000007f, 0x00000020,
  1059. 0x9508, 0x00010000, 0x00010000,
  1060. 0xac14, 0x000003ff, 0x000000f3,
  1061. 0xac0c, 0xffffffff, 0x00001032
  1062. };
  1063. static const u32 bonaire_mgcg_cgcg_init[] =
  1064. {
  1065. 0xc420, 0xffffffff, 0xfffffffc,
  1066. 0x30800, 0xffffffff, 0xe0000000,
  1067. 0x3c2a0, 0xffffffff, 0x00000100,
  1068. 0x3c208, 0xffffffff, 0x00000100,
  1069. 0x3c2c0, 0xffffffff, 0xc0000100,
  1070. 0x3c2c8, 0xffffffff, 0xc0000100,
  1071. 0x3c2c4, 0xffffffff, 0xc0000100,
  1072. 0x55e4, 0xffffffff, 0x00600100,
  1073. 0x3c280, 0xffffffff, 0x00000100,
  1074. 0x3c214, 0xffffffff, 0x06000100,
  1075. 0x3c220, 0xffffffff, 0x00000100,
  1076. 0x3c218, 0xffffffff, 0x06000100,
  1077. 0x3c204, 0xffffffff, 0x00000100,
  1078. 0x3c2e0, 0xffffffff, 0x00000100,
  1079. 0x3c224, 0xffffffff, 0x00000100,
  1080. 0x3c200, 0xffffffff, 0x00000100,
  1081. 0x3c230, 0xffffffff, 0x00000100,
  1082. 0x3c234, 0xffffffff, 0x00000100,
  1083. 0x3c250, 0xffffffff, 0x00000100,
  1084. 0x3c254, 0xffffffff, 0x00000100,
  1085. 0x3c258, 0xffffffff, 0x00000100,
  1086. 0x3c25c, 0xffffffff, 0x00000100,
  1087. 0x3c260, 0xffffffff, 0x00000100,
  1088. 0x3c27c, 0xffffffff, 0x00000100,
  1089. 0x3c278, 0xffffffff, 0x00000100,
  1090. 0x3c210, 0xffffffff, 0x06000100,
  1091. 0x3c290, 0xffffffff, 0x00000100,
  1092. 0x3c274, 0xffffffff, 0x00000100,
  1093. 0x3c2b4, 0xffffffff, 0x00000100,
  1094. 0x3c2b0, 0xffffffff, 0x00000100,
  1095. 0x3c270, 0xffffffff, 0x00000100,
  1096. 0x30800, 0xffffffff, 0xe0000000,
  1097. 0x3c020, 0xffffffff, 0x00010000,
  1098. 0x3c024, 0xffffffff, 0x00030002,
  1099. 0x3c028, 0xffffffff, 0x00040007,
  1100. 0x3c02c, 0xffffffff, 0x00060005,
  1101. 0x3c030, 0xffffffff, 0x00090008,
  1102. 0x3c034, 0xffffffff, 0x00010000,
  1103. 0x3c038, 0xffffffff, 0x00030002,
  1104. 0x3c03c, 0xffffffff, 0x00040007,
  1105. 0x3c040, 0xffffffff, 0x00060005,
  1106. 0x3c044, 0xffffffff, 0x00090008,
  1107. 0x3c048, 0xffffffff, 0x00010000,
  1108. 0x3c04c, 0xffffffff, 0x00030002,
  1109. 0x3c050, 0xffffffff, 0x00040007,
  1110. 0x3c054, 0xffffffff, 0x00060005,
  1111. 0x3c058, 0xffffffff, 0x00090008,
  1112. 0x3c05c, 0xffffffff, 0x00010000,
  1113. 0x3c060, 0xffffffff, 0x00030002,
  1114. 0x3c064, 0xffffffff, 0x00040007,
  1115. 0x3c068, 0xffffffff, 0x00060005,
  1116. 0x3c06c, 0xffffffff, 0x00090008,
  1117. 0x3c070, 0xffffffff, 0x00010000,
  1118. 0x3c074, 0xffffffff, 0x00030002,
  1119. 0x3c078, 0xffffffff, 0x00040007,
  1120. 0x3c07c, 0xffffffff, 0x00060005,
  1121. 0x3c080, 0xffffffff, 0x00090008,
  1122. 0x3c084, 0xffffffff, 0x00010000,
  1123. 0x3c088, 0xffffffff, 0x00030002,
  1124. 0x3c08c, 0xffffffff, 0x00040007,
  1125. 0x3c090, 0xffffffff, 0x00060005,
  1126. 0x3c094, 0xffffffff, 0x00090008,
  1127. 0x3c098, 0xffffffff, 0x00010000,
  1128. 0x3c09c, 0xffffffff, 0x00030002,
  1129. 0x3c0a0, 0xffffffff, 0x00040007,
  1130. 0x3c0a4, 0xffffffff, 0x00060005,
  1131. 0x3c0a8, 0xffffffff, 0x00090008,
  1132. 0x3c000, 0xffffffff, 0x96e00200,
  1133. 0x8708, 0xffffffff, 0x00900100,
  1134. 0xc424, 0xffffffff, 0x0020003f,
  1135. 0x38, 0xffffffff, 0x0140001c,
  1136. 0x3c, 0x000f0000, 0x000f0000,
  1137. 0x220, 0xffffffff, 0xC060000C,
  1138. 0x224, 0xc0000fff, 0x00000100,
  1139. 0xf90, 0xffffffff, 0x00000100,
  1140. 0xf98, 0x00000101, 0x00000000,
  1141. 0x20a8, 0xffffffff, 0x00000104,
  1142. 0x55e4, 0xff000fff, 0x00000100,
  1143. 0x30cc, 0xc0000fff, 0x00000104,
  1144. 0xc1e4, 0x00000001, 0x00000001,
  1145. 0xd00c, 0xff000ff0, 0x00000100,
  1146. 0xd80c, 0xff000ff0, 0x00000100
  1147. };
  1148. static const u32 spectre_golden_spm_registers[] =
  1149. {
  1150. 0x30800, 0xe0ffffff, 0xe0000000
  1151. };
  1152. static const u32 spectre_golden_common_registers[] =
  1153. {
  1154. 0xc770, 0xffffffff, 0x00000800,
  1155. 0xc774, 0xffffffff, 0x00000800,
  1156. 0xc798, 0xffffffff, 0x00007fbf,
  1157. 0xc79c, 0xffffffff, 0x00007faf
  1158. };
  1159. static const u32 spectre_golden_registers[] =
  1160. {
  1161. 0x3c000, 0xffff1fff, 0x96940200,
  1162. 0x3c00c, 0xffff0001, 0xff000000,
  1163. 0x3c200, 0xfffc0fff, 0x00000100,
  1164. 0x6ed8, 0x00010101, 0x00010000,
  1165. 0x9834, 0xf00fffff, 0x00000400,
  1166. 0x9838, 0xfffffffc, 0x00020200,
  1167. 0x5bb0, 0x000000f0, 0x00000070,
  1168. 0x5bc0, 0xf0311fff, 0x80300000,
  1169. 0x98f8, 0x73773777, 0x12010001,
  1170. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1171. 0x2f48, 0x73773777, 0x12010001,
  1172. 0x8a14, 0xf000003f, 0x00000007,
  1173. 0x8b24, 0xffffffff, 0x00ffffff,
  1174. 0x28350, 0x3f3f3fff, 0x00000082,
  1175. 0x28354, 0x0000003f, 0x00000000,
  1176. 0x3e78, 0x00000001, 0x00000002,
  1177. 0x913c, 0xffff03df, 0x00000004,
  1178. 0xc768, 0x00000008, 0x00000008,
  1179. 0x8c00, 0x000008ff, 0x00000800,
  1180. 0x9508, 0x00010000, 0x00010000,
  1181. 0xac0c, 0xffffffff, 0x54763210,
  1182. 0x214f8, 0x01ff01ff, 0x00000002,
  1183. 0x21498, 0x007ff800, 0x00200000,
  1184. 0x2015c, 0xffffffff, 0x00000f40,
  1185. 0x30934, 0xffffffff, 0x00000001
  1186. };
  1187. static const u32 spectre_mgcg_cgcg_init[] =
  1188. {
  1189. 0xc420, 0xffffffff, 0xfffffffc,
  1190. 0x30800, 0xffffffff, 0xe0000000,
  1191. 0x3c2a0, 0xffffffff, 0x00000100,
  1192. 0x3c208, 0xffffffff, 0x00000100,
  1193. 0x3c2c0, 0xffffffff, 0x00000100,
  1194. 0x3c2c8, 0xffffffff, 0x00000100,
  1195. 0x3c2c4, 0xffffffff, 0x00000100,
  1196. 0x55e4, 0xffffffff, 0x00600100,
  1197. 0x3c280, 0xffffffff, 0x00000100,
  1198. 0x3c214, 0xffffffff, 0x06000100,
  1199. 0x3c220, 0xffffffff, 0x00000100,
  1200. 0x3c218, 0xffffffff, 0x06000100,
  1201. 0x3c204, 0xffffffff, 0x00000100,
  1202. 0x3c2e0, 0xffffffff, 0x00000100,
  1203. 0x3c224, 0xffffffff, 0x00000100,
  1204. 0x3c200, 0xffffffff, 0x00000100,
  1205. 0x3c230, 0xffffffff, 0x00000100,
  1206. 0x3c234, 0xffffffff, 0x00000100,
  1207. 0x3c250, 0xffffffff, 0x00000100,
  1208. 0x3c254, 0xffffffff, 0x00000100,
  1209. 0x3c258, 0xffffffff, 0x00000100,
  1210. 0x3c25c, 0xffffffff, 0x00000100,
  1211. 0x3c260, 0xffffffff, 0x00000100,
  1212. 0x3c27c, 0xffffffff, 0x00000100,
  1213. 0x3c278, 0xffffffff, 0x00000100,
  1214. 0x3c210, 0xffffffff, 0x06000100,
  1215. 0x3c290, 0xffffffff, 0x00000100,
  1216. 0x3c274, 0xffffffff, 0x00000100,
  1217. 0x3c2b4, 0xffffffff, 0x00000100,
  1218. 0x3c2b0, 0xffffffff, 0x00000100,
  1219. 0x3c270, 0xffffffff, 0x00000100,
  1220. 0x30800, 0xffffffff, 0xe0000000,
  1221. 0x3c020, 0xffffffff, 0x00010000,
  1222. 0x3c024, 0xffffffff, 0x00030002,
  1223. 0x3c028, 0xffffffff, 0x00040007,
  1224. 0x3c02c, 0xffffffff, 0x00060005,
  1225. 0x3c030, 0xffffffff, 0x00090008,
  1226. 0x3c034, 0xffffffff, 0x00010000,
  1227. 0x3c038, 0xffffffff, 0x00030002,
  1228. 0x3c03c, 0xffffffff, 0x00040007,
  1229. 0x3c040, 0xffffffff, 0x00060005,
  1230. 0x3c044, 0xffffffff, 0x00090008,
  1231. 0x3c048, 0xffffffff, 0x00010000,
  1232. 0x3c04c, 0xffffffff, 0x00030002,
  1233. 0x3c050, 0xffffffff, 0x00040007,
  1234. 0x3c054, 0xffffffff, 0x00060005,
  1235. 0x3c058, 0xffffffff, 0x00090008,
  1236. 0x3c05c, 0xffffffff, 0x00010000,
  1237. 0x3c060, 0xffffffff, 0x00030002,
  1238. 0x3c064, 0xffffffff, 0x00040007,
  1239. 0x3c068, 0xffffffff, 0x00060005,
  1240. 0x3c06c, 0xffffffff, 0x00090008,
  1241. 0x3c070, 0xffffffff, 0x00010000,
  1242. 0x3c074, 0xffffffff, 0x00030002,
  1243. 0x3c078, 0xffffffff, 0x00040007,
  1244. 0x3c07c, 0xffffffff, 0x00060005,
  1245. 0x3c080, 0xffffffff, 0x00090008,
  1246. 0x3c084, 0xffffffff, 0x00010000,
  1247. 0x3c088, 0xffffffff, 0x00030002,
  1248. 0x3c08c, 0xffffffff, 0x00040007,
  1249. 0x3c090, 0xffffffff, 0x00060005,
  1250. 0x3c094, 0xffffffff, 0x00090008,
  1251. 0x3c098, 0xffffffff, 0x00010000,
  1252. 0x3c09c, 0xffffffff, 0x00030002,
  1253. 0x3c0a0, 0xffffffff, 0x00040007,
  1254. 0x3c0a4, 0xffffffff, 0x00060005,
  1255. 0x3c0a8, 0xffffffff, 0x00090008,
  1256. 0x3c0ac, 0xffffffff, 0x00010000,
  1257. 0x3c0b0, 0xffffffff, 0x00030002,
  1258. 0x3c0b4, 0xffffffff, 0x00040007,
  1259. 0x3c0b8, 0xffffffff, 0x00060005,
  1260. 0x3c0bc, 0xffffffff, 0x00090008,
  1261. 0x3c000, 0xffffffff, 0x96e00200,
  1262. 0x8708, 0xffffffff, 0x00900100,
  1263. 0xc424, 0xffffffff, 0x0020003f,
  1264. 0x38, 0xffffffff, 0x0140001c,
  1265. 0x3c, 0x000f0000, 0x000f0000,
  1266. 0x220, 0xffffffff, 0xC060000C,
  1267. 0x224, 0xc0000fff, 0x00000100,
  1268. 0xf90, 0xffffffff, 0x00000100,
  1269. 0xf98, 0x00000101, 0x00000000,
  1270. 0x20a8, 0xffffffff, 0x00000104,
  1271. 0x55e4, 0xff000fff, 0x00000100,
  1272. 0x30cc, 0xc0000fff, 0x00000104,
  1273. 0xc1e4, 0x00000001, 0x00000001,
  1274. 0xd00c, 0xff000ff0, 0x00000100,
  1275. 0xd80c, 0xff000ff0, 0x00000100
  1276. };
  1277. static const u32 kalindi_golden_spm_registers[] =
  1278. {
  1279. 0x30800, 0xe0ffffff, 0xe0000000
  1280. };
  1281. static const u32 kalindi_golden_common_registers[] =
  1282. {
  1283. 0xc770, 0xffffffff, 0x00000800,
  1284. 0xc774, 0xffffffff, 0x00000800,
  1285. 0xc798, 0xffffffff, 0x00007fbf,
  1286. 0xc79c, 0xffffffff, 0x00007faf
  1287. };
  1288. static const u32 kalindi_golden_registers[] =
  1289. {
  1290. 0x3c000, 0xffffdfff, 0x6e944040,
  1291. 0x55e4, 0xff607fff, 0xfc000100,
  1292. 0x3c220, 0xff000fff, 0x00000100,
  1293. 0x3c224, 0xff000fff, 0x00000100,
  1294. 0x3c200, 0xfffc0fff, 0x00000100,
  1295. 0x6ed8, 0x00010101, 0x00010000,
  1296. 0x9830, 0xffffffff, 0x00000000,
  1297. 0x9834, 0xf00fffff, 0x00000400,
  1298. 0x5bb0, 0x000000f0, 0x00000070,
  1299. 0x5bc0, 0xf0311fff, 0x80300000,
  1300. 0x98f8, 0x73773777, 0x12010001,
  1301. 0x98fc, 0xffffffff, 0x00000010,
  1302. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1303. 0x8030, 0x00001f0f, 0x0000100a,
  1304. 0x2f48, 0x73773777, 0x12010001,
  1305. 0x2408, 0x000fffff, 0x000c007f,
  1306. 0x8a14, 0xf000003f, 0x00000007,
  1307. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1308. 0x30a04, 0x0000ff0f, 0x00000000,
  1309. 0x28a4c, 0x07ffffff, 0x06000000,
  1310. 0x4d8, 0x00000fff, 0x00000100,
  1311. 0x3e78, 0x00000001, 0x00000002,
  1312. 0xc768, 0x00000008, 0x00000008,
  1313. 0x8c00, 0x000000ff, 0x00000003,
  1314. 0x214f8, 0x01ff01ff, 0x00000002,
  1315. 0x21498, 0x007ff800, 0x00200000,
  1316. 0x2015c, 0xffffffff, 0x00000f40,
  1317. 0x88c4, 0x001f3ae3, 0x00000082,
  1318. 0x88d4, 0x0000001f, 0x00000010,
  1319. 0x30934, 0xffffffff, 0x00000000
  1320. };
  1321. static const u32 kalindi_mgcg_cgcg_init[] =
  1322. {
  1323. 0xc420, 0xffffffff, 0xfffffffc,
  1324. 0x30800, 0xffffffff, 0xe0000000,
  1325. 0x3c2a0, 0xffffffff, 0x00000100,
  1326. 0x3c208, 0xffffffff, 0x00000100,
  1327. 0x3c2c0, 0xffffffff, 0x00000100,
  1328. 0x3c2c8, 0xffffffff, 0x00000100,
  1329. 0x3c2c4, 0xffffffff, 0x00000100,
  1330. 0x55e4, 0xffffffff, 0x00600100,
  1331. 0x3c280, 0xffffffff, 0x00000100,
  1332. 0x3c214, 0xffffffff, 0x06000100,
  1333. 0x3c220, 0xffffffff, 0x00000100,
  1334. 0x3c218, 0xffffffff, 0x06000100,
  1335. 0x3c204, 0xffffffff, 0x00000100,
  1336. 0x3c2e0, 0xffffffff, 0x00000100,
  1337. 0x3c224, 0xffffffff, 0x00000100,
  1338. 0x3c200, 0xffffffff, 0x00000100,
  1339. 0x3c230, 0xffffffff, 0x00000100,
  1340. 0x3c234, 0xffffffff, 0x00000100,
  1341. 0x3c250, 0xffffffff, 0x00000100,
  1342. 0x3c254, 0xffffffff, 0x00000100,
  1343. 0x3c258, 0xffffffff, 0x00000100,
  1344. 0x3c25c, 0xffffffff, 0x00000100,
  1345. 0x3c260, 0xffffffff, 0x00000100,
  1346. 0x3c27c, 0xffffffff, 0x00000100,
  1347. 0x3c278, 0xffffffff, 0x00000100,
  1348. 0x3c210, 0xffffffff, 0x06000100,
  1349. 0x3c290, 0xffffffff, 0x00000100,
  1350. 0x3c274, 0xffffffff, 0x00000100,
  1351. 0x3c2b4, 0xffffffff, 0x00000100,
  1352. 0x3c2b0, 0xffffffff, 0x00000100,
  1353. 0x3c270, 0xffffffff, 0x00000100,
  1354. 0x30800, 0xffffffff, 0xe0000000,
  1355. 0x3c020, 0xffffffff, 0x00010000,
  1356. 0x3c024, 0xffffffff, 0x00030002,
  1357. 0x3c028, 0xffffffff, 0x00040007,
  1358. 0x3c02c, 0xffffffff, 0x00060005,
  1359. 0x3c030, 0xffffffff, 0x00090008,
  1360. 0x3c034, 0xffffffff, 0x00010000,
  1361. 0x3c038, 0xffffffff, 0x00030002,
  1362. 0x3c03c, 0xffffffff, 0x00040007,
  1363. 0x3c040, 0xffffffff, 0x00060005,
  1364. 0x3c044, 0xffffffff, 0x00090008,
  1365. 0x3c000, 0xffffffff, 0x96e00200,
  1366. 0x8708, 0xffffffff, 0x00900100,
  1367. 0xc424, 0xffffffff, 0x0020003f,
  1368. 0x38, 0xffffffff, 0x0140001c,
  1369. 0x3c, 0x000f0000, 0x000f0000,
  1370. 0x220, 0xffffffff, 0xC060000C,
  1371. 0x224, 0xc0000fff, 0x00000100,
  1372. 0x20a8, 0xffffffff, 0x00000104,
  1373. 0x55e4, 0xff000fff, 0x00000100,
  1374. 0x30cc, 0xc0000fff, 0x00000104,
  1375. 0xc1e4, 0x00000001, 0x00000001,
  1376. 0xd00c, 0xff000ff0, 0x00000100,
  1377. 0xd80c, 0xff000ff0, 0x00000100
  1378. };
  1379. static const u32 hawaii_golden_spm_registers[] =
  1380. {
  1381. 0x30800, 0xe0ffffff, 0xe0000000
  1382. };
  1383. static const u32 hawaii_golden_common_registers[] =
  1384. {
  1385. 0x30800, 0xffffffff, 0xe0000000,
  1386. 0x28350, 0xffffffff, 0x3a00161a,
  1387. 0x28354, 0xffffffff, 0x0000002e,
  1388. 0x9a10, 0xffffffff, 0x00018208,
  1389. 0x98f8, 0xffffffff, 0x12011003
  1390. };
  1391. static const u32 hawaii_golden_registers[] =
  1392. {
  1393. 0x3354, 0x00000333, 0x00000333,
  1394. 0x9a10, 0x00010000, 0x00058208,
  1395. 0x9830, 0xffffffff, 0x00000000,
  1396. 0x9834, 0xf00fffff, 0x00000400,
  1397. 0x9838, 0x0002021c, 0x00020200,
  1398. 0xc78, 0x00000080, 0x00000000,
  1399. 0x5bb0, 0x000000f0, 0x00000070,
  1400. 0x5bc0, 0xf0311fff, 0x80300000,
  1401. 0x350c, 0x00810000, 0x408af000,
  1402. 0x7030, 0x31000111, 0x00000011,
  1403. 0x2f48, 0x73773777, 0x12010001,
  1404. 0x2120, 0x0000007f, 0x0000001b,
  1405. 0x21dc, 0x00007fb6, 0x00002191,
  1406. 0x3628, 0x0000003f, 0x0000000a,
  1407. 0x362c, 0x0000003f, 0x0000000a,
  1408. 0x2ae4, 0x00073ffe, 0x000022a2,
  1409. 0x240c, 0x000007ff, 0x00000000,
  1410. 0x8bf0, 0x00002001, 0x00000001,
  1411. 0x8b24, 0xffffffff, 0x00ffffff,
  1412. 0x30a04, 0x0000ff0f, 0x00000000,
  1413. 0x28a4c, 0x07ffffff, 0x06000000,
  1414. 0x3e78, 0x00000001, 0x00000002,
  1415. 0xc768, 0x00000008, 0x00000008,
  1416. 0xc770, 0x00000f00, 0x00000800,
  1417. 0xc774, 0x00000f00, 0x00000800,
  1418. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1419. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1420. 0x8c00, 0x000000ff, 0x00000800,
  1421. 0xe40, 0x00001fff, 0x00001fff,
  1422. 0x9060, 0x0000007f, 0x00000020,
  1423. 0x9508, 0x00010000, 0x00010000,
  1424. 0xae00, 0x00100000, 0x000ff07c,
  1425. 0xac14, 0x000003ff, 0x0000000f,
  1426. 0xac10, 0xffffffff, 0x7564fdec,
  1427. 0xac0c, 0xffffffff, 0x3120b9a8,
  1428. 0xac08, 0x20000000, 0x0f9c0000
  1429. };
  1430. static const u32 hawaii_mgcg_cgcg_init[] =
  1431. {
  1432. 0xc420, 0xffffffff, 0xfffffffd,
  1433. 0x30800, 0xffffffff, 0xe0000000,
  1434. 0x3c2a0, 0xffffffff, 0x00000100,
  1435. 0x3c208, 0xffffffff, 0x00000100,
  1436. 0x3c2c0, 0xffffffff, 0x00000100,
  1437. 0x3c2c8, 0xffffffff, 0x00000100,
  1438. 0x3c2c4, 0xffffffff, 0x00000100,
  1439. 0x55e4, 0xffffffff, 0x00200100,
  1440. 0x3c280, 0xffffffff, 0x00000100,
  1441. 0x3c214, 0xffffffff, 0x06000100,
  1442. 0x3c220, 0xffffffff, 0x00000100,
  1443. 0x3c218, 0xffffffff, 0x06000100,
  1444. 0x3c204, 0xffffffff, 0x00000100,
  1445. 0x3c2e0, 0xffffffff, 0x00000100,
  1446. 0x3c224, 0xffffffff, 0x00000100,
  1447. 0x3c200, 0xffffffff, 0x00000100,
  1448. 0x3c230, 0xffffffff, 0x00000100,
  1449. 0x3c234, 0xffffffff, 0x00000100,
  1450. 0x3c250, 0xffffffff, 0x00000100,
  1451. 0x3c254, 0xffffffff, 0x00000100,
  1452. 0x3c258, 0xffffffff, 0x00000100,
  1453. 0x3c25c, 0xffffffff, 0x00000100,
  1454. 0x3c260, 0xffffffff, 0x00000100,
  1455. 0x3c27c, 0xffffffff, 0x00000100,
  1456. 0x3c278, 0xffffffff, 0x00000100,
  1457. 0x3c210, 0xffffffff, 0x06000100,
  1458. 0x3c290, 0xffffffff, 0x00000100,
  1459. 0x3c274, 0xffffffff, 0x00000100,
  1460. 0x3c2b4, 0xffffffff, 0x00000100,
  1461. 0x3c2b0, 0xffffffff, 0x00000100,
  1462. 0x3c270, 0xffffffff, 0x00000100,
  1463. 0x30800, 0xffffffff, 0xe0000000,
  1464. 0x3c020, 0xffffffff, 0x00010000,
  1465. 0x3c024, 0xffffffff, 0x00030002,
  1466. 0x3c028, 0xffffffff, 0x00040007,
  1467. 0x3c02c, 0xffffffff, 0x00060005,
  1468. 0x3c030, 0xffffffff, 0x00090008,
  1469. 0x3c034, 0xffffffff, 0x00010000,
  1470. 0x3c038, 0xffffffff, 0x00030002,
  1471. 0x3c03c, 0xffffffff, 0x00040007,
  1472. 0x3c040, 0xffffffff, 0x00060005,
  1473. 0x3c044, 0xffffffff, 0x00090008,
  1474. 0x3c048, 0xffffffff, 0x00010000,
  1475. 0x3c04c, 0xffffffff, 0x00030002,
  1476. 0x3c050, 0xffffffff, 0x00040007,
  1477. 0x3c054, 0xffffffff, 0x00060005,
  1478. 0x3c058, 0xffffffff, 0x00090008,
  1479. 0x3c05c, 0xffffffff, 0x00010000,
  1480. 0x3c060, 0xffffffff, 0x00030002,
  1481. 0x3c064, 0xffffffff, 0x00040007,
  1482. 0x3c068, 0xffffffff, 0x00060005,
  1483. 0x3c06c, 0xffffffff, 0x00090008,
  1484. 0x3c070, 0xffffffff, 0x00010000,
  1485. 0x3c074, 0xffffffff, 0x00030002,
  1486. 0x3c078, 0xffffffff, 0x00040007,
  1487. 0x3c07c, 0xffffffff, 0x00060005,
  1488. 0x3c080, 0xffffffff, 0x00090008,
  1489. 0x3c084, 0xffffffff, 0x00010000,
  1490. 0x3c088, 0xffffffff, 0x00030002,
  1491. 0x3c08c, 0xffffffff, 0x00040007,
  1492. 0x3c090, 0xffffffff, 0x00060005,
  1493. 0x3c094, 0xffffffff, 0x00090008,
  1494. 0x3c098, 0xffffffff, 0x00010000,
  1495. 0x3c09c, 0xffffffff, 0x00030002,
  1496. 0x3c0a0, 0xffffffff, 0x00040007,
  1497. 0x3c0a4, 0xffffffff, 0x00060005,
  1498. 0x3c0a8, 0xffffffff, 0x00090008,
  1499. 0x3c0ac, 0xffffffff, 0x00010000,
  1500. 0x3c0b0, 0xffffffff, 0x00030002,
  1501. 0x3c0b4, 0xffffffff, 0x00040007,
  1502. 0x3c0b8, 0xffffffff, 0x00060005,
  1503. 0x3c0bc, 0xffffffff, 0x00090008,
  1504. 0x3c0c0, 0xffffffff, 0x00010000,
  1505. 0x3c0c4, 0xffffffff, 0x00030002,
  1506. 0x3c0c8, 0xffffffff, 0x00040007,
  1507. 0x3c0cc, 0xffffffff, 0x00060005,
  1508. 0x3c0d0, 0xffffffff, 0x00090008,
  1509. 0x3c0d4, 0xffffffff, 0x00010000,
  1510. 0x3c0d8, 0xffffffff, 0x00030002,
  1511. 0x3c0dc, 0xffffffff, 0x00040007,
  1512. 0x3c0e0, 0xffffffff, 0x00060005,
  1513. 0x3c0e4, 0xffffffff, 0x00090008,
  1514. 0x3c0e8, 0xffffffff, 0x00010000,
  1515. 0x3c0ec, 0xffffffff, 0x00030002,
  1516. 0x3c0f0, 0xffffffff, 0x00040007,
  1517. 0x3c0f4, 0xffffffff, 0x00060005,
  1518. 0x3c0f8, 0xffffffff, 0x00090008,
  1519. 0xc318, 0xffffffff, 0x00020200,
  1520. 0x3350, 0xffffffff, 0x00000200,
  1521. 0x15c0, 0xffffffff, 0x00000400,
  1522. 0x55e8, 0xffffffff, 0x00000000,
  1523. 0x2f50, 0xffffffff, 0x00000902,
  1524. 0x3c000, 0xffffffff, 0x96940200,
  1525. 0x8708, 0xffffffff, 0x00900100,
  1526. 0xc424, 0xffffffff, 0x0020003f,
  1527. 0x38, 0xffffffff, 0x0140001c,
  1528. 0x3c, 0x000f0000, 0x000f0000,
  1529. 0x220, 0xffffffff, 0xc060000c,
  1530. 0x224, 0xc0000fff, 0x00000100,
  1531. 0xf90, 0xffffffff, 0x00000100,
  1532. 0xf98, 0x00000101, 0x00000000,
  1533. 0x20a8, 0xffffffff, 0x00000104,
  1534. 0x55e4, 0xff000fff, 0x00000100,
  1535. 0x30cc, 0xc0000fff, 0x00000104,
  1536. 0xc1e4, 0x00000001, 0x00000001,
  1537. 0xd00c, 0xff000ff0, 0x00000100,
  1538. 0xd80c, 0xff000ff0, 0x00000100
  1539. };
  1540. static const u32 godavari_golden_registers[] =
  1541. {
  1542. 0x55e4, 0xff607fff, 0xfc000100,
  1543. 0x6ed8, 0x00010101, 0x00010000,
  1544. 0x9830, 0xffffffff, 0x00000000,
  1545. 0x98302, 0xf00fffff, 0x00000400,
  1546. 0x6130, 0xffffffff, 0x00010000,
  1547. 0x5bb0, 0x000000f0, 0x00000070,
  1548. 0x5bc0, 0xf0311fff, 0x80300000,
  1549. 0x98f8, 0x73773777, 0x12010001,
  1550. 0x98fc, 0xffffffff, 0x00000010,
  1551. 0x8030, 0x00001f0f, 0x0000100a,
  1552. 0x2f48, 0x73773777, 0x12010001,
  1553. 0x2408, 0x000fffff, 0x000c007f,
  1554. 0x8a14, 0xf000003f, 0x00000007,
  1555. 0x8b24, 0xffffffff, 0x00ff0fff,
  1556. 0x30a04, 0x0000ff0f, 0x00000000,
  1557. 0x28a4c, 0x07ffffff, 0x06000000,
  1558. 0x4d8, 0x00000fff, 0x00000100,
  1559. 0xd014, 0x00010000, 0x00810001,
  1560. 0xd814, 0x00010000, 0x00810001,
  1561. 0x3e78, 0x00000001, 0x00000002,
  1562. 0xc768, 0x00000008, 0x00000008,
  1563. 0xc770, 0x00000f00, 0x00000800,
  1564. 0xc774, 0x00000f00, 0x00000800,
  1565. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1566. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1567. 0x8c00, 0x000000ff, 0x00000001,
  1568. 0x214f8, 0x01ff01ff, 0x00000002,
  1569. 0x21498, 0x007ff800, 0x00200000,
  1570. 0x2015c, 0xffffffff, 0x00000f40,
  1571. 0x88c4, 0x001f3ae3, 0x00000082,
  1572. 0x88d4, 0x0000001f, 0x00000010,
  1573. 0x30934, 0xffffffff, 0x00000000
  1574. };
  1575. static void cik_init_golden_registers(struct radeon_device *rdev)
  1576. {
  1577. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  1578. mutex_lock(&rdev->grbm_idx_mutex);
  1579. switch (rdev->family) {
  1580. case CHIP_BONAIRE:
  1581. radeon_program_register_sequence(rdev,
  1582. bonaire_mgcg_cgcg_init,
  1583. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1584. radeon_program_register_sequence(rdev,
  1585. bonaire_golden_registers,
  1586. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1587. radeon_program_register_sequence(rdev,
  1588. bonaire_golden_common_registers,
  1589. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1590. radeon_program_register_sequence(rdev,
  1591. bonaire_golden_spm_registers,
  1592. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1593. break;
  1594. case CHIP_KABINI:
  1595. radeon_program_register_sequence(rdev,
  1596. kalindi_mgcg_cgcg_init,
  1597. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1598. radeon_program_register_sequence(rdev,
  1599. kalindi_golden_registers,
  1600. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1601. radeon_program_register_sequence(rdev,
  1602. kalindi_golden_common_registers,
  1603. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1604. radeon_program_register_sequence(rdev,
  1605. kalindi_golden_spm_registers,
  1606. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1607. break;
  1608. case CHIP_MULLINS:
  1609. radeon_program_register_sequence(rdev,
  1610. kalindi_mgcg_cgcg_init,
  1611. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1612. radeon_program_register_sequence(rdev,
  1613. godavari_golden_registers,
  1614. (const u32)ARRAY_SIZE(godavari_golden_registers));
  1615. radeon_program_register_sequence(rdev,
  1616. kalindi_golden_common_registers,
  1617. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1618. radeon_program_register_sequence(rdev,
  1619. kalindi_golden_spm_registers,
  1620. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1621. break;
  1622. case CHIP_KAVERI:
  1623. radeon_program_register_sequence(rdev,
  1624. spectre_mgcg_cgcg_init,
  1625. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1626. radeon_program_register_sequence(rdev,
  1627. spectre_golden_registers,
  1628. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1629. radeon_program_register_sequence(rdev,
  1630. spectre_golden_common_registers,
  1631. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1632. radeon_program_register_sequence(rdev,
  1633. spectre_golden_spm_registers,
  1634. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1635. break;
  1636. case CHIP_HAWAII:
  1637. radeon_program_register_sequence(rdev,
  1638. hawaii_mgcg_cgcg_init,
  1639. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1640. radeon_program_register_sequence(rdev,
  1641. hawaii_golden_registers,
  1642. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1643. radeon_program_register_sequence(rdev,
  1644. hawaii_golden_common_registers,
  1645. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1646. radeon_program_register_sequence(rdev,
  1647. hawaii_golden_spm_registers,
  1648. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1649. break;
  1650. default:
  1651. break;
  1652. }
  1653. mutex_unlock(&rdev->grbm_idx_mutex);
  1654. }
  1655. /**
  1656. * cik_get_xclk - get the xclk
  1657. *
  1658. * @rdev: radeon_device pointer
  1659. *
  1660. * Returns the reference clock used by the gfx engine
  1661. * (CIK).
  1662. */
  1663. u32 cik_get_xclk(struct radeon_device *rdev)
  1664. {
  1665. u32 reference_clock = rdev->clock.spll.reference_freq;
  1666. if (rdev->flags & RADEON_IS_IGP) {
  1667. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1668. return reference_clock / 2;
  1669. } else {
  1670. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1671. return reference_clock / 4;
  1672. }
  1673. return reference_clock;
  1674. }
  1675. /**
  1676. * cik_mm_rdoorbell - read a doorbell dword
  1677. *
  1678. * @rdev: radeon_device pointer
  1679. * @index: doorbell index
  1680. *
  1681. * Returns the value in the doorbell aperture at the
  1682. * requested doorbell index (CIK).
  1683. */
  1684. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1685. {
  1686. if (index < rdev->doorbell.num_doorbells) {
  1687. return readl(rdev->doorbell.ptr + index);
  1688. } else {
  1689. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1690. return 0;
  1691. }
  1692. }
  1693. /**
  1694. * cik_mm_wdoorbell - write a doorbell dword
  1695. *
  1696. * @rdev: radeon_device pointer
  1697. * @index: doorbell index
  1698. * @v: value to write
  1699. *
  1700. * Writes @v to the doorbell aperture at the
  1701. * requested doorbell index (CIK).
  1702. */
  1703. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1704. {
  1705. if (index < rdev->doorbell.num_doorbells) {
  1706. writel(v, rdev->doorbell.ptr + index);
  1707. } else {
  1708. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1709. }
  1710. }
  1711. #define BONAIRE_IO_MC_REGS_SIZE 36
  1712. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1713. {
  1714. {0x00000070, 0x04400000},
  1715. {0x00000071, 0x80c01803},
  1716. {0x00000072, 0x00004004},
  1717. {0x00000073, 0x00000100},
  1718. {0x00000074, 0x00ff0000},
  1719. {0x00000075, 0x34000000},
  1720. {0x00000076, 0x08000014},
  1721. {0x00000077, 0x00cc08ec},
  1722. {0x00000078, 0x00000400},
  1723. {0x00000079, 0x00000000},
  1724. {0x0000007a, 0x04090000},
  1725. {0x0000007c, 0x00000000},
  1726. {0x0000007e, 0x4408a8e8},
  1727. {0x0000007f, 0x00000304},
  1728. {0x00000080, 0x00000000},
  1729. {0x00000082, 0x00000001},
  1730. {0x00000083, 0x00000002},
  1731. {0x00000084, 0xf3e4f400},
  1732. {0x00000085, 0x052024e3},
  1733. {0x00000087, 0x00000000},
  1734. {0x00000088, 0x01000000},
  1735. {0x0000008a, 0x1c0a0000},
  1736. {0x0000008b, 0xff010000},
  1737. {0x0000008d, 0xffffefff},
  1738. {0x0000008e, 0xfff3efff},
  1739. {0x0000008f, 0xfff3efbf},
  1740. {0x00000092, 0xf7ffffff},
  1741. {0x00000093, 0xffffff7f},
  1742. {0x00000095, 0x00101101},
  1743. {0x00000096, 0x00000fff},
  1744. {0x00000097, 0x00116fff},
  1745. {0x00000098, 0x60010000},
  1746. {0x00000099, 0x10010000},
  1747. {0x0000009a, 0x00006000},
  1748. {0x0000009b, 0x00001000},
  1749. {0x0000009f, 0x00b48000}
  1750. };
  1751. #define HAWAII_IO_MC_REGS_SIZE 22
  1752. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1753. {
  1754. {0x0000007d, 0x40000000},
  1755. {0x0000007e, 0x40180304},
  1756. {0x0000007f, 0x0000ff00},
  1757. {0x00000081, 0x00000000},
  1758. {0x00000083, 0x00000800},
  1759. {0x00000086, 0x00000000},
  1760. {0x00000087, 0x00000100},
  1761. {0x00000088, 0x00020100},
  1762. {0x00000089, 0x00000000},
  1763. {0x0000008b, 0x00040000},
  1764. {0x0000008c, 0x00000100},
  1765. {0x0000008e, 0xff010000},
  1766. {0x00000090, 0xffffefff},
  1767. {0x00000091, 0xfff3efff},
  1768. {0x00000092, 0xfff3efbf},
  1769. {0x00000093, 0xf7ffffff},
  1770. {0x00000094, 0xffffff7f},
  1771. {0x00000095, 0x00000fff},
  1772. {0x00000096, 0x00116fff},
  1773. {0x00000097, 0x60010000},
  1774. {0x00000098, 0x10010000},
  1775. {0x0000009f, 0x00c79000}
  1776. };
  1777. /**
  1778. * cik_srbm_select - select specific register instances
  1779. *
  1780. * @rdev: radeon_device pointer
  1781. * @me: selected ME (micro engine)
  1782. * @pipe: pipe
  1783. * @queue: queue
  1784. * @vmid: VMID
  1785. *
  1786. * Switches the currently active registers instances. Some
  1787. * registers are instanced per VMID, others are instanced per
  1788. * me/pipe/queue combination.
  1789. */
  1790. static void cik_srbm_select(struct radeon_device *rdev,
  1791. u32 me, u32 pipe, u32 queue, u32 vmid)
  1792. {
  1793. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1794. MEID(me & 0x3) |
  1795. VMID(vmid & 0xf) |
  1796. QUEUEID(queue & 0x7));
  1797. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1798. }
  1799. /* ucode loading */
  1800. /**
  1801. * ci_mc_load_microcode - load MC ucode into the hw
  1802. *
  1803. * @rdev: radeon_device pointer
  1804. *
  1805. * Load the GDDR MC ucode into the hw (CIK).
  1806. * Returns 0 on success, error on failure.
  1807. */
  1808. int ci_mc_load_microcode(struct radeon_device *rdev)
  1809. {
  1810. const __be32 *fw_data = NULL;
  1811. const __le32 *new_fw_data = NULL;
  1812. u32 running, tmp;
  1813. u32 *io_mc_regs = NULL;
  1814. const __le32 *new_io_mc_regs = NULL;
  1815. int i, regs_size, ucode_size;
  1816. if (!rdev->mc_fw)
  1817. return -EINVAL;
  1818. if (rdev->new_fw) {
  1819. const struct mc_firmware_header_v1_0 *hdr =
  1820. (const struct mc_firmware_header_v1_0 *)rdev->mc_fw->data;
  1821. radeon_ucode_print_mc_hdr(&hdr->header);
  1822. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  1823. new_io_mc_regs = (const __le32 *)
  1824. (rdev->mc_fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  1825. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1826. new_fw_data = (const __le32 *)
  1827. (rdev->mc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1828. } else {
  1829. ucode_size = rdev->mc_fw->size / 4;
  1830. switch (rdev->family) {
  1831. case CHIP_BONAIRE:
  1832. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1833. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1834. break;
  1835. case CHIP_HAWAII:
  1836. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1837. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1838. break;
  1839. default:
  1840. return -EINVAL;
  1841. }
  1842. fw_data = (const __be32 *)rdev->mc_fw->data;
  1843. }
  1844. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1845. if (running == 0) {
  1846. /* reset the engine and set to writable */
  1847. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1848. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1849. /* load mc io regs */
  1850. for (i = 0; i < regs_size; i++) {
  1851. if (rdev->new_fw) {
  1852. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  1853. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  1854. } else {
  1855. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1856. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1857. }
  1858. }
  1859. tmp = RREG32(MC_SEQ_MISC0);
  1860. if ((rdev->pdev->device == 0x6649) && ((tmp & 0xff00) == 0x5600)) {
  1861. WREG32(MC_SEQ_IO_DEBUG_INDEX, 5);
  1862. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x00000023);
  1863. WREG32(MC_SEQ_IO_DEBUG_INDEX, 9);
  1864. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x000001f0);
  1865. }
  1866. /* load the MC ucode */
  1867. for (i = 0; i < ucode_size; i++) {
  1868. if (rdev->new_fw)
  1869. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  1870. else
  1871. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1872. }
  1873. /* put the engine back into the active state */
  1874. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1875. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1876. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1877. /* wait for training to complete */
  1878. for (i = 0; i < rdev->usec_timeout; i++) {
  1879. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1880. break;
  1881. udelay(1);
  1882. }
  1883. for (i = 0; i < rdev->usec_timeout; i++) {
  1884. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1885. break;
  1886. udelay(1);
  1887. }
  1888. }
  1889. return 0;
  1890. }
  1891. /**
  1892. * cik_init_microcode - load ucode images from disk
  1893. *
  1894. * @rdev: radeon_device pointer
  1895. *
  1896. * Use the firmware interface to load the ucode images into
  1897. * the driver (not loaded into hw).
  1898. * Returns 0 on success, error on failure.
  1899. */
  1900. static int cik_init_microcode(struct radeon_device *rdev)
  1901. {
  1902. const char *chip_name;
  1903. const char *new_chip_name;
  1904. size_t pfp_req_size, me_req_size, ce_req_size,
  1905. mec_req_size, rlc_req_size, mc_req_size = 0,
  1906. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1907. char fw_name[30];
  1908. int new_fw = 0;
  1909. int err;
  1910. int num_fw;
  1911. bool new_smc = false;
  1912. DRM_DEBUG("\n");
  1913. switch (rdev->family) {
  1914. case CHIP_BONAIRE:
  1915. chip_name = "BONAIRE";
  1916. if ((rdev->pdev->revision == 0x80) ||
  1917. (rdev->pdev->revision == 0x81) ||
  1918. (rdev->pdev->device == 0x665f))
  1919. new_smc = true;
  1920. new_chip_name = "bonaire";
  1921. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1922. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1923. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1924. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1925. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1926. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1927. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1928. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1929. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1930. num_fw = 8;
  1931. break;
  1932. case CHIP_HAWAII:
  1933. chip_name = "HAWAII";
  1934. if (rdev->pdev->revision == 0x80)
  1935. new_smc = true;
  1936. new_chip_name = "hawaii";
  1937. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1938. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1939. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1940. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1941. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1942. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1943. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1944. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1945. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1946. num_fw = 8;
  1947. break;
  1948. case CHIP_KAVERI:
  1949. chip_name = "KAVERI";
  1950. new_chip_name = "kaveri";
  1951. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1952. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1953. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1954. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1955. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1956. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1957. num_fw = 7;
  1958. break;
  1959. case CHIP_KABINI:
  1960. chip_name = "KABINI";
  1961. new_chip_name = "kabini";
  1962. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1963. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1964. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1965. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1966. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1967. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1968. num_fw = 6;
  1969. break;
  1970. case CHIP_MULLINS:
  1971. chip_name = "MULLINS";
  1972. new_chip_name = "mullins";
  1973. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1974. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1975. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1976. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1977. rlc_req_size = ML_RLC_UCODE_SIZE * 4;
  1978. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1979. num_fw = 6;
  1980. break;
  1981. default: BUG();
  1982. }
  1983. DRM_INFO("Loading %s Microcode\n", new_chip_name);
  1984. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", new_chip_name);
  1985. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1986. if (err) {
  1987. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1988. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1989. if (err)
  1990. goto out;
  1991. if (rdev->pfp_fw->size != pfp_req_size) {
  1992. printk(KERN_ERR
  1993. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1994. rdev->pfp_fw->size, fw_name);
  1995. err = -EINVAL;
  1996. goto out;
  1997. }
  1998. } else {
  1999. err = radeon_ucode_validate(rdev->pfp_fw);
  2000. if (err) {
  2001. printk(KERN_ERR
  2002. "cik_fw: validation failed for firmware \"%s\"\n",
  2003. fw_name);
  2004. goto out;
  2005. } else {
  2006. new_fw++;
  2007. }
  2008. }
  2009. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", new_chip_name);
  2010. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2011. if (err) {
  2012. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2013. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2014. if (err)
  2015. goto out;
  2016. if (rdev->me_fw->size != me_req_size) {
  2017. printk(KERN_ERR
  2018. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2019. rdev->me_fw->size, fw_name);
  2020. err = -EINVAL;
  2021. }
  2022. } else {
  2023. err = radeon_ucode_validate(rdev->me_fw);
  2024. if (err) {
  2025. printk(KERN_ERR
  2026. "cik_fw: validation failed for firmware \"%s\"\n",
  2027. fw_name);
  2028. goto out;
  2029. } else {
  2030. new_fw++;
  2031. }
  2032. }
  2033. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", new_chip_name);
  2034. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  2035. if (err) {
  2036. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  2037. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  2038. if (err)
  2039. goto out;
  2040. if (rdev->ce_fw->size != ce_req_size) {
  2041. printk(KERN_ERR
  2042. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2043. rdev->ce_fw->size, fw_name);
  2044. err = -EINVAL;
  2045. }
  2046. } else {
  2047. err = radeon_ucode_validate(rdev->ce_fw);
  2048. if (err) {
  2049. printk(KERN_ERR
  2050. "cik_fw: validation failed for firmware \"%s\"\n",
  2051. fw_name);
  2052. goto out;
  2053. } else {
  2054. new_fw++;
  2055. }
  2056. }
  2057. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", new_chip_name);
  2058. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2059. if (err) {
  2060. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  2061. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2062. if (err)
  2063. goto out;
  2064. if (rdev->mec_fw->size != mec_req_size) {
  2065. printk(KERN_ERR
  2066. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2067. rdev->mec_fw->size, fw_name);
  2068. err = -EINVAL;
  2069. }
  2070. } else {
  2071. err = radeon_ucode_validate(rdev->mec_fw);
  2072. if (err) {
  2073. printk(KERN_ERR
  2074. "cik_fw: validation failed for firmware \"%s\"\n",
  2075. fw_name);
  2076. goto out;
  2077. } else {
  2078. new_fw++;
  2079. }
  2080. }
  2081. if (rdev->family == CHIP_KAVERI) {
  2082. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", new_chip_name);
  2083. err = request_firmware(&rdev->mec2_fw, fw_name, rdev->dev);
  2084. if (err) {
  2085. goto out;
  2086. } else {
  2087. err = radeon_ucode_validate(rdev->mec2_fw);
  2088. if (err) {
  2089. goto out;
  2090. } else {
  2091. new_fw++;
  2092. }
  2093. }
  2094. }
  2095. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", new_chip_name);
  2096. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2097. if (err) {
  2098. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  2099. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2100. if (err)
  2101. goto out;
  2102. if (rdev->rlc_fw->size != rlc_req_size) {
  2103. printk(KERN_ERR
  2104. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  2105. rdev->rlc_fw->size, fw_name);
  2106. err = -EINVAL;
  2107. }
  2108. } else {
  2109. err = radeon_ucode_validate(rdev->rlc_fw);
  2110. if (err) {
  2111. printk(KERN_ERR
  2112. "cik_fw: validation failed for firmware \"%s\"\n",
  2113. fw_name);
  2114. goto out;
  2115. } else {
  2116. new_fw++;
  2117. }
  2118. }
  2119. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", new_chip_name);
  2120. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2121. if (err) {
  2122. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  2123. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2124. if (err)
  2125. goto out;
  2126. if (rdev->sdma_fw->size != sdma_req_size) {
  2127. printk(KERN_ERR
  2128. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  2129. rdev->sdma_fw->size, fw_name);
  2130. err = -EINVAL;
  2131. }
  2132. } else {
  2133. err = radeon_ucode_validate(rdev->sdma_fw);
  2134. if (err) {
  2135. printk(KERN_ERR
  2136. "cik_fw: validation failed for firmware \"%s\"\n",
  2137. fw_name);
  2138. goto out;
  2139. } else {
  2140. new_fw++;
  2141. }
  2142. }
  2143. /* No SMC, MC ucode on APUs */
  2144. if (!(rdev->flags & RADEON_IS_IGP)) {
  2145. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", new_chip_name);
  2146. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2147. if (err) {
  2148. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  2149. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2150. if (err) {
  2151. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  2152. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2153. if (err)
  2154. goto out;
  2155. }
  2156. if ((rdev->mc_fw->size != mc_req_size) &&
  2157. (rdev->mc_fw->size != mc2_req_size)){
  2158. printk(KERN_ERR
  2159. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  2160. rdev->mc_fw->size, fw_name);
  2161. err = -EINVAL;
  2162. }
  2163. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  2164. } else {
  2165. err = radeon_ucode_validate(rdev->mc_fw);
  2166. if (err) {
  2167. printk(KERN_ERR
  2168. "cik_fw: validation failed for firmware \"%s\"\n",
  2169. fw_name);
  2170. goto out;
  2171. } else {
  2172. new_fw++;
  2173. }
  2174. }
  2175. if (new_smc)
  2176. snprintf(fw_name, sizeof(fw_name), "radeon/%s_k_smc.bin", new_chip_name);
  2177. else
  2178. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", new_chip_name);
  2179. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2180. if (err) {
  2181. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  2182. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2183. if (err) {
  2184. printk(KERN_ERR
  2185. "smc: error loading firmware \"%s\"\n",
  2186. fw_name);
  2187. release_firmware(rdev->smc_fw);
  2188. rdev->smc_fw = NULL;
  2189. err = 0;
  2190. } else if (rdev->smc_fw->size != smc_req_size) {
  2191. printk(KERN_ERR
  2192. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  2193. rdev->smc_fw->size, fw_name);
  2194. err = -EINVAL;
  2195. }
  2196. } else {
  2197. err = radeon_ucode_validate(rdev->smc_fw);
  2198. if (err) {
  2199. printk(KERN_ERR
  2200. "cik_fw: validation failed for firmware \"%s\"\n",
  2201. fw_name);
  2202. goto out;
  2203. } else {
  2204. new_fw++;
  2205. }
  2206. }
  2207. }
  2208. if (new_fw == 0) {
  2209. rdev->new_fw = false;
  2210. } else if (new_fw < num_fw) {
  2211. printk(KERN_ERR "ci_fw: mixing new and old firmware!\n");
  2212. err = -EINVAL;
  2213. } else {
  2214. rdev->new_fw = true;
  2215. }
  2216. out:
  2217. if (err) {
  2218. if (err != -EINVAL)
  2219. printk(KERN_ERR
  2220. "cik_cp: Failed to load firmware \"%s\"\n",
  2221. fw_name);
  2222. release_firmware(rdev->pfp_fw);
  2223. rdev->pfp_fw = NULL;
  2224. release_firmware(rdev->me_fw);
  2225. rdev->me_fw = NULL;
  2226. release_firmware(rdev->ce_fw);
  2227. rdev->ce_fw = NULL;
  2228. release_firmware(rdev->mec_fw);
  2229. rdev->mec_fw = NULL;
  2230. release_firmware(rdev->mec2_fw);
  2231. rdev->mec2_fw = NULL;
  2232. release_firmware(rdev->rlc_fw);
  2233. rdev->rlc_fw = NULL;
  2234. release_firmware(rdev->sdma_fw);
  2235. rdev->sdma_fw = NULL;
  2236. release_firmware(rdev->mc_fw);
  2237. rdev->mc_fw = NULL;
  2238. release_firmware(rdev->smc_fw);
  2239. rdev->smc_fw = NULL;
  2240. }
  2241. return err;
  2242. }
  2243. /*
  2244. * Core functions
  2245. */
  2246. /**
  2247. * cik_tiling_mode_table_init - init the hw tiling table
  2248. *
  2249. * @rdev: radeon_device pointer
  2250. *
  2251. * Starting with SI, the tiling setup is done globally in a
  2252. * set of 32 tiling modes. Rather than selecting each set of
  2253. * parameters per surface as on older asics, we just select
  2254. * which index in the tiling table we want to use, and the
  2255. * surface uses those parameters (CIK).
  2256. */
  2257. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  2258. {
  2259. u32 *tile = rdev->config.cik.tile_mode_array;
  2260. u32 *macrotile = rdev->config.cik.macrotile_mode_array;
  2261. const u32 num_tile_mode_states =
  2262. ARRAY_SIZE(rdev->config.cik.tile_mode_array);
  2263. const u32 num_secondary_tile_mode_states =
  2264. ARRAY_SIZE(rdev->config.cik.macrotile_mode_array);
  2265. u32 reg_offset, split_equal_to_row_size;
  2266. u32 num_pipe_configs;
  2267. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  2268. rdev->config.cik.max_shader_engines;
  2269. switch (rdev->config.cik.mem_row_size_in_kb) {
  2270. case 1:
  2271. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2272. break;
  2273. case 2:
  2274. default:
  2275. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2276. break;
  2277. case 4:
  2278. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2279. break;
  2280. }
  2281. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  2282. if (num_pipe_configs > 8)
  2283. num_pipe_configs = 16;
  2284. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2285. tile[reg_offset] = 0;
  2286. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2287. macrotile[reg_offset] = 0;
  2288. switch(num_pipe_configs) {
  2289. case 16:
  2290. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2292. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2293. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2294. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2296. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2297. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2298. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2300. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2301. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2302. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2304. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2306. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2308. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2309. TILE_SPLIT(split_equal_to_row_size));
  2310. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2313. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2314. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2315. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2317. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2318. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2319. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2320. TILE_SPLIT(split_equal_to_row_size));
  2321. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2322. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2323. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2326. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2328. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2330. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2332. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2333. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2334. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2336. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2341. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2343. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2344. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2345. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2347. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2349. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2351. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2352. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2353. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2354. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2355. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2356. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2358. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2360. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2362. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2363. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2364. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2366. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2368. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2369. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2370. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2371. NUM_BANKS(ADDR_SURF_16_BANK));
  2372. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2373. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2374. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2375. NUM_BANKS(ADDR_SURF_16_BANK));
  2376. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2377. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2378. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2379. NUM_BANKS(ADDR_SURF_16_BANK));
  2380. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2381. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2382. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2383. NUM_BANKS(ADDR_SURF_16_BANK));
  2384. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2385. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2386. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2387. NUM_BANKS(ADDR_SURF_8_BANK));
  2388. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2389. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2390. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2391. NUM_BANKS(ADDR_SURF_4_BANK));
  2392. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2393. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2394. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2395. NUM_BANKS(ADDR_SURF_2_BANK));
  2396. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2399. NUM_BANKS(ADDR_SURF_16_BANK));
  2400. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2403. NUM_BANKS(ADDR_SURF_16_BANK));
  2404. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2405. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2406. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2407. NUM_BANKS(ADDR_SURF_16_BANK));
  2408. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2411. NUM_BANKS(ADDR_SURF_8_BANK));
  2412. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2413. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2414. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2415. NUM_BANKS(ADDR_SURF_4_BANK));
  2416. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2419. NUM_BANKS(ADDR_SURF_2_BANK));
  2420. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2423. NUM_BANKS(ADDR_SURF_2_BANK));
  2424. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2425. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2426. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2427. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2428. break;
  2429. case 8:
  2430. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2431. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2432. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2433. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2434. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2435. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2436. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2437. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2438. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2439. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2440. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2441. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2442. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2443. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2445. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2446. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2447. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2448. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2449. TILE_SPLIT(split_equal_to_row_size));
  2450. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2451. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2453. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2455. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2456. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2457. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2458. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2459. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2460. TILE_SPLIT(split_equal_to_row_size));
  2461. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2462. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2463. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2464. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2465. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2466. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2467. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2468. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2470. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2471. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2472. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2474. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2475. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2476. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2478. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2479. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2480. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2481. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2483. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2484. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2485. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2487. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2488. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2489. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2491. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2492. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2493. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2495. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2496. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2497. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2498. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2500. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2501. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2502. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2503. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2504. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2506. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2508. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2511. NUM_BANKS(ADDR_SURF_16_BANK));
  2512. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2515. NUM_BANKS(ADDR_SURF_16_BANK));
  2516. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2519. NUM_BANKS(ADDR_SURF_16_BANK));
  2520. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2523. NUM_BANKS(ADDR_SURF_16_BANK));
  2524. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2527. NUM_BANKS(ADDR_SURF_8_BANK));
  2528. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2531. NUM_BANKS(ADDR_SURF_4_BANK));
  2532. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2533. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2534. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2535. NUM_BANKS(ADDR_SURF_2_BANK));
  2536. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2539. NUM_BANKS(ADDR_SURF_16_BANK));
  2540. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2543. NUM_BANKS(ADDR_SURF_16_BANK));
  2544. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2545. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2546. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2547. NUM_BANKS(ADDR_SURF_16_BANK));
  2548. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2551. NUM_BANKS(ADDR_SURF_16_BANK));
  2552. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2553. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2554. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2555. NUM_BANKS(ADDR_SURF_8_BANK));
  2556. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2557. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2558. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2559. NUM_BANKS(ADDR_SURF_4_BANK));
  2560. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2561. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2562. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2563. NUM_BANKS(ADDR_SURF_2_BANK));
  2564. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2565. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2566. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2567. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2568. break;
  2569. case 4:
  2570. if (num_rbs == 4) {
  2571. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2573. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2574. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2575. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2577. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2578. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2579. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2581. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2582. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2583. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2585. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2586. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2587. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2589. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2590. TILE_SPLIT(split_equal_to_row_size));
  2591. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2594. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2595. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2598. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. TILE_SPLIT(split_equal_to_row_size));
  2602. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2604. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2605. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2606. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2607. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2608. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2609. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2611. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2612. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2613. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2614. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2615. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2619. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2620. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2621. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2622. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2623. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2624. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2625. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2626. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2627. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2628. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2629. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2630. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2631. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2632. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2633. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2634. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2635. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2636. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2637. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2639. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2641. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2643. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2645. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2646. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2647. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2649. } else if (num_rbs < 4) {
  2650. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2652. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2653. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2654. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2656. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2657. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2658. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2660. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2661. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2662. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2664. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2665. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2666. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2668. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2669. TILE_SPLIT(split_equal_to_row_size));
  2670. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2672. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2673. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2674. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2675. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2677. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2678. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2679. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2680. TILE_SPLIT(split_equal_to_row_size));
  2681. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2682. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2683. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2684. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2686. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2688. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2689. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2690. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2692. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2693. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2694. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2696. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2698. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2701. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2702. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2704. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2705. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2707. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2708. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2709. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2711. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2712. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2713. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2714. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2715. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2716. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2717. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2718. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2720. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2721. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2722. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2724. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2726. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. }
  2729. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2732. NUM_BANKS(ADDR_SURF_16_BANK));
  2733. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2736. NUM_BANKS(ADDR_SURF_16_BANK));
  2737. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2740. NUM_BANKS(ADDR_SURF_16_BANK));
  2741. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2744. NUM_BANKS(ADDR_SURF_16_BANK));
  2745. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2748. NUM_BANKS(ADDR_SURF_16_BANK));
  2749. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2750. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2751. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2752. NUM_BANKS(ADDR_SURF_8_BANK));
  2753. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2756. NUM_BANKS(ADDR_SURF_4_BANK));
  2757. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2758. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2759. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2760. NUM_BANKS(ADDR_SURF_16_BANK));
  2761. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2764. NUM_BANKS(ADDR_SURF_16_BANK));
  2765. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2766. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2767. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2768. NUM_BANKS(ADDR_SURF_16_BANK));
  2769. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2770. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2771. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2772. NUM_BANKS(ADDR_SURF_16_BANK));
  2773. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2774. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2775. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2776. NUM_BANKS(ADDR_SURF_16_BANK));
  2777. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2778. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2779. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2780. NUM_BANKS(ADDR_SURF_8_BANK));
  2781. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2782. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2783. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2784. NUM_BANKS(ADDR_SURF_4_BANK));
  2785. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2786. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2787. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2788. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2789. break;
  2790. case 2:
  2791. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2793. PIPE_CONFIG(ADDR_SURF_P2) |
  2794. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2795. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2797. PIPE_CONFIG(ADDR_SURF_P2) |
  2798. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2799. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2800. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2801. PIPE_CONFIG(ADDR_SURF_P2) |
  2802. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2803. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2804. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2805. PIPE_CONFIG(ADDR_SURF_P2) |
  2806. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2807. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2809. PIPE_CONFIG(ADDR_SURF_P2) |
  2810. TILE_SPLIT(split_equal_to_row_size));
  2811. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2812. PIPE_CONFIG(ADDR_SURF_P2) |
  2813. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2814. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2816. PIPE_CONFIG(ADDR_SURF_P2) |
  2817. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2818. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2820. PIPE_CONFIG(ADDR_SURF_P2) |
  2821. TILE_SPLIT(split_equal_to_row_size));
  2822. tile[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2823. PIPE_CONFIG(ADDR_SURF_P2);
  2824. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2825. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2826. PIPE_CONFIG(ADDR_SURF_P2));
  2827. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2829. PIPE_CONFIG(ADDR_SURF_P2) |
  2830. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2831. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2833. PIPE_CONFIG(ADDR_SURF_P2) |
  2834. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2835. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2837. PIPE_CONFIG(ADDR_SURF_P2) |
  2838. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2839. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2840. PIPE_CONFIG(ADDR_SURF_P2) |
  2841. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2842. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2844. PIPE_CONFIG(ADDR_SURF_P2) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2846. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2847. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2848. PIPE_CONFIG(ADDR_SURF_P2) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2850. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2851. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2852. PIPE_CONFIG(ADDR_SURF_P2) |
  2853. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2854. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2855. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2856. PIPE_CONFIG(ADDR_SURF_P2));
  2857. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2859. PIPE_CONFIG(ADDR_SURF_P2) |
  2860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2861. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2863. PIPE_CONFIG(ADDR_SURF_P2) |
  2864. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2865. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2869. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2870. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2871. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2872. NUM_BANKS(ADDR_SURF_16_BANK));
  2873. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2874. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2875. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2876. NUM_BANKS(ADDR_SURF_16_BANK));
  2877. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2878. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2879. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2880. NUM_BANKS(ADDR_SURF_16_BANK));
  2881. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2882. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2883. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2884. NUM_BANKS(ADDR_SURF_16_BANK));
  2885. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2888. NUM_BANKS(ADDR_SURF_16_BANK));
  2889. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2890. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2891. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2892. NUM_BANKS(ADDR_SURF_16_BANK));
  2893. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2894. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2895. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2896. NUM_BANKS(ADDR_SURF_8_BANK));
  2897. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2900. NUM_BANKS(ADDR_SURF_16_BANK));
  2901. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2904. NUM_BANKS(ADDR_SURF_16_BANK));
  2905. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2906. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2907. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2908. NUM_BANKS(ADDR_SURF_16_BANK));
  2909. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2912. NUM_BANKS(ADDR_SURF_16_BANK));
  2913. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2914. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2915. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2916. NUM_BANKS(ADDR_SURF_16_BANK));
  2917. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2918. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2919. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2920. NUM_BANKS(ADDR_SURF_16_BANK));
  2921. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2922. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2923. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2924. NUM_BANKS(ADDR_SURF_8_BANK));
  2925. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2926. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2927. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2928. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2929. break;
  2930. default:
  2931. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2932. }
  2933. }
  2934. /**
  2935. * cik_select_se_sh - select which SE, SH to address
  2936. *
  2937. * @rdev: radeon_device pointer
  2938. * @se_num: shader engine to address
  2939. * @sh_num: sh block to address
  2940. *
  2941. * Select which SE, SH combinations to address. Certain
  2942. * registers are instanced per SE or SH. 0xffffffff means
  2943. * broadcast to all SEs or SHs (CIK).
  2944. */
  2945. static void cik_select_se_sh(struct radeon_device *rdev,
  2946. u32 se_num, u32 sh_num)
  2947. {
  2948. u32 data = INSTANCE_BROADCAST_WRITES;
  2949. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2950. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2951. else if (se_num == 0xffffffff)
  2952. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2953. else if (sh_num == 0xffffffff)
  2954. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2955. else
  2956. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2957. WREG32(GRBM_GFX_INDEX, data);
  2958. }
  2959. /**
  2960. * cik_create_bitmask - create a bitmask
  2961. *
  2962. * @bit_width: length of the mask
  2963. *
  2964. * create a variable length bit mask (CIK).
  2965. * Returns the bitmask.
  2966. */
  2967. static u32 cik_create_bitmask(u32 bit_width)
  2968. {
  2969. u32 i, mask = 0;
  2970. for (i = 0; i < bit_width; i++) {
  2971. mask <<= 1;
  2972. mask |= 1;
  2973. }
  2974. return mask;
  2975. }
  2976. /**
  2977. * cik_get_rb_disabled - computes the mask of disabled RBs
  2978. *
  2979. * @rdev: radeon_device pointer
  2980. * @max_rb_num: max RBs (render backends) for the asic
  2981. * @se_num: number of SEs (shader engines) for the asic
  2982. * @sh_per_se: number of SH blocks per SE for the asic
  2983. *
  2984. * Calculates the bitmask of disabled RBs (CIK).
  2985. * Returns the disabled RB bitmask.
  2986. */
  2987. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2988. u32 max_rb_num_per_se,
  2989. u32 sh_per_se)
  2990. {
  2991. u32 data, mask;
  2992. data = RREG32(CC_RB_BACKEND_DISABLE);
  2993. if (data & 1)
  2994. data &= BACKEND_DISABLE_MASK;
  2995. else
  2996. data = 0;
  2997. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2998. data >>= BACKEND_DISABLE_SHIFT;
  2999. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  3000. return data & mask;
  3001. }
  3002. /**
  3003. * cik_setup_rb - setup the RBs on the asic
  3004. *
  3005. * @rdev: radeon_device pointer
  3006. * @se_num: number of SEs (shader engines) for the asic
  3007. * @sh_per_se: number of SH blocks per SE for the asic
  3008. * @max_rb_num: max RBs (render backends) for the asic
  3009. *
  3010. * Configures per-SE/SH RB registers (CIK).
  3011. */
  3012. static void cik_setup_rb(struct radeon_device *rdev,
  3013. u32 se_num, u32 sh_per_se,
  3014. u32 max_rb_num_per_se)
  3015. {
  3016. int i, j;
  3017. u32 data, mask;
  3018. u32 disabled_rbs = 0;
  3019. u32 enabled_rbs = 0;
  3020. mutex_lock(&rdev->grbm_idx_mutex);
  3021. for (i = 0; i < se_num; i++) {
  3022. for (j = 0; j < sh_per_se; j++) {
  3023. cik_select_se_sh(rdev, i, j);
  3024. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3025. if (rdev->family == CHIP_HAWAII)
  3026. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3027. else
  3028. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3029. }
  3030. }
  3031. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3032. mutex_unlock(&rdev->grbm_idx_mutex);
  3033. mask = 1;
  3034. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3035. if (!(disabled_rbs & mask))
  3036. enabled_rbs |= mask;
  3037. mask <<= 1;
  3038. }
  3039. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3040. mutex_lock(&rdev->grbm_idx_mutex);
  3041. for (i = 0; i < se_num; i++) {
  3042. cik_select_se_sh(rdev, i, 0xffffffff);
  3043. data = 0;
  3044. for (j = 0; j < sh_per_se; j++) {
  3045. switch (enabled_rbs & 3) {
  3046. case 0:
  3047. if (j == 0)
  3048. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3049. else
  3050. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3051. break;
  3052. case 1:
  3053. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3054. break;
  3055. case 2:
  3056. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3057. break;
  3058. case 3:
  3059. default:
  3060. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3061. break;
  3062. }
  3063. enabled_rbs >>= 2;
  3064. }
  3065. WREG32(PA_SC_RASTER_CONFIG, data);
  3066. }
  3067. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3068. mutex_unlock(&rdev->grbm_idx_mutex);
  3069. }
  3070. /**
  3071. * cik_gpu_init - setup the 3D engine
  3072. *
  3073. * @rdev: radeon_device pointer
  3074. *
  3075. * Configures the 3D engine and tiling configuration
  3076. * registers so that the 3D engine is usable.
  3077. */
  3078. static void cik_gpu_init(struct radeon_device *rdev)
  3079. {
  3080. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3081. u32 mc_shared_chmap, mc_arb_ramcfg;
  3082. u32 hdp_host_path_cntl;
  3083. u32 tmp;
  3084. int i, j;
  3085. switch (rdev->family) {
  3086. case CHIP_BONAIRE:
  3087. rdev->config.cik.max_shader_engines = 2;
  3088. rdev->config.cik.max_tile_pipes = 4;
  3089. rdev->config.cik.max_cu_per_sh = 7;
  3090. rdev->config.cik.max_sh_per_se = 1;
  3091. rdev->config.cik.max_backends_per_se = 2;
  3092. rdev->config.cik.max_texture_channel_caches = 4;
  3093. rdev->config.cik.max_gprs = 256;
  3094. rdev->config.cik.max_gs_threads = 32;
  3095. rdev->config.cik.max_hw_contexts = 8;
  3096. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3097. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3098. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3099. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3100. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3101. break;
  3102. case CHIP_HAWAII:
  3103. rdev->config.cik.max_shader_engines = 4;
  3104. rdev->config.cik.max_tile_pipes = 16;
  3105. rdev->config.cik.max_cu_per_sh = 11;
  3106. rdev->config.cik.max_sh_per_se = 1;
  3107. rdev->config.cik.max_backends_per_se = 4;
  3108. rdev->config.cik.max_texture_channel_caches = 16;
  3109. rdev->config.cik.max_gprs = 256;
  3110. rdev->config.cik.max_gs_threads = 32;
  3111. rdev->config.cik.max_hw_contexts = 8;
  3112. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3113. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3114. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3115. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3116. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3117. break;
  3118. case CHIP_KAVERI:
  3119. rdev->config.cik.max_shader_engines = 1;
  3120. rdev->config.cik.max_tile_pipes = 4;
  3121. if ((rdev->pdev->device == 0x1304) ||
  3122. (rdev->pdev->device == 0x1305) ||
  3123. (rdev->pdev->device == 0x130C) ||
  3124. (rdev->pdev->device == 0x130F) ||
  3125. (rdev->pdev->device == 0x1310) ||
  3126. (rdev->pdev->device == 0x1311) ||
  3127. (rdev->pdev->device == 0x131C)) {
  3128. rdev->config.cik.max_cu_per_sh = 8;
  3129. rdev->config.cik.max_backends_per_se = 2;
  3130. } else if ((rdev->pdev->device == 0x1309) ||
  3131. (rdev->pdev->device == 0x130A) ||
  3132. (rdev->pdev->device == 0x130D) ||
  3133. (rdev->pdev->device == 0x1313) ||
  3134. (rdev->pdev->device == 0x131D)) {
  3135. rdev->config.cik.max_cu_per_sh = 6;
  3136. rdev->config.cik.max_backends_per_se = 2;
  3137. } else if ((rdev->pdev->device == 0x1306) ||
  3138. (rdev->pdev->device == 0x1307) ||
  3139. (rdev->pdev->device == 0x130B) ||
  3140. (rdev->pdev->device == 0x130E) ||
  3141. (rdev->pdev->device == 0x1315) ||
  3142. (rdev->pdev->device == 0x1318) ||
  3143. (rdev->pdev->device == 0x131B)) {
  3144. rdev->config.cik.max_cu_per_sh = 4;
  3145. rdev->config.cik.max_backends_per_se = 1;
  3146. } else {
  3147. rdev->config.cik.max_cu_per_sh = 3;
  3148. rdev->config.cik.max_backends_per_se = 1;
  3149. }
  3150. rdev->config.cik.max_sh_per_se = 1;
  3151. rdev->config.cik.max_texture_channel_caches = 4;
  3152. rdev->config.cik.max_gprs = 256;
  3153. rdev->config.cik.max_gs_threads = 16;
  3154. rdev->config.cik.max_hw_contexts = 8;
  3155. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3156. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3157. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3158. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3159. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3160. break;
  3161. case CHIP_KABINI:
  3162. case CHIP_MULLINS:
  3163. default:
  3164. rdev->config.cik.max_shader_engines = 1;
  3165. rdev->config.cik.max_tile_pipes = 2;
  3166. rdev->config.cik.max_cu_per_sh = 2;
  3167. rdev->config.cik.max_sh_per_se = 1;
  3168. rdev->config.cik.max_backends_per_se = 1;
  3169. rdev->config.cik.max_texture_channel_caches = 2;
  3170. rdev->config.cik.max_gprs = 256;
  3171. rdev->config.cik.max_gs_threads = 16;
  3172. rdev->config.cik.max_hw_contexts = 8;
  3173. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3174. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3175. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3176. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3177. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3178. break;
  3179. }
  3180. /* Initialize HDP */
  3181. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3182. WREG32((0x2c14 + j), 0x00000000);
  3183. WREG32((0x2c18 + j), 0x00000000);
  3184. WREG32((0x2c1c + j), 0x00000000);
  3185. WREG32((0x2c20 + j), 0x00000000);
  3186. WREG32((0x2c24 + j), 0x00000000);
  3187. }
  3188. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3189. WREG32(SRBM_INT_CNTL, 0x1);
  3190. WREG32(SRBM_INT_ACK, 0x1);
  3191. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3192. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3193. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3194. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3195. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3196. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3197. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3198. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3199. rdev->config.cik.mem_row_size_in_kb = 4;
  3200. /* XXX use MC settings? */
  3201. rdev->config.cik.shader_engine_tile_size = 32;
  3202. rdev->config.cik.num_gpus = 1;
  3203. rdev->config.cik.multi_gpu_tile_size = 64;
  3204. /* fix up row size */
  3205. gb_addr_config &= ~ROW_SIZE_MASK;
  3206. switch (rdev->config.cik.mem_row_size_in_kb) {
  3207. case 1:
  3208. default:
  3209. gb_addr_config |= ROW_SIZE(0);
  3210. break;
  3211. case 2:
  3212. gb_addr_config |= ROW_SIZE(1);
  3213. break;
  3214. case 4:
  3215. gb_addr_config |= ROW_SIZE(2);
  3216. break;
  3217. }
  3218. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3219. * not have bank info, so create a custom tiling dword.
  3220. * bits 3:0 num_pipes
  3221. * bits 7:4 num_banks
  3222. * bits 11:8 group_size
  3223. * bits 15:12 row_size
  3224. */
  3225. rdev->config.cik.tile_config = 0;
  3226. switch (rdev->config.cik.num_tile_pipes) {
  3227. case 1:
  3228. rdev->config.cik.tile_config |= (0 << 0);
  3229. break;
  3230. case 2:
  3231. rdev->config.cik.tile_config |= (1 << 0);
  3232. break;
  3233. case 4:
  3234. rdev->config.cik.tile_config |= (2 << 0);
  3235. break;
  3236. case 8:
  3237. default:
  3238. /* XXX what about 12? */
  3239. rdev->config.cik.tile_config |= (3 << 0);
  3240. break;
  3241. }
  3242. rdev->config.cik.tile_config |=
  3243. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3244. rdev->config.cik.tile_config |=
  3245. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3246. rdev->config.cik.tile_config |=
  3247. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3248. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3249. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3250. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3251. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3252. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3253. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3254. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3255. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3256. cik_tiling_mode_table_init(rdev);
  3257. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3258. rdev->config.cik.max_sh_per_se,
  3259. rdev->config.cik.max_backends_per_se);
  3260. rdev->config.cik.active_cus = 0;
  3261. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3262. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3263. rdev->config.cik.active_cus +=
  3264. hweight32(cik_get_cu_active_bitmap(rdev, i, j));
  3265. }
  3266. }
  3267. /* set HW defaults for 3D engine */
  3268. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3269. mutex_lock(&rdev->grbm_idx_mutex);
  3270. /*
  3271. * making sure that the following register writes will be broadcasted
  3272. * to all the shaders
  3273. */
  3274. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3275. WREG32(SX_DEBUG_1, 0x20);
  3276. WREG32(TA_CNTL_AUX, 0x00010000);
  3277. tmp = RREG32(SPI_CONFIG_CNTL);
  3278. tmp |= 0x03000000;
  3279. WREG32(SPI_CONFIG_CNTL, tmp);
  3280. WREG32(SQ_CONFIG, 1);
  3281. WREG32(DB_DEBUG, 0);
  3282. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3283. tmp |= 0x00000400;
  3284. WREG32(DB_DEBUG2, tmp);
  3285. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3286. tmp |= 0x00020200;
  3287. WREG32(DB_DEBUG3, tmp);
  3288. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3289. tmp |= 0x00018208;
  3290. WREG32(CB_HW_CONTROL, tmp);
  3291. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3292. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3293. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3294. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3295. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3296. WREG32(VGT_NUM_INSTANCES, 1);
  3297. WREG32(CP_PERFMON_CNTL, 0);
  3298. WREG32(SQ_CONFIG, 0);
  3299. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3300. FORCE_EOV_MAX_REZ_CNT(255)));
  3301. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3302. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3303. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3304. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3305. tmp = RREG32(HDP_MISC_CNTL);
  3306. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3307. WREG32(HDP_MISC_CNTL, tmp);
  3308. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3309. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3310. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3311. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3312. mutex_unlock(&rdev->grbm_idx_mutex);
  3313. udelay(50);
  3314. }
  3315. /*
  3316. * GPU scratch registers helpers function.
  3317. */
  3318. /**
  3319. * cik_scratch_init - setup driver info for CP scratch regs
  3320. *
  3321. * @rdev: radeon_device pointer
  3322. *
  3323. * Set up the number and offset of the CP scratch registers.
  3324. * NOTE: use of CP scratch registers is a legacy inferface and
  3325. * is not used by default on newer asics (r6xx+). On newer asics,
  3326. * memory buffers are used for fences rather than scratch regs.
  3327. */
  3328. static void cik_scratch_init(struct radeon_device *rdev)
  3329. {
  3330. int i;
  3331. rdev->scratch.num_reg = 7;
  3332. rdev->scratch.reg_base = SCRATCH_REG0;
  3333. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3334. rdev->scratch.free[i] = true;
  3335. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3336. }
  3337. }
  3338. /**
  3339. * cik_ring_test - basic gfx ring test
  3340. *
  3341. * @rdev: radeon_device pointer
  3342. * @ring: radeon_ring structure holding ring information
  3343. *
  3344. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3345. * Provides a basic gfx ring test to verify that the ring is working.
  3346. * Used by cik_cp_gfx_resume();
  3347. * Returns 0 on success, error on failure.
  3348. */
  3349. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3350. {
  3351. uint32_t scratch;
  3352. uint32_t tmp = 0;
  3353. unsigned i;
  3354. int r;
  3355. r = radeon_scratch_get(rdev, &scratch);
  3356. if (r) {
  3357. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3358. return r;
  3359. }
  3360. WREG32(scratch, 0xCAFEDEAD);
  3361. r = radeon_ring_lock(rdev, ring, 3);
  3362. if (r) {
  3363. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3364. radeon_scratch_free(rdev, scratch);
  3365. return r;
  3366. }
  3367. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3368. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3369. radeon_ring_write(ring, 0xDEADBEEF);
  3370. radeon_ring_unlock_commit(rdev, ring, false);
  3371. for (i = 0; i < rdev->usec_timeout; i++) {
  3372. tmp = RREG32(scratch);
  3373. if (tmp == 0xDEADBEEF)
  3374. break;
  3375. DRM_UDELAY(1);
  3376. }
  3377. if (i < rdev->usec_timeout) {
  3378. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3379. } else {
  3380. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3381. ring->idx, scratch, tmp);
  3382. r = -EINVAL;
  3383. }
  3384. radeon_scratch_free(rdev, scratch);
  3385. return r;
  3386. }
  3387. /**
  3388. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3389. *
  3390. * @rdev: radeon_device pointer
  3391. * @ridx: radeon ring index
  3392. *
  3393. * Emits an hdp flush on the cp.
  3394. */
  3395. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3396. int ridx)
  3397. {
  3398. struct radeon_ring *ring = &rdev->ring[ridx];
  3399. u32 ref_and_mask;
  3400. switch (ring->idx) {
  3401. case CAYMAN_RING_TYPE_CP1_INDEX:
  3402. case CAYMAN_RING_TYPE_CP2_INDEX:
  3403. default:
  3404. switch (ring->me) {
  3405. case 0:
  3406. ref_and_mask = CP2 << ring->pipe;
  3407. break;
  3408. case 1:
  3409. ref_and_mask = CP6 << ring->pipe;
  3410. break;
  3411. default:
  3412. return;
  3413. }
  3414. break;
  3415. case RADEON_RING_TYPE_GFX_INDEX:
  3416. ref_and_mask = CP0;
  3417. break;
  3418. }
  3419. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3420. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3421. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3422. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3423. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3424. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3425. radeon_ring_write(ring, ref_and_mask);
  3426. radeon_ring_write(ring, ref_and_mask);
  3427. radeon_ring_write(ring, 0x20); /* poll interval */
  3428. }
  3429. /**
  3430. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3431. *
  3432. * @rdev: radeon_device pointer
  3433. * @fence: radeon fence object
  3434. *
  3435. * Emits a fence sequnce number on the gfx ring and flushes
  3436. * GPU caches.
  3437. */
  3438. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3439. struct radeon_fence *fence)
  3440. {
  3441. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3442. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3443. /* Workaround for cache flush problems. First send a dummy EOP
  3444. * event down the pipe with seq one below.
  3445. */
  3446. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3447. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3448. EOP_TC_ACTION_EN |
  3449. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3450. EVENT_INDEX(5)));
  3451. radeon_ring_write(ring, addr & 0xfffffffc);
  3452. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3453. DATA_SEL(1) | INT_SEL(0));
  3454. radeon_ring_write(ring, fence->seq - 1);
  3455. radeon_ring_write(ring, 0);
  3456. /* Then send the real EOP event down the pipe. */
  3457. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3458. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3459. EOP_TC_ACTION_EN |
  3460. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3461. EVENT_INDEX(5)));
  3462. radeon_ring_write(ring, addr & 0xfffffffc);
  3463. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3464. radeon_ring_write(ring, fence->seq);
  3465. radeon_ring_write(ring, 0);
  3466. }
  3467. /**
  3468. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3469. *
  3470. * @rdev: radeon_device pointer
  3471. * @fence: radeon fence object
  3472. *
  3473. * Emits a fence sequnce number on the compute ring and flushes
  3474. * GPU caches.
  3475. */
  3476. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3477. struct radeon_fence *fence)
  3478. {
  3479. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3480. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3481. /* RELEASE_MEM - flush caches, send int */
  3482. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3483. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3484. EOP_TC_ACTION_EN |
  3485. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3486. EVENT_INDEX(5)));
  3487. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3488. radeon_ring_write(ring, addr & 0xfffffffc);
  3489. radeon_ring_write(ring, upper_32_bits(addr));
  3490. radeon_ring_write(ring, fence->seq);
  3491. radeon_ring_write(ring, 0);
  3492. }
  3493. /**
  3494. * cik_semaphore_ring_emit - emit a semaphore on the CP ring
  3495. *
  3496. * @rdev: radeon_device pointer
  3497. * @ring: radeon ring buffer object
  3498. * @semaphore: radeon semaphore object
  3499. * @emit_wait: Is this a sempahore wait?
  3500. *
  3501. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3502. * from running ahead of semaphore waits.
  3503. */
  3504. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3505. struct radeon_ring *ring,
  3506. struct radeon_semaphore *semaphore,
  3507. bool emit_wait)
  3508. {
  3509. uint64_t addr = semaphore->gpu_addr;
  3510. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3511. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3512. radeon_ring_write(ring, lower_32_bits(addr));
  3513. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3514. if (emit_wait && ring->idx == RADEON_RING_TYPE_GFX_INDEX) {
  3515. /* Prevent the PFP from running ahead of the semaphore wait */
  3516. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3517. radeon_ring_write(ring, 0x0);
  3518. }
  3519. return true;
  3520. }
  3521. /**
  3522. * cik_copy_cpdma - copy pages using the CP DMA engine
  3523. *
  3524. * @rdev: radeon_device pointer
  3525. * @src_offset: src GPU address
  3526. * @dst_offset: dst GPU address
  3527. * @num_gpu_pages: number of GPU pages to xfer
  3528. * @resv: reservation object to sync to
  3529. *
  3530. * Copy GPU paging using the CP DMA engine (CIK+).
  3531. * Used by the radeon ttm implementation to move pages if
  3532. * registered as the asic copy callback.
  3533. */
  3534. struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
  3535. uint64_t src_offset, uint64_t dst_offset,
  3536. unsigned num_gpu_pages,
  3537. struct reservation_object *resv)
  3538. {
  3539. struct radeon_fence *fence;
  3540. struct radeon_sync sync;
  3541. int ring_index = rdev->asic->copy.blit_ring_index;
  3542. struct radeon_ring *ring = &rdev->ring[ring_index];
  3543. u32 size_in_bytes, cur_size_in_bytes, control;
  3544. int i, num_loops;
  3545. int r = 0;
  3546. radeon_sync_create(&sync);
  3547. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3548. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3549. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3550. if (r) {
  3551. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3552. radeon_sync_free(rdev, &sync, NULL);
  3553. return ERR_PTR(r);
  3554. }
  3555. radeon_sync_resv(rdev, &sync, resv, false);
  3556. radeon_sync_rings(rdev, &sync, ring->idx);
  3557. for (i = 0; i < num_loops; i++) {
  3558. cur_size_in_bytes = size_in_bytes;
  3559. if (cur_size_in_bytes > 0x1fffff)
  3560. cur_size_in_bytes = 0x1fffff;
  3561. size_in_bytes -= cur_size_in_bytes;
  3562. control = 0;
  3563. if (size_in_bytes == 0)
  3564. control |= PACKET3_DMA_DATA_CP_SYNC;
  3565. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3566. radeon_ring_write(ring, control);
  3567. radeon_ring_write(ring, lower_32_bits(src_offset));
  3568. radeon_ring_write(ring, upper_32_bits(src_offset));
  3569. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3570. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3571. radeon_ring_write(ring, cur_size_in_bytes);
  3572. src_offset += cur_size_in_bytes;
  3573. dst_offset += cur_size_in_bytes;
  3574. }
  3575. r = radeon_fence_emit(rdev, &fence, ring->idx);
  3576. if (r) {
  3577. radeon_ring_unlock_undo(rdev, ring);
  3578. radeon_sync_free(rdev, &sync, NULL);
  3579. return ERR_PTR(r);
  3580. }
  3581. radeon_ring_unlock_commit(rdev, ring, false);
  3582. radeon_sync_free(rdev, &sync, fence);
  3583. return fence;
  3584. }
  3585. /*
  3586. * IB stuff
  3587. */
  3588. /**
  3589. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3590. *
  3591. * @rdev: radeon_device pointer
  3592. * @ib: radeon indirect buffer object
  3593. *
  3594. * Emits a DE (drawing engine) or CE (constant engine) IB
  3595. * on the gfx ring. IBs are usually generated by userspace
  3596. * acceleration drivers and submitted to the kernel for
  3597. * scheduling on the ring. This function schedules the IB
  3598. * on the gfx ring for execution by the GPU.
  3599. */
  3600. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3601. {
  3602. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3603. unsigned vm_id = ib->vm ? ib->vm->ids[ib->ring].id : 0;
  3604. u32 header, control = INDIRECT_BUFFER_VALID;
  3605. if (ib->is_const_ib) {
  3606. /* set switch buffer packet before const IB */
  3607. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3608. radeon_ring_write(ring, 0);
  3609. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3610. } else {
  3611. u32 next_rptr;
  3612. if (ring->rptr_save_reg) {
  3613. next_rptr = ring->wptr + 3 + 4;
  3614. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3615. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3616. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3617. radeon_ring_write(ring, next_rptr);
  3618. } else if (rdev->wb.enabled) {
  3619. next_rptr = ring->wptr + 5 + 4;
  3620. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3621. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3622. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3623. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3624. radeon_ring_write(ring, next_rptr);
  3625. }
  3626. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3627. }
  3628. control |= ib->length_dw | (vm_id << 24);
  3629. radeon_ring_write(ring, header);
  3630. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFFC));
  3631. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3632. radeon_ring_write(ring, control);
  3633. }
  3634. /**
  3635. * cik_ib_test - basic gfx ring IB test
  3636. *
  3637. * @rdev: radeon_device pointer
  3638. * @ring: radeon_ring structure holding ring information
  3639. *
  3640. * Allocate an IB and execute it on the gfx ring (CIK).
  3641. * Provides a basic gfx ring test to verify that IBs are working.
  3642. * Returns 0 on success, error on failure.
  3643. */
  3644. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3645. {
  3646. struct radeon_ib ib;
  3647. uint32_t scratch;
  3648. uint32_t tmp = 0;
  3649. unsigned i;
  3650. int r;
  3651. r = radeon_scratch_get(rdev, &scratch);
  3652. if (r) {
  3653. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3654. return r;
  3655. }
  3656. WREG32(scratch, 0xCAFEDEAD);
  3657. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3658. if (r) {
  3659. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3660. radeon_scratch_free(rdev, scratch);
  3661. return r;
  3662. }
  3663. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3664. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3665. ib.ptr[2] = 0xDEADBEEF;
  3666. ib.length_dw = 3;
  3667. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3668. if (r) {
  3669. radeon_scratch_free(rdev, scratch);
  3670. radeon_ib_free(rdev, &ib);
  3671. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3672. return r;
  3673. }
  3674. r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
  3675. RADEON_USEC_IB_TEST_TIMEOUT));
  3676. if (r < 0) {
  3677. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3678. radeon_scratch_free(rdev, scratch);
  3679. radeon_ib_free(rdev, &ib);
  3680. return r;
  3681. } else if (r == 0) {
  3682. DRM_ERROR("radeon: fence wait timed out.\n");
  3683. radeon_scratch_free(rdev, scratch);
  3684. radeon_ib_free(rdev, &ib);
  3685. return -ETIMEDOUT;
  3686. }
  3687. r = 0;
  3688. for (i = 0; i < rdev->usec_timeout; i++) {
  3689. tmp = RREG32(scratch);
  3690. if (tmp == 0xDEADBEEF)
  3691. break;
  3692. DRM_UDELAY(1);
  3693. }
  3694. if (i < rdev->usec_timeout) {
  3695. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3696. } else {
  3697. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3698. scratch, tmp);
  3699. r = -EINVAL;
  3700. }
  3701. radeon_scratch_free(rdev, scratch);
  3702. radeon_ib_free(rdev, &ib);
  3703. return r;
  3704. }
  3705. /*
  3706. * CP.
  3707. * On CIK, gfx and compute now have independant command processors.
  3708. *
  3709. * GFX
  3710. * Gfx consists of a single ring and can process both gfx jobs and
  3711. * compute jobs. The gfx CP consists of three microengines (ME):
  3712. * PFP - Pre-Fetch Parser
  3713. * ME - Micro Engine
  3714. * CE - Constant Engine
  3715. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3716. * The CE is an asynchronous engine used for updating buffer desciptors
  3717. * used by the DE so that they can be loaded into cache in parallel
  3718. * while the DE is processing state update packets.
  3719. *
  3720. * Compute
  3721. * The compute CP consists of two microengines (ME):
  3722. * MEC1 - Compute MicroEngine 1
  3723. * MEC2 - Compute MicroEngine 2
  3724. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3725. * The queues are exposed to userspace and are programmed directly
  3726. * by the compute runtime.
  3727. */
  3728. /**
  3729. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3730. *
  3731. * @rdev: radeon_device pointer
  3732. * @enable: enable or disable the MEs
  3733. *
  3734. * Halts or unhalts the gfx MEs.
  3735. */
  3736. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3737. {
  3738. if (enable)
  3739. WREG32(CP_ME_CNTL, 0);
  3740. else {
  3741. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3742. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3743. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3744. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3745. }
  3746. udelay(50);
  3747. }
  3748. /**
  3749. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3750. *
  3751. * @rdev: radeon_device pointer
  3752. *
  3753. * Loads the gfx PFP, ME, and CE ucode.
  3754. * Returns 0 for success, -EINVAL if the ucode is not available.
  3755. */
  3756. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3757. {
  3758. int i;
  3759. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3760. return -EINVAL;
  3761. cik_cp_gfx_enable(rdev, false);
  3762. if (rdev->new_fw) {
  3763. const struct gfx_firmware_header_v1_0 *pfp_hdr =
  3764. (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  3765. const struct gfx_firmware_header_v1_0 *ce_hdr =
  3766. (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  3767. const struct gfx_firmware_header_v1_0 *me_hdr =
  3768. (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  3769. const __le32 *fw_data;
  3770. u32 fw_size;
  3771. radeon_ucode_print_gfx_hdr(&pfp_hdr->header);
  3772. radeon_ucode_print_gfx_hdr(&ce_hdr->header);
  3773. radeon_ucode_print_gfx_hdr(&me_hdr->header);
  3774. /* PFP */
  3775. fw_data = (const __le32 *)
  3776. (rdev->pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3777. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3778. WREG32(CP_PFP_UCODE_ADDR, 0);
  3779. for (i = 0; i < fw_size; i++)
  3780. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3781. WREG32(CP_PFP_UCODE_ADDR, le32_to_cpu(pfp_hdr->header.ucode_version));
  3782. /* CE */
  3783. fw_data = (const __le32 *)
  3784. (rdev->ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3785. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3786. WREG32(CP_CE_UCODE_ADDR, 0);
  3787. for (i = 0; i < fw_size; i++)
  3788. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3789. WREG32(CP_CE_UCODE_ADDR, le32_to_cpu(ce_hdr->header.ucode_version));
  3790. /* ME */
  3791. fw_data = (const __be32 *)
  3792. (rdev->me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3793. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3794. WREG32(CP_ME_RAM_WADDR, 0);
  3795. for (i = 0; i < fw_size; i++)
  3796. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3797. WREG32(CP_ME_RAM_WADDR, le32_to_cpu(me_hdr->header.ucode_version));
  3798. WREG32(CP_ME_RAM_RADDR, le32_to_cpu(me_hdr->header.ucode_version));
  3799. } else {
  3800. const __be32 *fw_data;
  3801. /* PFP */
  3802. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3803. WREG32(CP_PFP_UCODE_ADDR, 0);
  3804. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3805. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3806. WREG32(CP_PFP_UCODE_ADDR, 0);
  3807. /* CE */
  3808. fw_data = (const __be32 *)rdev->ce_fw->data;
  3809. WREG32(CP_CE_UCODE_ADDR, 0);
  3810. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3811. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3812. WREG32(CP_CE_UCODE_ADDR, 0);
  3813. /* ME */
  3814. fw_data = (const __be32 *)rdev->me_fw->data;
  3815. WREG32(CP_ME_RAM_WADDR, 0);
  3816. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3817. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3818. WREG32(CP_ME_RAM_WADDR, 0);
  3819. }
  3820. return 0;
  3821. }
  3822. /**
  3823. * cik_cp_gfx_start - start the gfx ring
  3824. *
  3825. * @rdev: radeon_device pointer
  3826. *
  3827. * Enables the ring and loads the clear state context and other
  3828. * packets required to init the ring.
  3829. * Returns 0 for success, error for failure.
  3830. */
  3831. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3832. {
  3833. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3834. int r, i;
  3835. /* init the CP */
  3836. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3837. WREG32(CP_ENDIAN_SWAP, 0);
  3838. WREG32(CP_DEVICE_ID, 1);
  3839. cik_cp_gfx_enable(rdev, true);
  3840. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3841. if (r) {
  3842. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3843. return r;
  3844. }
  3845. /* init the CE partitions. CE only used for gfx on CIK */
  3846. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3847. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3848. radeon_ring_write(ring, 0x8000);
  3849. radeon_ring_write(ring, 0x8000);
  3850. /* setup clear context state */
  3851. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3852. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3853. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3854. radeon_ring_write(ring, 0x80000000);
  3855. radeon_ring_write(ring, 0x80000000);
  3856. for (i = 0; i < cik_default_size; i++)
  3857. radeon_ring_write(ring, cik_default_state[i]);
  3858. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3859. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3860. /* set clear context state */
  3861. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3862. radeon_ring_write(ring, 0);
  3863. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3864. radeon_ring_write(ring, 0x00000316);
  3865. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3866. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3867. radeon_ring_unlock_commit(rdev, ring, false);
  3868. return 0;
  3869. }
  3870. /**
  3871. * cik_cp_gfx_fini - stop the gfx ring
  3872. *
  3873. * @rdev: radeon_device pointer
  3874. *
  3875. * Stop the gfx ring and tear down the driver ring
  3876. * info.
  3877. */
  3878. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3879. {
  3880. cik_cp_gfx_enable(rdev, false);
  3881. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3882. }
  3883. /**
  3884. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3885. *
  3886. * @rdev: radeon_device pointer
  3887. *
  3888. * Program the location and size of the gfx ring buffer
  3889. * and test it to make sure it's working.
  3890. * Returns 0 for success, error for failure.
  3891. */
  3892. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3893. {
  3894. struct radeon_ring *ring;
  3895. u32 tmp;
  3896. u32 rb_bufsz;
  3897. u64 rb_addr;
  3898. int r;
  3899. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3900. if (rdev->family != CHIP_HAWAII)
  3901. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3902. /* Set the write pointer delay */
  3903. WREG32(CP_RB_WPTR_DELAY, 0);
  3904. /* set the RB to use vmid 0 */
  3905. WREG32(CP_RB_VMID, 0);
  3906. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3907. /* ring 0 - compute and gfx */
  3908. /* Set ring buffer size */
  3909. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3910. rb_bufsz = order_base_2(ring->ring_size / 8);
  3911. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3912. #ifdef __BIG_ENDIAN
  3913. tmp |= BUF_SWAP_32BIT;
  3914. #endif
  3915. WREG32(CP_RB0_CNTL, tmp);
  3916. /* Initialize the ring buffer's read and write pointers */
  3917. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3918. ring->wptr = 0;
  3919. WREG32(CP_RB0_WPTR, ring->wptr);
  3920. /* set the wb address wether it's enabled or not */
  3921. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3922. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3923. /* scratch register shadowing is no longer supported */
  3924. WREG32(SCRATCH_UMSK, 0);
  3925. if (!rdev->wb.enabled)
  3926. tmp |= RB_NO_UPDATE;
  3927. mdelay(1);
  3928. WREG32(CP_RB0_CNTL, tmp);
  3929. rb_addr = ring->gpu_addr >> 8;
  3930. WREG32(CP_RB0_BASE, rb_addr);
  3931. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3932. /* start the ring */
  3933. cik_cp_gfx_start(rdev);
  3934. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3935. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3936. if (r) {
  3937. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3938. return r;
  3939. }
  3940. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3941. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3942. return 0;
  3943. }
  3944. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  3945. struct radeon_ring *ring)
  3946. {
  3947. u32 rptr;
  3948. if (rdev->wb.enabled)
  3949. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3950. else
  3951. rptr = RREG32(CP_RB0_RPTR);
  3952. return rptr;
  3953. }
  3954. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  3955. struct radeon_ring *ring)
  3956. {
  3957. return RREG32(CP_RB0_WPTR);
  3958. }
  3959. void cik_gfx_set_wptr(struct radeon_device *rdev,
  3960. struct radeon_ring *ring)
  3961. {
  3962. WREG32(CP_RB0_WPTR, ring->wptr);
  3963. (void)RREG32(CP_RB0_WPTR);
  3964. }
  3965. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  3966. struct radeon_ring *ring)
  3967. {
  3968. u32 rptr;
  3969. if (rdev->wb.enabled) {
  3970. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3971. } else {
  3972. mutex_lock(&rdev->srbm_mutex);
  3973. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3974. rptr = RREG32(CP_HQD_PQ_RPTR);
  3975. cik_srbm_select(rdev, 0, 0, 0, 0);
  3976. mutex_unlock(&rdev->srbm_mutex);
  3977. }
  3978. return rptr;
  3979. }
  3980. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  3981. struct radeon_ring *ring)
  3982. {
  3983. u32 wptr;
  3984. if (rdev->wb.enabled) {
  3985. /* XXX check if swapping is necessary on BE */
  3986. wptr = rdev->wb.wb[ring->wptr_offs/4];
  3987. } else {
  3988. mutex_lock(&rdev->srbm_mutex);
  3989. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3990. wptr = RREG32(CP_HQD_PQ_WPTR);
  3991. cik_srbm_select(rdev, 0, 0, 0, 0);
  3992. mutex_unlock(&rdev->srbm_mutex);
  3993. }
  3994. return wptr;
  3995. }
  3996. void cik_compute_set_wptr(struct radeon_device *rdev,
  3997. struct radeon_ring *ring)
  3998. {
  3999. /* XXX check if swapping is necessary on BE */
  4000. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  4001. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4002. }
  4003. static void cik_compute_stop(struct radeon_device *rdev,
  4004. struct radeon_ring *ring)
  4005. {
  4006. u32 j, tmp;
  4007. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4008. /* Disable wptr polling. */
  4009. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4010. tmp &= ~WPTR_POLL_EN;
  4011. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4012. /* Disable HQD. */
  4013. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4014. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4015. for (j = 0; j < rdev->usec_timeout; j++) {
  4016. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4017. break;
  4018. udelay(1);
  4019. }
  4020. WREG32(CP_HQD_DEQUEUE_REQUEST, 0);
  4021. WREG32(CP_HQD_PQ_RPTR, 0);
  4022. WREG32(CP_HQD_PQ_WPTR, 0);
  4023. }
  4024. cik_srbm_select(rdev, 0, 0, 0, 0);
  4025. }
  4026. /**
  4027. * cik_cp_compute_enable - enable/disable the compute CP MEs
  4028. *
  4029. * @rdev: radeon_device pointer
  4030. * @enable: enable or disable the MEs
  4031. *
  4032. * Halts or unhalts the compute MEs.
  4033. */
  4034. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  4035. {
  4036. if (enable)
  4037. WREG32(CP_MEC_CNTL, 0);
  4038. else {
  4039. /*
  4040. * To make hibernation reliable we need to clear compute ring
  4041. * configuration before halting the compute ring.
  4042. */
  4043. mutex_lock(&rdev->srbm_mutex);
  4044. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  4045. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  4046. mutex_unlock(&rdev->srbm_mutex);
  4047. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  4048. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  4049. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  4050. }
  4051. udelay(50);
  4052. }
  4053. /**
  4054. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  4055. *
  4056. * @rdev: radeon_device pointer
  4057. *
  4058. * Loads the compute MEC1&2 ucode.
  4059. * Returns 0 for success, -EINVAL if the ucode is not available.
  4060. */
  4061. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  4062. {
  4063. int i;
  4064. if (!rdev->mec_fw)
  4065. return -EINVAL;
  4066. cik_cp_compute_enable(rdev, false);
  4067. if (rdev->new_fw) {
  4068. const struct gfx_firmware_header_v1_0 *mec_hdr =
  4069. (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  4070. const __le32 *fw_data;
  4071. u32 fw_size;
  4072. radeon_ucode_print_gfx_hdr(&mec_hdr->header);
  4073. /* MEC1 */
  4074. fw_data = (const __le32 *)
  4075. (rdev->mec_fw->data + le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4076. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4077. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4078. for (i = 0; i < fw_size; i++)
  4079. WREG32(CP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  4080. WREG32(CP_MEC_ME1_UCODE_ADDR, le32_to_cpu(mec_hdr->header.ucode_version));
  4081. /* MEC2 */
  4082. if (rdev->family == CHIP_KAVERI) {
  4083. const struct gfx_firmware_header_v1_0 *mec2_hdr =
  4084. (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  4085. fw_data = (const __le32 *)
  4086. (rdev->mec2_fw->data +
  4087. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4088. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4089. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4090. for (i = 0; i < fw_size; i++)
  4091. WREG32(CP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  4092. WREG32(CP_MEC_ME2_UCODE_ADDR, le32_to_cpu(mec2_hdr->header.ucode_version));
  4093. }
  4094. } else {
  4095. const __be32 *fw_data;
  4096. /* MEC1 */
  4097. fw_data = (const __be32 *)rdev->mec_fw->data;
  4098. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4099. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4100. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  4101. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4102. if (rdev->family == CHIP_KAVERI) {
  4103. /* MEC2 */
  4104. fw_data = (const __be32 *)rdev->mec_fw->data;
  4105. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4106. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4107. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  4108. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4109. }
  4110. }
  4111. return 0;
  4112. }
  4113. /**
  4114. * cik_cp_compute_start - start the compute queues
  4115. *
  4116. * @rdev: radeon_device pointer
  4117. *
  4118. * Enable the compute queues.
  4119. * Returns 0 for success, error for failure.
  4120. */
  4121. static int cik_cp_compute_start(struct radeon_device *rdev)
  4122. {
  4123. cik_cp_compute_enable(rdev, true);
  4124. return 0;
  4125. }
  4126. /**
  4127. * cik_cp_compute_fini - stop the compute queues
  4128. *
  4129. * @rdev: radeon_device pointer
  4130. *
  4131. * Stop the compute queues and tear down the driver queue
  4132. * info.
  4133. */
  4134. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4135. {
  4136. int i, idx, r;
  4137. cik_cp_compute_enable(rdev, false);
  4138. for (i = 0; i < 2; i++) {
  4139. if (i == 0)
  4140. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4141. else
  4142. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4143. if (rdev->ring[idx].mqd_obj) {
  4144. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4145. if (unlikely(r != 0))
  4146. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4147. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4148. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4149. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4150. rdev->ring[idx].mqd_obj = NULL;
  4151. }
  4152. }
  4153. }
  4154. static void cik_mec_fini(struct radeon_device *rdev)
  4155. {
  4156. int r;
  4157. if (rdev->mec.hpd_eop_obj) {
  4158. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4159. if (unlikely(r != 0))
  4160. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4161. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4162. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4163. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4164. rdev->mec.hpd_eop_obj = NULL;
  4165. }
  4166. }
  4167. #define MEC_HPD_SIZE 2048
  4168. static int cik_mec_init(struct radeon_device *rdev)
  4169. {
  4170. int r;
  4171. u32 *hpd;
  4172. /*
  4173. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4174. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4175. * Nonetheless, we assign only 1 pipe because all other pipes will
  4176. * be handled by KFD
  4177. */
  4178. rdev->mec.num_mec = 1;
  4179. rdev->mec.num_pipe = 1;
  4180. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4181. if (rdev->mec.hpd_eop_obj == NULL) {
  4182. r = radeon_bo_create(rdev,
  4183. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4184. PAGE_SIZE, true,
  4185. RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
  4186. &rdev->mec.hpd_eop_obj);
  4187. if (r) {
  4188. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4189. return r;
  4190. }
  4191. }
  4192. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4193. if (unlikely(r != 0)) {
  4194. cik_mec_fini(rdev);
  4195. return r;
  4196. }
  4197. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4198. &rdev->mec.hpd_eop_gpu_addr);
  4199. if (r) {
  4200. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4201. cik_mec_fini(rdev);
  4202. return r;
  4203. }
  4204. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4205. if (r) {
  4206. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4207. cik_mec_fini(rdev);
  4208. return r;
  4209. }
  4210. /* clear memory. Not sure if this is required or not */
  4211. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4212. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4213. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4214. return 0;
  4215. }
  4216. struct hqd_registers
  4217. {
  4218. u32 cp_mqd_base_addr;
  4219. u32 cp_mqd_base_addr_hi;
  4220. u32 cp_hqd_active;
  4221. u32 cp_hqd_vmid;
  4222. u32 cp_hqd_persistent_state;
  4223. u32 cp_hqd_pipe_priority;
  4224. u32 cp_hqd_queue_priority;
  4225. u32 cp_hqd_quantum;
  4226. u32 cp_hqd_pq_base;
  4227. u32 cp_hqd_pq_base_hi;
  4228. u32 cp_hqd_pq_rptr;
  4229. u32 cp_hqd_pq_rptr_report_addr;
  4230. u32 cp_hqd_pq_rptr_report_addr_hi;
  4231. u32 cp_hqd_pq_wptr_poll_addr;
  4232. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4233. u32 cp_hqd_pq_doorbell_control;
  4234. u32 cp_hqd_pq_wptr;
  4235. u32 cp_hqd_pq_control;
  4236. u32 cp_hqd_ib_base_addr;
  4237. u32 cp_hqd_ib_base_addr_hi;
  4238. u32 cp_hqd_ib_rptr;
  4239. u32 cp_hqd_ib_control;
  4240. u32 cp_hqd_iq_timer;
  4241. u32 cp_hqd_iq_rptr;
  4242. u32 cp_hqd_dequeue_request;
  4243. u32 cp_hqd_dma_offload;
  4244. u32 cp_hqd_sema_cmd;
  4245. u32 cp_hqd_msg_type;
  4246. u32 cp_hqd_atomic0_preop_lo;
  4247. u32 cp_hqd_atomic0_preop_hi;
  4248. u32 cp_hqd_atomic1_preop_lo;
  4249. u32 cp_hqd_atomic1_preop_hi;
  4250. u32 cp_hqd_hq_scheduler0;
  4251. u32 cp_hqd_hq_scheduler1;
  4252. u32 cp_mqd_control;
  4253. };
  4254. struct bonaire_mqd
  4255. {
  4256. u32 header;
  4257. u32 dispatch_initiator;
  4258. u32 dimensions[3];
  4259. u32 start_idx[3];
  4260. u32 num_threads[3];
  4261. u32 pipeline_stat_enable;
  4262. u32 perf_counter_enable;
  4263. u32 pgm[2];
  4264. u32 tba[2];
  4265. u32 tma[2];
  4266. u32 pgm_rsrc[2];
  4267. u32 vmid;
  4268. u32 resource_limits;
  4269. u32 static_thread_mgmt01[2];
  4270. u32 tmp_ring_size;
  4271. u32 static_thread_mgmt23[2];
  4272. u32 restart[3];
  4273. u32 thread_trace_enable;
  4274. u32 reserved1;
  4275. u32 user_data[16];
  4276. u32 vgtcs_invoke_count[2];
  4277. struct hqd_registers queue_state;
  4278. u32 dequeue_cntr;
  4279. u32 interrupt_queue[64];
  4280. };
  4281. /**
  4282. * cik_cp_compute_resume - setup the compute queue registers
  4283. *
  4284. * @rdev: radeon_device pointer
  4285. *
  4286. * Program the compute queues and test them to make sure they
  4287. * are working.
  4288. * Returns 0 for success, error for failure.
  4289. */
  4290. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4291. {
  4292. int r, i, j, idx;
  4293. u32 tmp;
  4294. bool use_doorbell = true;
  4295. u64 hqd_gpu_addr;
  4296. u64 mqd_gpu_addr;
  4297. u64 eop_gpu_addr;
  4298. u64 wb_gpu_addr;
  4299. u32 *buf;
  4300. struct bonaire_mqd *mqd;
  4301. r = cik_cp_compute_start(rdev);
  4302. if (r)
  4303. return r;
  4304. /* fix up chicken bits */
  4305. tmp = RREG32(CP_CPF_DEBUG);
  4306. tmp |= (1 << 23);
  4307. WREG32(CP_CPF_DEBUG, tmp);
  4308. /* init the pipes */
  4309. mutex_lock(&rdev->srbm_mutex);
  4310. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr;
  4311. cik_srbm_select(rdev, 0, 0, 0, 0);
  4312. /* write the EOP addr */
  4313. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4314. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4315. /* set the VMID assigned */
  4316. WREG32(CP_HPD_EOP_VMID, 0);
  4317. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4318. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4319. tmp &= ~EOP_SIZE_MASK;
  4320. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4321. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4322. mutex_unlock(&rdev->srbm_mutex);
  4323. /* init the queues. Just two for now. */
  4324. for (i = 0; i < 2; i++) {
  4325. if (i == 0)
  4326. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4327. else
  4328. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4329. if (rdev->ring[idx].mqd_obj == NULL) {
  4330. r = radeon_bo_create(rdev,
  4331. sizeof(struct bonaire_mqd),
  4332. PAGE_SIZE, true,
  4333. RADEON_GEM_DOMAIN_GTT, 0, NULL,
  4334. NULL, &rdev->ring[idx].mqd_obj);
  4335. if (r) {
  4336. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4337. return r;
  4338. }
  4339. }
  4340. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4341. if (unlikely(r != 0)) {
  4342. cik_cp_compute_fini(rdev);
  4343. return r;
  4344. }
  4345. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4346. &mqd_gpu_addr);
  4347. if (r) {
  4348. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4349. cik_cp_compute_fini(rdev);
  4350. return r;
  4351. }
  4352. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4353. if (r) {
  4354. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4355. cik_cp_compute_fini(rdev);
  4356. return r;
  4357. }
  4358. /* init the mqd struct */
  4359. memset(buf, 0, sizeof(struct bonaire_mqd));
  4360. mqd = (struct bonaire_mqd *)buf;
  4361. mqd->header = 0xC0310800;
  4362. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4363. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4364. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4365. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4366. mutex_lock(&rdev->srbm_mutex);
  4367. cik_srbm_select(rdev, rdev->ring[idx].me,
  4368. rdev->ring[idx].pipe,
  4369. rdev->ring[idx].queue, 0);
  4370. /* disable wptr polling */
  4371. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4372. tmp &= ~WPTR_POLL_EN;
  4373. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4374. /* enable doorbell? */
  4375. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4376. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4377. if (use_doorbell)
  4378. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4379. else
  4380. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4381. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4382. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4383. /* disable the queue if it's active */
  4384. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4385. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4386. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4387. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4388. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4389. for (j = 0; j < rdev->usec_timeout; j++) {
  4390. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4391. break;
  4392. udelay(1);
  4393. }
  4394. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4395. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4396. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4397. }
  4398. /* set the pointer to the MQD */
  4399. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4400. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4401. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4402. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4403. /* set MQD vmid to 0 */
  4404. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4405. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4406. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4407. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4408. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4409. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4410. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4411. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4412. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4413. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4414. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4415. mqd->queue_state.cp_hqd_pq_control &=
  4416. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4417. mqd->queue_state.cp_hqd_pq_control |=
  4418. order_base_2(rdev->ring[idx].ring_size / 8);
  4419. mqd->queue_state.cp_hqd_pq_control |=
  4420. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4421. #ifdef __BIG_ENDIAN
  4422. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4423. #endif
  4424. mqd->queue_state.cp_hqd_pq_control &=
  4425. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4426. mqd->queue_state.cp_hqd_pq_control |=
  4427. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4428. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4429. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4430. if (i == 0)
  4431. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4432. else
  4433. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4434. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4435. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4436. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4437. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4438. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4439. /* set the wb address wether it's enabled or not */
  4440. if (i == 0)
  4441. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4442. else
  4443. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4444. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4445. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4446. upper_32_bits(wb_gpu_addr) & 0xffff;
  4447. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4448. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4449. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4450. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4451. /* enable the doorbell if requested */
  4452. if (use_doorbell) {
  4453. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4454. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4455. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4456. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4457. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4458. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4459. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4460. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4461. } else {
  4462. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4463. }
  4464. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4465. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4466. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4467. rdev->ring[idx].wptr = 0;
  4468. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4469. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4470. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4471. /* set the vmid for the queue */
  4472. mqd->queue_state.cp_hqd_vmid = 0;
  4473. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4474. /* activate the queue */
  4475. mqd->queue_state.cp_hqd_active = 1;
  4476. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4477. cik_srbm_select(rdev, 0, 0, 0, 0);
  4478. mutex_unlock(&rdev->srbm_mutex);
  4479. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4480. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4481. rdev->ring[idx].ready = true;
  4482. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4483. if (r)
  4484. rdev->ring[idx].ready = false;
  4485. }
  4486. return 0;
  4487. }
  4488. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4489. {
  4490. cik_cp_gfx_enable(rdev, enable);
  4491. cik_cp_compute_enable(rdev, enable);
  4492. }
  4493. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4494. {
  4495. int r;
  4496. r = cik_cp_gfx_load_microcode(rdev);
  4497. if (r)
  4498. return r;
  4499. r = cik_cp_compute_load_microcode(rdev);
  4500. if (r)
  4501. return r;
  4502. return 0;
  4503. }
  4504. static void cik_cp_fini(struct radeon_device *rdev)
  4505. {
  4506. cik_cp_gfx_fini(rdev);
  4507. cik_cp_compute_fini(rdev);
  4508. }
  4509. static int cik_cp_resume(struct radeon_device *rdev)
  4510. {
  4511. int r;
  4512. cik_enable_gui_idle_interrupt(rdev, false);
  4513. r = cik_cp_load_microcode(rdev);
  4514. if (r)
  4515. return r;
  4516. r = cik_cp_gfx_resume(rdev);
  4517. if (r)
  4518. return r;
  4519. r = cik_cp_compute_resume(rdev);
  4520. if (r)
  4521. return r;
  4522. cik_enable_gui_idle_interrupt(rdev, true);
  4523. return 0;
  4524. }
  4525. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4526. {
  4527. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4528. RREG32(GRBM_STATUS));
  4529. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4530. RREG32(GRBM_STATUS2));
  4531. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4532. RREG32(GRBM_STATUS_SE0));
  4533. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4534. RREG32(GRBM_STATUS_SE1));
  4535. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4536. RREG32(GRBM_STATUS_SE2));
  4537. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4538. RREG32(GRBM_STATUS_SE3));
  4539. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4540. RREG32(SRBM_STATUS));
  4541. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4542. RREG32(SRBM_STATUS2));
  4543. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4544. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4545. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4546. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4547. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4548. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4549. RREG32(CP_STALLED_STAT1));
  4550. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4551. RREG32(CP_STALLED_STAT2));
  4552. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4553. RREG32(CP_STALLED_STAT3));
  4554. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4555. RREG32(CP_CPF_BUSY_STAT));
  4556. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4557. RREG32(CP_CPF_STALLED_STAT1));
  4558. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4559. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4560. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4561. RREG32(CP_CPC_STALLED_STAT1));
  4562. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4563. }
  4564. /**
  4565. * cik_gpu_check_soft_reset - check which blocks are busy
  4566. *
  4567. * @rdev: radeon_device pointer
  4568. *
  4569. * Check which blocks are busy and return the relevant reset
  4570. * mask to be used by cik_gpu_soft_reset().
  4571. * Returns a mask of the blocks to be reset.
  4572. */
  4573. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4574. {
  4575. u32 reset_mask = 0;
  4576. u32 tmp;
  4577. /* GRBM_STATUS */
  4578. tmp = RREG32(GRBM_STATUS);
  4579. if (tmp & (PA_BUSY | SC_BUSY |
  4580. BCI_BUSY | SX_BUSY |
  4581. TA_BUSY | VGT_BUSY |
  4582. DB_BUSY | CB_BUSY |
  4583. GDS_BUSY | SPI_BUSY |
  4584. IA_BUSY | IA_BUSY_NO_DMA))
  4585. reset_mask |= RADEON_RESET_GFX;
  4586. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4587. reset_mask |= RADEON_RESET_CP;
  4588. /* GRBM_STATUS2 */
  4589. tmp = RREG32(GRBM_STATUS2);
  4590. if (tmp & RLC_BUSY)
  4591. reset_mask |= RADEON_RESET_RLC;
  4592. /* SDMA0_STATUS_REG */
  4593. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4594. if (!(tmp & SDMA_IDLE))
  4595. reset_mask |= RADEON_RESET_DMA;
  4596. /* SDMA1_STATUS_REG */
  4597. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4598. if (!(tmp & SDMA_IDLE))
  4599. reset_mask |= RADEON_RESET_DMA1;
  4600. /* SRBM_STATUS2 */
  4601. tmp = RREG32(SRBM_STATUS2);
  4602. if (tmp & SDMA_BUSY)
  4603. reset_mask |= RADEON_RESET_DMA;
  4604. if (tmp & SDMA1_BUSY)
  4605. reset_mask |= RADEON_RESET_DMA1;
  4606. /* SRBM_STATUS */
  4607. tmp = RREG32(SRBM_STATUS);
  4608. if (tmp & IH_BUSY)
  4609. reset_mask |= RADEON_RESET_IH;
  4610. if (tmp & SEM_BUSY)
  4611. reset_mask |= RADEON_RESET_SEM;
  4612. if (tmp & GRBM_RQ_PENDING)
  4613. reset_mask |= RADEON_RESET_GRBM;
  4614. if (tmp & VMC_BUSY)
  4615. reset_mask |= RADEON_RESET_VMC;
  4616. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4617. MCC_BUSY | MCD_BUSY))
  4618. reset_mask |= RADEON_RESET_MC;
  4619. if (evergreen_is_display_hung(rdev))
  4620. reset_mask |= RADEON_RESET_DISPLAY;
  4621. /* Skip MC reset as it's mostly likely not hung, just busy */
  4622. if (reset_mask & RADEON_RESET_MC) {
  4623. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4624. reset_mask &= ~RADEON_RESET_MC;
  4625. }
  4626. return reset_mask;
  4627. }
  4628. /**
  4629. * cik_gpu_soft_reset - soft reset GPU
  4630. *
  4631. * @rdev: radeon_device pointer
  4632. * @reset_mask: mask of which blocks to reset
  4633. *
  4634. * Soft reset the blocks specified in @reset_mask.
  4635. */
  4636. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4637. {
  4638. struct evergreen_mc_save save;
  4639. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4640. u32 tmp;
  4641. if (reset_mask == 0)
  4642. return;
  4643. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4644. cik_print_gpu_status_regs(rdev);
  4645. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4646. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4647. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4648. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4649. /* disable CG/PG */
  4650. cik_fini_pg(rdev);
  4651. cik_fini_cg(rdev);
  4652. /* stop the rlc */
  4653. cik_rlc_stop(rdev);
  4654. /* Disable GFX parsing/prefetching */
  4655. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4656. /* Disable MEC parsing/prefetching */
  4657. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4658. if (reset_mask & RADEON_RESET_DMA) {
  4659. /* sdma0 */
  4660. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4661. tmp |= SDMA_HALT;
  4662. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4663. }
  4664. if (reset_mask & RADEON_RESET_DMA1) {
  4665. /* sdma1 */
  4666. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4667. tmp |= SDMA_HALT;
  4668. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4669. }
  4670. evergreen_mc_stop(rdev, &save);
  4671. if (evergreen_mc_wait_for_idle(rdev)) {
  4672. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4673. }
  4674. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4675. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4676. if (reset_mask & RADEON_RESET_CP) {
  4677. grbm_soft_reset |= SOFT_RESET_CP;
  4678. srbm_soft_reset |= SOFT_RESET_GRBM;
  4679. }
  4680. if (reset_mask & RADEON_RESET_DMA)
  4681. srbm_soft_reset |= SOFT_RESET_SDMA;
  4682. if (reset_mask & RADEON_RESET_DMA1)
  4683. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4684. if (reset_mask & RADEON_RESET_DISPLAY)
  4685. srbm_soft_reset |= SOFT_RESET_DC;
  4686. if (reset_mask & RADEON_RESET_RLC)
  4687. grbm_soft_reset |= SOFT_RESET_RLC;
  4688. if (reset_mask & RADEON_RESET_SEM)
  4689. srbm_soft_reset |= SOFT_RESET_SEM;
  4690. if (reset_mask & RADEON_RESET_IH)
  4691. srbm_soft_reset |= SOFT_RESET_IH;
  4692. if (reset_mask & RADEON_RESET_GRBM)
  4693. srbm_soft_reset |= SOFT_RESET_GRBM;
  4694. if (reset_mask & RADEON_RESET_VMC)
  4695. srbm_soft_reset |= SOFT_RESET_VMC;
  4696. if (!(rdev->flags & RADEON_IS_IGP)) {
  4697. if (reset_mask & RADEON_RESET_MC)
  4698. srbm_soft_reset |= SOFT_RESET_MC;
  4699. }
  4700. if (grbm_soft_reset) {
  4701. tmp = RREG32(GRBM_SOFT_RESET);
  4702. tmp |= grbm_soft_reset;
  4703. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4704. WREG32(GRBM_SOFT_RESET, tmp);
  4705. tmp = RREG32(GRBM_SOFT_RESET);
  4706. udelay(50);
  4707. tmp &= ~grbm_soft_reset;
  4708. WREG32(GRBM_SOFT_RESET, tmp);
  4709. tmp = RREG32(GRBM_SOFT_RESET);
  4710. }
  4711. if (srbm_soft_reset) {
  4712. tmp = RREG32(SRBM_SOFT_RESET);
  4713. tmp |= srbm_soft_reset;
  4714. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4715. WREG32(SRBM_SOFT_RESET, tmp);
  4716. tmp = RREG32(SRBM_SOFT_RESET);
  4717. udelay(50);
  4718. tmp &= ~srbm_soft_reset;
  4719. WREG32(SRBM_SOFT_RESET, tmp);
  4720. tmp = RREG32(SRBM_SOFT_RESET);
  4721. }
  4722. /* Wait a little for things to settle down */
  4723. udelay(50);
  4724. evergreen_mc_resume(rdev, &save);
  4725. udelay(50);
  4726. cik_print_gpu_status_regs(rdev);
  4727. }
  4728. struct kv_reset_save_regs {
  4729. u32 gmcon_reng_execute;
  4730. u32 gmcon_misc;
  4731. u32 gmcon_misc3;
  4732. };
  4733. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  4734. struct kv_reset_save_regs *save)
  4735. {
  4736. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  4737. save->gmcon_misc = RREG32(GMCON_MISC);
  4738. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  4739. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  4740. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  4741. STCTRL_STUTTER_EN));
  4742. }
  4743. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  4744. struct kv_reset_save_regs *save)
  4745. {
  4746. int i;
  4747. WREG32(GMCON_PGFSM_WRITE, 0);
  4748. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  4749. for (i = 0; i < 5; i++)
  4750. WREG32(GMCON_PGFSM_WRITE, 0);
  4751. WREG32(GMCON_PGFSM_WRITE, 0);
  4752. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  4753. for (i = 0; i < 5; i++)
  4754. WREG32(GMCON_PGFSM_WRITE, 0);
  4755. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  4756. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  4757. for (i = 0; i < 5; i++)
  4758. WREG32(GMCON_PGFSM_WRITE, 0);
  4759. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  4760. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  4761. for (i = 0; i < 5; i++)
  4762. WREG32(GMCON_PGFSM_WRITE, 0);
  4763. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  4764. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  4765. for (i = 0; i < 5; i++)
  4766. WREG32(GMCON_PGFSM_WRITE, 0);
  4767. WREG32(GMCON_PGFSM_WRITE, 0);
  4768. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  4769. for (i = 0; i < 5; i++)
  4770. WREG32(GMCON_PGFSM_WRITE, 0);
  4771. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  4772. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  4773. for (i = 0; i < 5; i++)
  4774. WREG32(GMCON_PGFSM_WRITE, 0);
  4775. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  4776. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  4777. for (i = 0; i < 5; i++)
  4778. WREG32(GMCON_PGFSM_WRITE, 0);
  4779. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  4780. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  4781. for (i = 0; i < 5; i++)
  4782. WREG32(GMCON_PGFSM_WRITE, 0);
  4783. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  4784. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  4785. for (i = 0; i < 5; i++)
  4786. WREG32(GMCON_PGFSM_WRITE, 0);
  4787. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  4788. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  4789. WREG32(GMCON_MISC3, save->gmcon_misc3);
  4790. WREG32(GMCON_MISC, save->gmcon_misc);
  4791. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  4792. }
  4793. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  4794. {
  4795. struct evergreen_mc_save save;
  4796. struct kv_reset_save_regs kv_save = { 0 };
  4797. u32 tmp, i;
  4798. dev_info(rdev->dev, "GPU pci config reset\n");
  4799. /* disable dpm? */
  4800. /* disable cg/pg */
  4801. cik_fini_pg(rdev);
  4802. cik_fini_cg(rdev);
  4803. /* Disable GFX parsing/prefetching */
  4804. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4805. /* Disable MEC parsing/prefetching */
  4806. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4807. /* sdma0 */
  4808. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4809. tmp |= SDMA_HALT;
  4810. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4811. /* sdma1 */
  4812. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4813. tmp |= SDMA_HALT;
  4814. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4815. /* XXX other engines? */
  4816. /* halt the rlc, disable cp internal ints */
  4817. cik_rlc_stop(rdev);
  4818. udelay(50);
  4819. /* disable mem access */
  4820. evergreen_mc_stop(rdev, &save);
  4821. if (evergreen_mc_wait_for_idle(rdev)) {
  4822. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  4823. }
  4824. if (rdev->flags & RADEON_IS_IGP)
  4825. kv_save_regs_for_reset(rdev, &kv_save);
  4826. /* disable BM */
  4827. pci_clear_master(rdev->pdev);
  4828. /* reset */
  4829. radeon_pci_config_reset(rdev);
  4830. udelay(100);
  4831. /* wait for asic to come out of reset */
  4832. for (i = 0; i < rdev->usec_timeout; i++) {
  4833. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  4834. break;
  4835. udelay(1);
  4836. }
  4837. /* does asic init need to be run first??? */
  4838. if (rdev->flags & RADEON_IS_IGP)
  4839. kv_restore_regs_for_reset(rdev, &kv_save);
  4840. }
  4841. /**
  4842. * cik_asic_reset - soft reset GPU
  4843. *
  4844. * @rdev: radeon_device pointer
  4845. * @hard: force hard reset
  4846. *
  4847. * Look up which blocks are hung and attempt
  4848. * to reset them.
  4849. * Returns 0 for success.
  4850. */
  4851. int cik_asic_reset(struct radeon_device *rdev, bool hard)
  4852. {
  4853. u32 reset_mask;
  4854. if (hard) {
  4855. cik_gpu_pci_config_reset(rdev);
  4856. return 0;
  4857. }
  4858. reset_mask = cik_gpu_check_soft_reset(rdev);
  4859. if (reset_mask)
  4860. r600_set_bios_scratch_engine_hung(rdev, true);
  4861. /* try soft reset */
  4862. cik_gpu_soft_reset(rdev, reset_mask);
  4863. reset_mask = cik_gpu_check_soft_reset(rdev);
  4864. /* try pci config reset */
  4865. if (reset_mask && radeon_hard_reset)
  4866. cik_gpu_pci_config_reset(rdev);
  4867. reset_mask = cik_gpu_check_soft_reset(rdev);
  4868. if (!reset_mask)
  4869. r600_set_bios_scratch_engine_hung(rdev, false);
  4870. return 0;
  4871. }
  4872. /**
  4873. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4874. *
  4875. * @rdev: radeon_device pointer
  4876. * @ring: radeon_ring structure holding ring information
  4877. *
  4878. * Check if the 3D engine is locked up (CIK).
  4879. * Returns true if the engine is locked, false if not.
  4880. */
  4881. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4882. {
  4883. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4884. if (!(reset_mask & (RADEON_RESET_GFX |
  4885. RADEON_RESET_COMPUTE |
  4886. RADEON_RESET_CP))) {
  4887. radeon_ring_lockup_update(rdev, ring);
  4888. return false;
  4889. }
  4890. return radeon_ring_test_lockup(rdev, ring);
  4891. }
  4892. /* MC */
  4893. /**
  4894. * cik_mc_program - program the GPU memory controller
  4895. *
  4896. * @rdev: radeon_device pointer
  4897. *
  4898. * Set the location of vram, gart, and AGP in the GPU's
  4899. * physical address space (CIK).
  4900. */
  4901. static void cik_mc_program(struct radeon_device *rdev)
  4902. {
  4903. struct evergreen_mc_save save;
  4904. u32 tmp;
  4905. int i, j;
  4906. /* Initialize HDP */
  4907. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4908. WREG32((0x2c14 + j), 0x00000000);
  4909. WREG32((0x2c18 + j), 0x00000000);
  4910. WREG32((0x2c1c + j), 0x00000000);
  4911. WREG32((0x2c20 + j), 0x00000000);
  4912. WREG32((0x2c24 + j), 0x00000000);
  4913. }
  4914. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4915. evergreen_mc_stop(rdev, &save);
  4916. if (radeon_mc_wait_for_idle(rdev)) {
  4917. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4918. }
  4919. /* Lockout access through VGA aperture*/
  4920. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4921. /* Update configuration */
  4922. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4923. rdev->mc.vram_start >> 12);
  4924. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4925. rdev->mc.vram_end >> 12);
  4926. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4927. rdev->vram_scratch.gpu_addr >> 12);
  4928. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4929. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4930. WREG32(MC_VM_FB_LOCATION, tmp);
  4931. /* XXX double check these! */
  4932. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4933. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4934. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4935. WREG32(MC_VM_AGP_BASE, 0);
  4936. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4937. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4938. if (radeon_mc_wait_for_idle(rdev)) {
  4939. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4940. }
  4941. evergreen_mc_resume(rdev, &save);
  4942. /* we need to own VRAM, so turn off the VGA renderer here
  4943. * to stop it overwriting our objects */
  4944. rv515_vga_render_disable(rdev);
  4945. }
  4946. /**
  4947. * cik_mc_init - initialize the memory controller driver params
  4948. *
  4949. * @rdev: radeon_device pointer
  4950. *
  4951. * Look up the amount of vram, vram width, and decide how to place
  4952. * vram and gart within the GPU's physical address space (CIK).
  4953. * Returns 0 for success.
  4954. */
  4955. static int cik_mc_init(struct radeon_device *rdev)
  4956. {
  4957. u32 tmp;
  4958. int chansize, numchan;
  4959. /* Get VRAM informations */
  4960. rdev->mc.vram_is_ddr = true;
  4961. tmp = RREG32(MC_ARB_RAMCFG);
  4962. if (tmp & CHANSIZE_MASK) {
  4963. chansize = 64;
  4964. } else {
  4965. chansize = 32;
  4966. }
  4967. tmp = RREG32(MC_SHARED_CHMAP);
  4968. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4969. case 0:
  4970. default:
  4971. numchan = 1;
  4972. break;
  4973. case 1:
  4974. numchan = 2;
  4975. break;
  4976. case 2:
  4977. numchan = 4;
  4978. break;
  4979. case 3:
  4980. numchan = 8;
  4981. break;
  4982. case 4:
  4983. numchan = 3;
  4984. break;
  4985. case 5:
  4986. numchan = 6;
  4987. break;
  4988. case 6:
  4989. numchan = 10;
  4990. break;
  4991. case 7:
  4992. numchan = 12;
  4993. break;
  4994. case 8:
  4995. numchan = 16;
  4996. break;
  4997. }
  4998. rdev->mc.vram_width = numchan * chansize;
  4999. /* Could aper size report 0 ? */
  5000. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  5001. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  5002. /* size in MB on si */
  5003. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5004. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5005. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  5006. si_vram_gtt_location(rdev, &rdev->mc);
  5007. radeon_update_bandwidth_info(rdev);
  5008. return 0;
  5009. }
  5010. /*
  5011. * GART
  5012. * VMID 0 is the physical GPU addresses as used by the kernel.
  5013. * VMIDs 1-15 are used for userspace clients and are handled
  5014. * by the radeon vm/hsa code.
  5015. */
  5016. /**
  5017. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  5018. *
  5019. * @rdev: radeon_device pointer
  5020. *
  5021. * Flush the TLB for the VMID 0 page table (CIK).
  5022. */
  5023. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  5024. {
  5025. /* flush hdp cache */
  5026. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  5027. /* bits 0-15 are the VM contexts0-15 */
  5028. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  5029. }
  5030. static void cik_pcie_init_compute_vmid(struct radeon_device *rdev)
  5031. {
  5032. int i;
  5033. uint32_t sh_mem_bases, sh_mem_config;
  5034. sh_mem_bases = 0x6000 | 0x6000 << 16;
  5035. sh_mem_config = ALIGNMENT_MODE(SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  5036. sh_mem_config |= DEFAULT_MTYPE(MTYPE_NONCACHED);
  5037. mutex_lock(&rdev->srbm_mutex);
  5038. for (i = 8; i < 16; i++) {
  5039. cik_srbm_select(rdev, 0, 0, 0, i);
  5040. /* CP and shaders */
  5041. WREG32(SH_MEM_CONFIG, sh_mem_config);
  5042. WREG32(SH_MEM_APE1_BASE, 1);
  5043. WREG32(SH_MEM_APE1_LIMIT, 0);
  5044. WREG32(SH_MEM_BASES, sh_mem_bases);
  5045. }
  5046. cik_srbm_select(rdev, 0, 0, 0, 0);
  5047. mutex_unlock(&rdev->srbm_mutex);
  5048. }
  5049. /**
  5050. * cik_pcie_gart_enable - gart enable
  5051. *
  5052. * @rdev: radeon_device pointer
  5053. *
  5054. * This sets up the TLBs, programs the page tables for VMID0,
  5055. * sets up the hw for VMIDs 1-15 which are allocated on
  5056. * demand, and sets up the global locations for the LDS, GDS,
  5057. * and GPUVM for FSA64 clients (CIK).
  5058. * Returns 0 for success, errors for failure.
  5059. */
  5060. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  5061. {
  5062. int r, i;
  5063. if (rdev->gart.robj == NULL) {
  5064. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  5065. return -EINVAL;
  5066. }
  5067. r = radeon_gart_table_vram_pin(rdev);
  5068. if (r)
  5069. return r;
  5070. /* Setup TLB control */
  5071. WREG32(MC_VM_MX_L1_TLB_CNTL,
  5072. (0xA << 7) |
  5073. ENABLE_L1_TLB |
  5074. ENABLE_L1_FRAGMENT_PROCESSING |
  5075. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5076. ENABLE_ADVANCED_DRIVER_MODEL |
  5077. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5078. /* Setup L2 cache */
  5079. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  5080. ENABLE_L2_FRAGMENT_PROCESSING |
  5081. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5082. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5083. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5084. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5085. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  5086. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5087. BANK_SELECT(4) |
  5088. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  5089. /* setup context0 */
  5090. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  5091. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  5092. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  5093. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  5094. (u32)(rdev->dummy_page.addr >> 12));
  5095. WREG32(VM_CONTEXT0_CNTL2, 0);
  5096. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  5097. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  5098. WREG32(0x15D4, 0);
  5099. WREG32(0x15D8, 0);
  5100. WREG32(0x15DC, 0);
  5101. /* restore context1-15 */
  5102. /* set vm size, must be a multiple of 4 */
  5103. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  5104. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn - 1);
  5105. for (i = 1; i < 16; i++) {
  5106. if (i < 8)
  5107. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  5108. rdev->vm_manager.saved_table_addr[i]);
  5109. else
  5110. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  5111. rdev->vm_manager.saved_table_addr[i]);
  5112. }
  5113. /* enable context1-15 */
  5114. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  5115. (u32)(rdev->dummy_page.addr >> 12));
  5116. WREG32(VM_CONTEXT1_CNTL2, 4);
  5117. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  5118. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  5119. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5120. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5121. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5122. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5123. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5124. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  5125. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5126. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  5127. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5128. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  5129. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5130. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  5131. if (rdev->family == CHIP_KAVERI) {
  5132. u32 tmp = RREG32(CHUB_CONTROL);
  5133. tmp &= ~BYPASS_VM;
  5134. WREG32(CHUB_CONTROL, tmp);
  5135. }
  5136. /* XXX SH_MEM regs */
  5137. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5138. mutex_lock(&rdev->srbm_mutex);
  5139. for (i = 0; i < 16; i++) {
  5140. cik_srbm_select(rdev, 0, 0, 0, i);
  5141. /* CP and shaders */
  5142. WREG32(SH_MEM_CONFIG, 0);
  5143. WREG32(SH_MEM_APE1_BASE, 1);
  5144. WREG32(SH_MEM_APE1_LIMIT, 0);
  5145. WREG32(SH_MEM_BASES, 0);
  5146. /* SDMA GFX */
  5147. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5148. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5149. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5150. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5151. /* XXX SDMA RLC - todo */
  5152. }
  5153. cik_srbm_select(rdev, 0, 0, 0, 0);
  5154. mutex_unlock(&rdev->srbm_mutex);
  5155. cik_pcie_init_compute_vmid(rdev);
  5156. cik_pcie_gart_tlb_flush(rdev);
  5157. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5158. (unsigned)(rdev->mc.gtt_size >> 20),
  5159. (unsigned long long)rdev->gart.table_addr);
  5160. rdev->gart.ready = true;
  5161. return 0;
  5162. }
  5163. /**
  5164. * cik_pcie_gart_disable - gart disable
  5165. *
  5166. * @rdev: radeon_device pointer
  5167. *
  5168. * This disables all VM page table (CIK).
  5169. */
  5170. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5171. {
  5172. unsigned i;
  5173. for (i = 1; i < 16; ++i) {
  5174. uint32_t reg;
  5175. if (i < 8)
  5176. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2);
  5177. else
  5178. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2);
  5179. rdev->vm_manager.saved_table_addr[i] = RREG32(reg);
  5180. }
  5181. /* Disable all tables */
  5182. WREG32(VM_CONTEXT0_CNTL, 0);
  5183. WREG32(VM_CONTEXT1_CNTL, 0);
  5184. /* Setup TLB control */
  5185. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5186. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5187. /* Setup L2 cache */
  5188. WREG32(VM_L2_CNTL,
  5189. ENABLE_L2_FRAGMENT_PROCESSING |
  5190. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5191. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5192. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5193. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5194. WREG32(VM_L2_CNTL2, 0);
  5195. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5196. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5197. radeon_gart_table_vram_unpin(rdev);
  5198. }
  5199. /**
  5200. * cik_pcie_gart_fini - vm fini callback
  5201. *
  5202. * @rdev: radeon_device pointer
  5203. *
  5204. * Tears down the driver GART/VM setup (CIK).
  5205. */
  5206. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5207. {
  5208. cik_pcie_gart_disable(rdev);
  5209. radeon_gart_table_vram_free(rdev);
  5210. radeon_gart_fini(rdev);
  5211. }
  5212. /* vm parser */
  5213. /**
  5214. * cik_ib_parse - vm ib_parse callback
  5215. *
  5216. * @rdev: radeon_device pointer
  5217. * @ib: indirect buffer pointer
  5218. *
  5219. * CIK uses hw IB checking so this is a nop (CIK).
  5220. */
  5221. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5222. {
  5223. return 0;
  5224. }
  5225. /*
  5226. * vm
  5227. * VMID 0 is the physical GPU addresses as used by the kernel.
  5228. * VMIDs 1-15 are used for userspace clients and are handled
  5229. * by the radeon vm/hsa code.
  5230. */
  5231. /**
  5232. * cik_vm_init - cik vm init callback
  5233. *
  5234. * @rdev: radeon_device pointer
  5235. *
  5236. * Inits cik specific vm parameters (number of VMs, base of vram for
  5237. * VMIDs 1-15) (CIK).
  5238. * Returns 0 for success.
  5239. */
  5240. int cik_vm_init(struct radeon_device *rdev)
  5241. {
  5242. /*
  5243. * number of VMs
  5244. * VMID 0 is reserved for System
  5245. * radeon graphics/compute will use VMIDs 1-7
  5246. * amdkfd will use VMIDs 8-15
  5247. */
  5248. rdev->vm_manager.nvm = RADEON_NUM_OF_VMIDS;
  5249. /* base offset of vram pages */
  5250. if (rdev->flags & RADEON_IS_IGP) {
  5251. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5252. tmp <<= 22;
  5253. rdev->vm_manager.vram_base_offset = tmp;
  5254. } else
  5255. rdev->vm_manager.vram_base_offset = 0;
  5256. return 0;
  5257. }
  5258. /**
  5259. * cik_vm_fini - cik vm fini callback
  5260. *
  5261. * @rdev: radeon_device pointer
  5262. *
  5263. * Tear down any asic specific VM setup (CIK).
  5264. */
  5265. void cik_vm_fini(struct radeon_device *rdev)
  5266. {
  5267. }
  5268. /**
  5269. * cik_vm_decode_fault - print human readable fault info
  5270. *
  5271. * @rdev: radeon_device pointer
  5272. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5273. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5274. *
  5275. * Print human readable fault information (CIK).
  5276. */
  5277. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5278. u32 status, u32 addr, u32 mc_client)
  5279. {
  5280. u32 mc_id;
  5281. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5282. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5283. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5284. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5285. if (rdev->family == CHIP_HAWAII)
  5286. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5287. else
  5288. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5289. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5290. protections, vmid, addr,
  5291. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5292. block, mc_client, mc_id);
  5293. }
  5294. /**
  5295. * cik_vm_flush - cik vm flush using the CP
  5296. *
  5297. * @rdev: radeon_device pointer
  5298. *
  5299. * Update the page table base and flush the VM TLB
  5300. * using the CP (CIK).
  5301. */
  5302. void cik_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
  5303. unsigned vm_id, uint64_t pd_addr)
  5304. {
  5305. int usepfp = (ring->idx == RADEON_RING_TYPE_GFX_INDEX);
  5306. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5307. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5308. WRITE_DATA_DST_SEL(0)));
  5309. if (vm_id < 8) {
  5310. radeon_ring_write(ring,
  5311. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2)) >> 2);
  5312. } else {
  5313. radeon_ring_write(ring,
  5314. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm_id - 8) << 2)) >> 2);
  5315. }
  5316. radeon_ring_write(ring, 0);
  5317. radeon_ring_write(ring, pd_addr >> 12);
  5318. /* update SH_MEM_* regs */
  5319. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5320. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5321. WRITE_DATA_DST_SEL(0)));
  5322. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5323. radeon_ring_write(ring, 0);
  5324. radeon_ring_write(ring, VMID(vm_id));
  5325. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5326. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5327. WRITE_DATA_DST_SEL(0)));
  5328. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5329. radeon_ring_write(ring, 0);
  5330. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5331. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5332. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5333. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5334. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5335. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5336. WRITE_DATA_DST_SEL(0)));
  5337. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5338. radeon_ring_write(ring, 0);
  5339. radeon_ring_write(ring, VMID(0));
  5340. /* HDP flush */
  5341. cik_hdp_flush_cp_ring_emit(rdev, ring->idx);
  5342. /* bits 0-15 are the VM contexts0-15 */
  5343. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5344. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5345. WRITE_DATA_DST_SEL(0)));
  5346. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5347. radeon_ring_write(ring, 0);
  5348. radeon_ring_write(ring, 1 << vm_id);
  5349. /* wait for the invalidate to complete */
  5350. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5351. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5352. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5353. WAIT_REG_MEM_ENGINE(0))); /* me */
  5354. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5355. radeon_ring_write(ring, 0);
  5356. radeon_ring_write(ring, 0); /* ref */
  5357. radeon_ring_write(ring, 0); /* mask */
  5358. radeon_ring_write(ring, 0x20); /* poll interval */
  5359. /* compute doesn't have PFP */
  5360. if (usepfp) {
  5361. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5362. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5363. radeon_ring_write(ring, 0x0);
  5364. }
  5365. }
  5366. /*
  5367. * RLC
  5368. * The RLC is a multi-purpose microengine that handles a
  5369. * variety of functions, the most important of which is
  5370. * the interrupt controller.
  5371. */
  5372. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5373. bool enable)
  5374. {
  5375. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5376. if (enable)
  5377. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5378. else
  5379. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5380. WREG32(CP_INT_CNTL_RING0, tmp);
  5381. }
  5382. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5383. {
  5384. u32 tmp;
  5385. tmp = RREG32(RLC_LB_CNTL);
  5386. if (enable)
  5387. tmp |= LOAD_BALANCE_ENABLE;
  5388. else
  5389. tmp &= ~LOAD_BALANCE_ENABLE;
  5390. WREG32(RLC_LB_CNTL, tmp);
  5391. }
  5392. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5393. {
  5394. u32 i, j, k;
  5395. u32 mask;
  5396. mutex_lock(&rdev->grbm_idx_mutex);
  5397. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5398. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5399. cik_select_se_sh(rdev, i, j);
  5400. for (k = 0; k < rdev->usec_timeout; k++) {
  5401. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5402. break;
  5403. udelay(1);
  5404. }
  5405. }
  5406. }
  5407. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5408. mutex_unlock(&rdev->grbm_idx_mutex);
  5409. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5410. for (k = 0; k < rdev->usec_timeout; k++) {
  5411. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5412. break;
  5413. udelay(1);
  5414. }
  5415. }
  5416. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5417. {
  5418. u32 tmp;
  5419. tmp = RREG32(RLC_CNTL);
  5420. if (tmp != rlc)
  5421. WREG32(RLC_CNTL, rlc);
  5422. }
  5423. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5424. {
  5425. u32 data, orig;
  5426. orig = data = RREG32(RLC_CNTL);
  5427. if (data & RLC_ENABLE) {
  5428. u32 i;
  5429. data &= ~RLC_ENABLE;
  5430. WREG32(RLC_CNTL, data);
  5431. for (i = 0; i < rdev->usec_timeout; i++) {
  5432. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5433. break;
  5434. udelay(1);
  5435. }
  5436. cik_wait_for_rlc_serdes(rdev);
  5437. }
  5438. return orig;
  5439. }
  5440. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5441. {
  5442. u32 tmp, i, mask;
  5443. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5444. WREG32(RLC_GPR_REG2, tmp);
  5445. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5446. for (i = 0; i < rdev->usec_timeout; i++) {
  5447. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5448. break;
  5449. udelay(1);
  5450. }
  5451. for (i = 0; i < rdev->usec_timeout; i++) {
  5452. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5453. break;
  5454. udelay(1);
  5455. }
  5456. }
  5457. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5458. {
  5459. u32 tmp;
  5460. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5461. WREG32(RLC_GPR_REG2, tmp);
  5462. }
  5463. /**
  5464. * cik_rlc_stop - stop the RLC ME
  5465. *
  5466. * @rdev: radeon_device pointer
  5467. *
  5468. * Halt the RLC ME (MicroEngine) (CIK).
  5469. */
  5470. static void cik_rlc_stop(struct radeon_device *rdev)
  5471. {
  5472. WREG32(RLC_CNTL, 0);
  5473. cik_enable_gui_idle_interrupt(rdev, false);
  5474. cik_wait_for_rlc_serdes(rdev);
  5475. }
  5476. /**
  5477. * cik_rlc_start - start the RLC ME
  5478. *
  5479. * @rdev: radeon_device pointer
  5480. *
  5481. * Unhalt the RLC ME (MicroEngine) (CIK).
  5482. */
  5483. static void cik_rlc_start(struct radeon_device *rdev)
  5484. {
  5485. WREG32(RLC_CNTL, RLC_ENABLE);
  5486. cik_enable_gui_idle_interrupt(rdev, true);
  5487. udelay(50);
  5488. }
  5489. /**
  5490. * cik_rlc_resume - setup the RLC hw
  5491. *
  5492. * @rdev: radeon_device pointer
  5493. *
  5494. * Initialize the RLC registers, load the ucode,
  5495. * and start the RLC (CIK).
  5496. * Returns 0 for success, -EINVAL if the ucode is not available.
  5497. */
  5498. static int cik_rlc_resume(struct radeon_device *rdev)
  5499. {
  5500. u32 i, size, tmp;
  5501. if (!rdev->rlc_fw)
  5502. return -EINVAL;
  5503. cik_rlc_stop(rdev);
  5504. /* disable CG */
  5505. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5506. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5507. si_rlc_reset(rdev);
  5508. cik_init_pg(rdev);
  5509. cik_init_cg(rdev);
  5510. WREG32(RLC_LB_CNTR_INIT, 0);
  5511. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5512. mutex_lock(&rdev->grbm_idx_mutex);
  5513. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5514. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5515. WREG32(RLC_LB_PARAMS, 0x00600408);
  5516. WREG32(RLC_LB_CNTL, 0x80000004);
  5517. mutex_unlock(&rdev->grbm_idx_mutex);
  5518. WREG32(RLC_MC_CNTL, 0);
  5519. WREG32(RLC_UCODE_CNTL, 0);
  5520. if (rdev->new_fw) {
  5521. const struct rlc_firmware_header_v1_0 *hdr =
  5522. (const struct rlc_firmware_header_v1_0 *)rdev->rlc_fw->data;
  5523. const __le32 *fw_data = (const __le32 *)
  5524. (rdev->rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5525. radeon_ucode_print_rlc_hdr(&hdr->header);
  5526. size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  5527. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5528. for (i = 0; i < size; i++)
  5529. WREG32(RLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  5530. WREG32(RLC_GPM_UCODE_ADDR, le32_to_cpu(hdr->header.ucode_version));
  5531. } else {
  5532. const __be32 *fw_data;
  5533. switch (rdev->family) {
  5534. case CHIP_BONAIRE:
  5535. case CHIP_HAWAII:
  5536. default:
  5537. size = BONAIRE_RLC_UCODE_SIZE;
  5538. break;
  5539. case CHIP_KAVERI:
  5540. size = KV_RLC_UCODE_SIZE;
  5541. break;
  5542. case CHIP_KABINI:
  5543. size = KB_RLC_UCODE_SIZE;
  5544. break;
  5545. case CHIP_MULLINS:
  5546. size = ML_RLC_UCODE_SIZE;
  5547. break;
  5548. }
  5549. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5550. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5551. for (i = 0; i < size; i++)
  5552. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5553. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5554. }
  5555. /* XXX - find out what chips support lbpw */
  5556. cik_enable_lbpw(rdev, false);
  5557. if (rdev->family == CHIP_BONAIRE)
  5558. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5559. cik_rlc_start(rdev);
  5560. return 0;
  5561. }
  5562. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5563. {
  5564. u32 data, orig, tmp, tmp2;
  5565. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5566. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5567. cik_enable_gui_idle_interrupt(rdev, true);
  5568. tmp = cik_halt_rlc(rdev);
  5569. mutex_lock(&rdev->grbm_idx_mutex);
  5570. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5571. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5572. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5573. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5574. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5575. mutex_unlock(&rdev->grbm_idx_mutex);
  5576. cik_update_rlc(rdev, tmp);
  5577. data |= CGCG_EN | CGLS_EN;
  5578. } else {
  5579. cik_enable_gui_idle_interrupt(rdev, false);
  5580. RREG32(CB_CGTT_SCLK_CTRL);
  5581. RREG32(CB_CGTT_SCLK_CTRL);
  5582. RREG32(CB_CGTT_SCLK_CTRL);
  5583. RREG32(CB_CGTT_SCLK_CTRL);
  5584. data &= ~(CGCG_EN | CGLS_EN);
  5585. }
  5586. if (orig != data)
  5587. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5588. }
  5589. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5590. {
  5591. u32 data, orig, tmp = 0;
  5592. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5593. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5594. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5595. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5596. data |= CP_MEM_LS_EN;
  5597. if (orig != data)
  5598. WREG32(CP_MEM_SLP_CNTL, data);
  5599. }
  5600. }
  5601. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5602. data |= 0x00000001;
  5603. data &= 0xfffffffd;
  5604. if (orig != data)
  5605. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5606. tmp = cik_halt_rlc(rdev);
  5607. mutex_lock(&rdev->grbm_idx_mutex);
  5608. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5609. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5610. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5611. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5612. WREG32(RLC_SERDES_WR_CTRL, data);
  5613. mutex_unlock(&rdev->grbm_idx_mutex);
  5614. cik_update_rlc(rdev, tmp);
  5615. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5616. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5617. data &= ~SM_MODE_MASK;
  5618. data |= SM_MODE(0x2);
  5619. data |= SM_MODE_ENABLE;
  5620. data &= ~CGTS_OVERRIDE;
  5621. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5622. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5623. data &= ~CGTS_LS_OVERRIDE;
  5624. data &= ~ON_MONITOR_ADD_MASK;
  5625. data |= ON_MONITOR_ADD_EN;
  5626. data |= ON_MONITOR_ADD(0x96);
  5627. if (orig != data)
  5628. WREG32(CGTS_SM_CTRL_REG, data);
  5629. }
  5630. } else {
  5631. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5632. data |= 0x00000003;
  5633. if (orig != data)
  5634. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5635. data = RREG32(RLC_MEM_SLP_CNTL);
  5636. if (data & RLC_MEM_LS_EN) {
  5637. data &= ~RLC_MEM_LS_EN;
  5638. WREG32(RLC_MEM_SLP_CNTL, data);
  5639. }
  5640. data = RREG32(CP_MEM_SLP_CNTL);
  5641. if (data & CP_MEM_LS_EN) {
  5642. data &= ~CP_MEM_LS_EN;
  5643. WREG32(CP_MEM_SLP_CNTL, data);
  5644. }
  5645. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5646. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5647. if (orig != data)
  5648. WREG32(CGTS_SM_CTRL_REG, data);
  5649. tmp = cik_halt_rlc(rdev);
  5650. mutex_lock(&rdev->grbm_idx_mutex);
  5651. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5652. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5653. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5654. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5655. WREG32(RLC_SERDES_WR_CTRL, data);
  5656. mutex_unlock(&rdev->grbm_idx_mutex);
  5657. cik_update_rlc(rdev, tmp);
  5658. }
  5659. }
  5660. static const u32 mc_cg_registers[] =
  5661. {
  5662. MC_HUB_MISC_HUB_CG,
  5663. MC_HUB_MISC_SIP_CG,
  5664. MC_HUB_MISC_VM_CG,
  5665. MC_XPB_CLK_GAT,
  5666. ATC_MISC_CG,
  5667. MC_CITF_MISC_WR_CG,
  5668. MC_CITF_MISC_RD_CG,
  5669. MC_CITF_MISC_VM_CG,
  5670. VM_L2_CG,
  5671. };
  5672. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5673. bool enable)
  5674. {
  5675. int i;
  5676. u32 orig, data;
  5677. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5678. orig = data = RREG32(mc_cg_registers[i]);
  5679. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5680. data |= MC_LS_ENABLE;
  5681. else
  5682. data &= ~MC_LS_ENABLE;
  5683. if (data != orig)
  5684. WREG32(mc_cg_registers[i], data);
  5685. }
  5686. }
  5687. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5688. bool enable)
  5689. {
  5690. int i;
  5691. u32 orig, data;
  5692. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5693. orig = data = RREG32(mc_cg_registers[i]);
  5694. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5695. data |= MC_CG_ENABLE;
  5696. else
  5697. data &= ~MC_CG_ENABLE;
  5698. if (data != orig)
  5699. WREG32(mc_cg_registers[i], data);
  5700. }
  5701. }
  5702. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5703. bool enable)
  5704. {
  5705. u32 orig, data;
  5706. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5707. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5708. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5709. } else {
  5710. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5711. data |= 0xff000000;
  5712. if (data != orig)
  5713. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5714. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5715. data |= 0xff000000;
  5716. if (data != orig)
  5717. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5718. }
  5719. }
  5720. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5721. bool enable)
  5722. {
  5723. u32 orig, data;
  5724. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5725. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5726. data |= 0x100;
  5727. if (orig != data)
  5728. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5729. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5730. data |= 0x100;
  5731. if (orig != data)
  5732. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5733. } else {
  5734. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5735. data &= ~0x100;
  5736. if (orig != data)
  5737. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5738. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5739. data &= ~0x100;
  5740. if (orig != data)
  5741. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5742. }
  5743. }
  5744. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5745. bool enable)
  5746. {
  5747. u32 orig, data;
  5748. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5749. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5750. data = 0xfff;
  5751. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5752. orig = data = RREG32(UVD_CGC_CTRL);
  5753. data |= DCM;
  5754. if (orig != data)
  5755. WREG32(UVD_CGC_CTRL, data);
  5756. } else {
  5757. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5758. data &= ~0xfff;
  5759. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5760. orig = data = RREG32(UVD_CGC_CTRL);
  5761. data &= ~DCM;
  5762. if (orig != data)
  5763. WREG32(UVD_CGC_CTRL, data);
  5764. }
  5765. }
  5766. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5767. bool enable)
  5768. {
  5769. u32 orig, data;
  5770. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  5771. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5772. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5773. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5774. else
  5775. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5776. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5777. if (orig != data)
  5778. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  5779. }
  5780. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  5781. bool enable)
  5782. {
  5783. u32 orig, data;
  5784. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5785. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5786. data &= ~CLOCK_GATING_DIS;
  5787. else
  5788. data |= CLOCK_GATING_DIS;
  5789. if (orig != data)
  5790. WREG32(HDP_HOST_PATH_CNTL, data);
  5791. }
  5792. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  5793. bool enable)
  5794. {
  5795. u32 orig, data;
  5796. orig = data = RREG32(HDP_MEM_POWER_LS);
  5797. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5798. data |= HDP_LS_ENABLE;
  5799. else
  5800. data &= ~HDP_LS_ENABLE;
  5801. if (orig != data)
  5802. WREG32(HDP_MEM_POWER_LS, data);
  5803. }
  5804. void cik_update_cg(struct radeon_device *rdev,
  5805. u32 block, bool enable)
  5806. {
  5807. if (block & RADEON_CG_BLOCK_GFX) {
  5808. cik_enable_gui_idle_interrupt(rdev, false);
  5809. /* order matters! */
  5810. if (enable) {
  5811. cik_enable_mgcg(rdev, true);
  5812. cik_enable_cgcg(rdev, true);
  5813. } else {
  5814. cik_enable_cgcg(rdev, false);
  5815. cik_enable_mgcg(rdev, false);
  5816. }
  5817. cik_enable_gui_idle_interrupt(rdev, true);
  5818. }
  5819. if (block & RADEON_CG_BLOCK_MC) {
  5820. if (!(rdev->flags & RADEON_IS_IGP)) {
  5821. cik_enable_mc_mgcg(rdev, enable);
  5822. cik_enable_mc_ls(rdev, enable);
  5823. }
  5824. }
  5825. if (block & RADEON_CG_BLOCK_SDMA) {
  5826. cik_enable_sdma_mgcg(rdev, enable);
  5827. cik_enable_sdma_mgls(rdev, enable);
  5828. }
  5829. if (block & RADEON_CG_BLOCK_BIF) {
  5830. cik_enable_bif_mgls(rdev, enable);
  5831. }
  5832. if (block & RADEON_CG_BLOCK_UVD) {
  5833. if (rdev->has_uvd)
  5834. cik_enable_uvd_mgcg(rdev, enable);
  5835. }
  5836. if (block & RADEON_CG_BLOCK_HDP) {
  5837. cik_enable_hdp_mgcg(rdev, enable);
  5838. cik_enable_hdp_ls(rdev, enable);
  5839. }
  5840. if (block & RADEON_CG_BLOCK_VCE) {
  5841. vce_v2_0_enable_mgcg(rdev, enable);
  5842. }
  5843. }
  5844. static void cik_init_cg(struct radeon_device *rdev)
  5845. {
  5846. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  5847. if (rdev->has_uvd)
  5848. si_init_uvd_internal_cg(rdev);
  5849. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5850. RADEON_CG_BLOCK_SDMA |
  5851. RADEON_CG_BLOCK_BIF |
  5852. RADEON_CG_BLOCK_UVD |
  5853. RADEON_CG_BLOCK_HDP), true);
  5854. }
  5855. static void cik_fini_cg(struct radeon_device *rdev)
  5856. {
  5857. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5858. RADEON_CG_BLOCK_SDMA |
  5859. RADEON_CG_BLOCK_BIF |
  5860. RADEON_CG_BLOCK_UVD |
  5861. RADEON_CG_BLOCK_HDP), false);
  5862. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5863. }
  5864. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5865. bool enable)
  5866. {
  5867. u32 data, orig;
  5868. orig = data = RREG32(RLC_PG_CNTL);
  5869. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5870. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5871. else
  5872. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5873. if (orig != data)
  5874. WREG32(RLC_PG_CNTL, data);
  5875. }
  5876. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5877. bool enable)
  5878. {
  5879. u32 data, orig;
  5880. orig = data = RREG32(RLC_PG_CNTL);
  5881. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5882. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5883. else
  5884. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5885. if (orig != data)
  5886. WREG32(RLC_PG_CNTL, data);
  5887. }
  5888. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5889. {
  5890. u32 data, orig;
  5891. orig = data = RREG32(RLC_PG_CNTL);
  5892. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5893. data &= ~DISABLE_CP_PG;
  5894. else
  5895. data |= DISABLE_CP_PG;
  5896. if (orig != data)
  5897. WREG32(RLC_PG_CNTL, data);
  5898. }
  5899. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5900. {
  5901. u32 data, orig;
  5902. orig = data = RREG32(RLC_PG_CNTL);
  5903. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5904. data &= ~DISABLE_GDS_PG;
  5905. else
  5906. data |= DISABLE_GDS_PG;
  5907. if (orig != data)
  5908. WREG32(RLC_PG_CNTL, data);
  5909. }
  5910. #define CP_ME_TABLE_SIZE 96
  5911. #define CP_ME_TABLE_OFFSET 2048
  5912. #define CP_MEC_TABLE_OFFSET 4096
  5913. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5914. {
  5915. volatile u32 *dst_ptr;
  5916. int me, i, max_me = 4;
  5917. u32 bo_offset = 0;
  5918. u32 table_offset, table_size;
  5919. if (rdev->family == CHIP_KAVERI)
  5920. max_me = 5;
  5921. if (rdev->rlc.cp_table_ptr == NULL)
  5922. return;
  5923. /* write the cp table buffer */
  5924. dst_ptr = rdev->rlc.cp_table_ptr;
  5925. for (me = 0; me < max_me; me++) {
  5926. if (rdev->new_fw) {
  5927. const __le32 *fw_data;
  5928. const struct gfx_firmware_header_v1_0 *hdr;
  5929. if (me == 0) {
  5930. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  5931. fw_data = (const __le32 *)
  5932. (rdev->ce_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5933. table_offset = le32_to_cpu(hdr->jt_offset);
  5934. table_size = le32_to_cpu(hdr->jt_size);
  5935. } else if (me == 1) {
  5936. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  5937. fw_data = (const __le32 *)
  5938. (rdev->pfp_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5939. table_offset = le32_to_cpu(hdr->jt_offset);
  5940. table_size = le32_to_cpu(hdr->jt_size);
  5941. } else if (me == 2) {
  5942. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  5943. fw_data = (const __le32 *)
  5944. (rdev->me_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5945. table_offset = le32_to_cpu(hdr->jt_offset);
  5946. table_size = le32_to_cpu(hdr->jt_size);
  5947. } else if (me == 3) {
  5948. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  5949. fw_data = (const __le32 *)
  5950. (rdev->mec_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5951. table_offset = le32_to_cpu(hdr->jt_offset);
  5952. table_size = le32_to_cpu(hdr->jt_size);
  5953. } else {
  5954. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  5955. fw_data = (const __le32 *)
  5956. (rdev->mec2_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5957. table_offset = le32_to_cpu(hdr->jt_offset);
  5958. table_size = le32_to_cpu(hdr->jt_size);
  5959. }
  5960. for (i = 0; i < table_size; i ++) {
  5961. dst_ptr[bo_offset + i] =
  5962. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  5963. }
  5964. bo_offset += table_size;
  5965. } else {
  5966. const __be32 *fw_data;
  5967. table_size = CP_ME_TABLE_SIZE;
  5968. if (me == 0) {
  5969. fw_data = (const __be32 *)rdev->ce_fw->data;
  5970. table_offset = CP_ME_TABLE_OFFSET;
  5971. } else if (me == 1) {
  5972. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5973. table_offset = CP_ME_TABLE_OFFSET;
  5974. } else if (me == 2) {
  5975. fw_data = (const __be32 *)rdev->me_fw->data;
  5976. table_offset = CP_ME_TABLE_OFFSET;
  5977. } else {
  5978. fw_data = (const __be32 *)rdev->mec_fw->data;
  5979. table_offset = CP_MEC_TABLE_OFFSET;
  5980. }
  5981. for (i = 0; i < table_size; i ++) {
  5982. dst_ptr[bo_offset + i] =
  5983. cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  5984. }
  5985. bo_offset += table_size;
  5986. }
  5987. }
  5988. }
  5989. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5990. bool enable)
  5991. {
  5992. u32 data, orig;
  5993. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5994. orig = data = RREG32(RLC_PG_CNTL);
  5995. data |= GFX_PG_ENABLE;
  5996. if (orig != data)
  5997. WREG32(RLC_PG_CNTL, data);
  5998. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5999. data |= AUTO_PG_EN;
  6000. if (orig != data)
  6001. WREG32(RLC_AUTO_PG_CTRL, data);
  6002. } else {
  6003. orig = data = RREG32(RLC_PG_CNTL);
  6004. data &= ~GFX_PG_ENABLE;
  6005. if (orig != data)
  6006. WREG32(RLC_PG_CNTL, data);
  6007. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  6008. data &= ~AUTO_PG_EN;
  6009. if (orig != data)
  6010. WREG32(RLC_AUTO_PG_CTRL, data);
  6011. data = RREG32(DB_RENDER_CONTROL);
  6012. }
  6013. }
  6014. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  6015. {
  6016. u32 mask = 0, tmp, tmp1;
  6017. int i;
  6018. mutex_lock(&rdev->grbm_idx_mutex);
  6019. cik_select_se_sh(rdev, se, sh);
  6020. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  6021. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  6022. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  6023. mutex_unlock(&rdev->grbm_idx_mutex);
  6024. tmp &= 0xffff0000;
  6025. tmp |= tmp1;
  6026. tmp >>= 16;
  6027. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  6028. mask <<= 1;
  6029. mask |= 1;
  6030. }
  6031. return (~tmp) & mask;
  6032. }
  6033. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  6034. {
  6035. u32 i, j, k, active_cu_number = 0;
  6036. u32 mask, counter, cu_bitmap;
  6037. u32 tmp = 0;
  6038. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  6039. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  6040. mask = 1;
  6041. cu_bitmap = 0;
  6042. counter = 0;
  6043. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  6044. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  6045. if (counter < 2)
  6046. cu_bitmap |= mask;
  6047. counter ++;
  6048. }
  6049. mask <<= 1;
  6050. }
  6051. active_cu_number += counter;
  6052. tmp |= (cu_bitmap << (i * 16 + j * 8));
  6053. }
  6054. }
  6055. WREG32(RLC_PG_AO_CU_MASK, tmp);
  6056. tmp = RREG32(RLC_MAX_PG_CU);
  6057. tmp &= ~MAX_PU_CU_MASK;
  6058. tmp |= MAX_PU_CU(active_cu_number);
  6059. WREG32(RLC_MAX_PG_CU, tmp);
  6060. }
  6061. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  6062. bool enable)
  6063. {
  6064. u32 data, orig;
  6065. orig = data = RREG32(RLC_PG_CNTL);
  6066. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  6067. data |= STATIC_PER_CU_PG_ENABLE;
  6068. else
  6069. data &= ~STATIC_PER_CU_PG_ENABLE;
  6070. if (orig != data)
  6071. WREG32(RLC_PG_CNTL, data);
  6072. }
  6073. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  6074. bool enable)
  6075. {
  6076. u32 data, orig;
  6077. orig = data = RREG32(RLC_PG_CNTL);
  6078. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  6079. data |= DYN_PER_CU_PG_ENABLE;
  6080. else
  6081. data &= ~DYN_PER_CU_PG_ENABLE;
  6082. if (orig != data)
  6083. WREG32(RLC_PG_CNTL, data);
  6084. }
  6085. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  6086. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  6087. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  6088. {
  6089. u32 data, orig;
  6090. u32 i;
  6091. if (rdev->rlc.cs_data) {
  6092. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6093. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  6094. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  6095. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  6096. } else {
  6097. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6098. for (i = 0; i < 3; i++)
  6099. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  6100. }
  6101. if (rdev->rlc.reg_list) {
  6102. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  6103. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  6104. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  6105. }
  6106. orig = data = RREG32(RLC_PG_CNTL);
  6107. data |= GFX_PG_SRC;
  6108. if (orig != data)
  6109. WREG32(RLC_PG_CNTL, data);
  6110. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  6111. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  6112. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  6113. data &= ~IDLE_POLL_COUNT_MASK;
  6114. data |= IDLE_POLL_COUNT(0x60);
  6115. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  6116. data = 0x10101010;
  6117. WREG32(RLC_PG_DELAY, data);
  6118. data = RREG32(RLC_PG_DELAY_2);
  6119. data &= ~0xff;
  6120. data |= 0x3;
  6121. WREG32(RLC_PG_DELAY_2, data);
  6122. data = RREG32(RLC_AUTO_PG_CTRL);
  6123. data &= ~GRBM_REG_SGIT_MASK;
  6124. data |= GRBM_REG_SGIT(0x700);
  6125. WREG32(RLC_AUTO_PG_CTRL, data);
  6126. }
  6127. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  6128. {
  6129. cik_enable_gfx_cgpg(rdev, enable);
  6130. cik_enable_gfx_static_mgpg(rdev, enable);
  6131. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  6132. }
  6133. u32 cik_get_csb_size(struct radeon_device *rdev)
  6134. {
  6135. u32 count = 0;
  6136. const struct cs_section_def *sect = NULL;
  6137. const struct cs_extent_def *ext = NULL;
  6138. if (rdev->rlc.cs_data == NULL)
  6139. return 0;
  6140. /* begin clear state */
  6141. count += 2;
  6142. /* context control state */
  6143. count += 3;
  6144. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6145. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6146. if (sect->id == SECT_CONTEXT)
  6147. count += 2 + ext->reg_count;
  6148. else
  6149. return 0;
  6150. }
  6151. }
  6152. /* pa_sc_raster_config/pa_sc_raster_config1 */
  6153. count += 4;
  6154. /* end clear state */
  6155. count += 2;
  6156. /* clear state */
  6157. count += 2;
  6158. return count;
  6159. }
  6160. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  6161. {
  6162. u32 count = 0, i;
  6163. const struct cs_section_def *sect = NULL;
  6164. const struct cs_extent_def *ext = NULL;
  6165. if (rdev->rlc.cs_data == NULL)
  6166. return;
  6167. if (buffer == NULL)
  6168. return;
  6169. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6170. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  6171. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  6172. buffer[count++] = cpu_to_le32(0x80000000);
  6173. buffer[count++] = cpu_to_le32(0x80000000);
  6174. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6175. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6176. if (sect->id == SECT_CONTEXT) {
  6177. buffer[count++] =
  6178. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  6179. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  6180. for (i = 0; i < ext->reg_count; i++)
  6181. buffer[count++] = cpu_to_le32(ext->extent[i]);
  6182. } else {
  6183. return;
  6184. }
  6185. }
  6186. }
  6187. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  6188. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  6189. switch (rdev->family) {
  6190. case CHIP_BONAIRE:
  6191. buffer[count++] = cpu_to_le32(0x16000012);
  6192. buffer[count++] = cpu_to_le32(0x00000000);
  6193. break;
  6194. case CHIP_KAVERI:
  6195. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6196. buffer[count++] = cpu_to_le32(0x00000000);
  6197. break;
  6198. case CHIP_KABINI:
  6199. case CHIP_MULLINS:
  6200. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6201. buffer[count++] = cpu_to_le32(0x00000000);
  6202. break;
  6203. case CHIP_HAWAII:
  6204. buffer[count++] = cpu_to_le32(0x3a00161a);
  6205. buffer[count++] = cpu_to_le32(0x0000002e);
  6206. break;
  6207. default:
  6208. buffer[count++] = cpu_to_le32(0x00000000);
  6209. buffer[count++] = cpu_to_le32(0x00000000);
  6210. break;
  6211. }
  6212. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6213. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  6214. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  6215. buffer[count++] = cpu_to_le32(0);
  6216. }
  6217. static void cik_init_pg(struct radeon_device *rdev)
  6218. {
  6219. if (rdev->pg_flags) {
  6220. cik_enable_sck_slowdown_on_pu(rdev, true);
  6221. cik_enable_sck_slowdown_on_pd(rdev, true);
  6222. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6223. cik_init_gfx_cgpg(rdev);
  6224. cik_enable_cp_pg(rdev, true);
  6225. cik_enable_gds_pg(rdev, true);
  6226. }
  6227. cik_init_ao_cu_mask(rdev);
  6228. cik_update_gfx_pg(rdev, true);
  6229. }
  6230. }
  6231. static void cik_fini_pg(struct radeon_device *rdev)
  6232. {
  6233. if (rdev->pg_flags) {
  6234. cik_update_gfx_pg(rdev, false);
  6235. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6236. cik_enable_cp_pg(rdev, false);
  6237. cik_enable_gds_pg(rdev, false);
  6238. }
  6239. }
  6240. }
  6241. /*
  6242. * Interrupts
  6243. * Starting with r6xx, interrupts are handled via a ring buffer.
  6244. * Ring buffers are areas of GPU accessible memory that the GPU
  6245. * writes interrupt vectors into and the host reads vectors out of.
  6246. * There is a rptr (read pointer) that determines where the
  6247. * host is currently reading, and a wptr (write pointer)
  6248. * which determines where the GPU has written. When the
  6249. * pointers are equal, the ring is idle. When the GPU
  6250. * writes vectors to the ring buffer, it increments the
  6251. * wptr. When there is an interrupt, the host then starts
  6252. * fetching commands and processing them until the pointers are
  6253. * equal again at which point it updates the rptr.
  6254. */
  6255. /**
  6256. * cik_enable_interrupts - Enable the interrupt ring buffer
  6257. *
  6258. * @rdev: radeon_device pointer
  6259. *
  6260. * Enable the interrupt ring buffer (CIK).
  6261. */
  6262. static void cik_enable_interrupts(struct radeon_device *rdev)
  6263. {
  6264. u32 ih_cntl = RREG32(IH_CNTL);
  6265. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6266. ih_cntl |= ENABLE_INTR;
  6267. ih_rb_cntl |= IH_RB_ENABLE;
  6268. WREG32(IH_CNTL, ih_cntl);
  6269. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6270. rdev->ih.enabled = true;
  6271. }
  6272. /**
  6273. * cik_disable_interrupts - Disable the interrupt ring buffer
  6274. *
  6275. * @rdev: radeon_device pointer
  6276. *
  6277. * Disable the interrupt ring buffer (CIK).
  6278. */
  6279. static void cik_disable_interrupts(struct radeon_device *rdev)
  6280. {
  6281. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6282. u32 ih_cntl = RREG32(IH_CNTL);
  6283. ih_rb_cntl &= ~IH_RB_ENABLE;
  6284. ih_cntl &= ~ENABLE_INTR;
  6285. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6286. WREG32(IH_CNTL, ih_cntl);
  6287. /* set rptr, wptr to 0 */
  6288. WREG32(IH_RB_RPTR, 0);
  6289. WREG32(IH_RB_WPTR, 0);
  6290. rdev->ih.enabled = false;
  6291. rdev->ih.rptr = 0;
  6292. }
  6293. /**
  6294. * cik_disable_interrupt_state - Disable all interrupt sources
  6295. *
  6296. * @rdev: radeon_device pointer
  6297. *
  6298. * Clear all interrupt enable bits used by the driver (CIK).
  6299. */
  6300. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6301. {
  6302. u32 tmp;
  6303. /* gfx ring */
  6304. tmp = RREG32(CP_INT_CNTL_RING0) &
  6305. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6306. WREG32(CP_INT_CNTL_RING0, tmp);
  6307. /* sdma */
  6308. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6309. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6310. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6311. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6312. /* compute queues */
  6313. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6314. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6315. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6316. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6317. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6318. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6319. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6320. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6321. /* grbm */
  6322. WREG32(GRBM_INT_CNTL, 0);
  6323. /* SRBM */
  6324. WREG32(SRBM_INT_CNTL, 0);
  6325. /* vline/vblank, etc. */
  6326. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6327. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6328. if (rdev->num_crtc >= 4) {
  6329. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6330. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6331. }
  6332. if (rdev->num_crtc >= 6) {
  6333. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6334. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6335. }
  6336. /* pflip */
  6337. if (rdev->num_crtc >= 2) {
  6338. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6339. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6340. }
  6341. if (rdev->num_crtc >= 4) {
  6342. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6343. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6344. }
  6345. if (rdev->num_crtc >= 6) {
  6346. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6347. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6348. }
  6349. /* dac hotplug */
  6350. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6351. /* digital hotplug */
  6352. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6353. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6354. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6355. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6356. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6357. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6358. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6359. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6360. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6361. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6362. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6363. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6364. }
  6365. /**
  6366. * cik_irq_init - init and enable the interrupt ring
  6367. *
  6368. * @rdev: radeon_device pointer
  6369. *
  6370. * Allocate a ring buffer for the interrupt controller,
  6371. * enable the RLC, disable interrupts, enable the IH
  6372. * ring buffer and enable it (CIK).
  6373. * Called at device load and reume.
  6374. * Returns 0 for success, errors for failure.
  6375. */
  6376. static int cik_irq_init(struct radeon_device *rdev)
  6377. {
  6378. int ret = 0;
  6379. int rb_bufsz;
  6380. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6381. /* allocate ring */
  6382. ret = r600_ih_ring_alloc(rdev);
  6383. if (ret)
  6384. return ret;
  6385. /* disable irqs */
  6386. cik_disable_interrupts(rdev);
  6387. /* init rlc */
  6388. ret = cik_rlc_resume(rdev);
  6389. if (ret) {
  6390. r600_ih_ring_fini(rdev);
  6391. return ret;
  6392. }
  6393. /* setup interrupt control */
  6394. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6395. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6396. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6397. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6398. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6399. */
  6400. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6401. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6402. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6403. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6404. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6405. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6406. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6407. IH_WPTR_OVERFLOW_CLEAR |
  6408. (rb_bufsz << 1));
  6409. if (rdev->wb.enabled)
  6410. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6411. /* set the writeback address whether it's enabled or not */
  6412. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6413. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6414. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6415. /* set rptr, wptr to 0 */
  6416. WREG32(IH_RB_RPTR, 0);
  6417. WREG32(IH_RB_WPTR, 0);
  6418. /* Default settings for IH_CNTL (disabled at first) */
  6419. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6420. /* RPTR_REARM only works if msi's are enabled */
  6421. if (rdev->msi_enabled)
  6422. ih_cntl |= RPTR_REARM;
  6423. WREG32(IH_CNTL, ih_cntl);
  6424. /* force the active interrupt state to all disabled */
  6425. cik_disable_interrupt_state(rdev);
  6426. pci_set_master(rdev->pdev);
  6427. /* enable irqs */
  6428. cik_enable_interrupts(rdev);
  6429. return ret;
  6430. }
  6431. /**
  6432. * cik_irq_set - enable/disable interrupt sources
  6433. *
  6434. * @rdev: radeon_device pointer
  6435. *
  6436. * Enable interrupt sources on the GPU (vblanks, hpd,
  6437. * etc.) (CIK).
  6438. * Returns 0 for success, errors for failure.
  6439. */
  6440. int cik_irq_set(struct radeon_device *rdev)
  6441. {
  6442. u32 cp_int_cntl;
  6443. u32 cp_m1p0;
  6444. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6445. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6446. u32 grbm_int_cntl = 0;
  6447. u32 dma_cntl, dma_cntl1;
  6448. if (!rdev->irq.installed) {
  6449. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6450. return -EINVAL;
  6451. }
  6452. /* don't enable anything if the ih is disabled */
  6453. if (!rdev->ih.enabled) {
  6454. cik_disable_interrupts(rdev);
  6455. /* force the active interrupt state to all disabled */
  6456. cik_disable_interrupt_state(rdev);
  6457. return 0;
  6458. }
  6459. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6460. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6461. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6462. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6463. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6464. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6465. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6466. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6467. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6468. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6469. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6470. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6471. /* enable CP interrupts on all rings */
  6472. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6473. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6474. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6475. }
  6476. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6477. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6478. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6479. if (ring->me == 1) {
  6480. switch (ring->pipe) {
  6481. case 0:
  6482. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6483. break;
  6484. default:
  6485. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6486. break;
  6487. }
  6488. } else {
  6489. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6490. }
  6491. }
  6492. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6493. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6494. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6495. if (ring->me == 1) {
  6496. switch (ring->pipe) {
  6497. case 0:
  6498. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6499. break;
  6500. default:
  6501. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6502. break;
  6503. }
  6504. } else {
  6505. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6506. }
  6507. }
  6508. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6509. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6510. dma_cntl |= TRAP_ENABLE;
  6511. }
  6512. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6513. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6514. dma_cntl1 |= TRAP_ENABLE;
  6515. }
  6516. if (rdev->irq.crtc_vblank_int[0] ||
  6517. atomic_read(&rdev->irq.pflip[0])) {
  6518. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6519. crtc1 |= VBLANK_INTERRUPT_MASK;
  6520. }
  6521. if (rdev->irq.crtc_vblank_int[1] ||
  6522. atomic_read(&rdev->irq.pflip[1])) {
  6523. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6524. crtc2 |= VBLANK_INTERRUPT_MASK;
  6525. }
  6526. if (rdev->irq.crtc_vblank_int[2] ||
  6527. atomic_read(&rdev->irq.pflip[2])) {
  6528. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6529. crtc3 |= VBLANK_INTERRUPT_MASK;
  6530. }
  6531. if (rdev->irq.crtc_vblank_int[3] ||
  6532. atomic_read(&rdev->irq.pflip[3])) {
  6533. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6534. crtc4 |= VBLANK_INTERRUPT_MASK;
  6535. }
  6536. if (rdev->irq.crtc_vblank_int[4] ||
  6537. atomic_read(&rdev->irq.pflip[4])) {
  6538. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6539. crtc5 |= VBLANK_INTERRUPT_MASK;
  6540. }
  6541. if (rdev->irq.crtc_vblank_int[5] ||
  6542. atomic_read(&rdev->irq.pflip[5])) {
  6543. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6544. crtc6 |= VBLANK_INTERRUPT_MASK;
  6545. }
  6546. if (rdev->irq.hpd[0]) {
  6547. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6548. hpd1 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6549. }
  6550. if (rdev->irq.hpd[1]) {
  6551. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6552. hpd2 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6553. }
  6554. if (rdev->irq.hpd[2]) {
  6555. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6556. hpd3 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6557. }
  6558. if (rdev->irq.hpd[3]) {
  6559. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6560. hpd4 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6561. }
  6562. if (rdev->irq.hpd[4]) {
  6563. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6564. hpd5 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6565. }
  6566. if (rdev->irq.hpd[5]) {
  6567. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6568. hpd6 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6569. }
  6570. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6571. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6572. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6573. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6574. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6575. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6576. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6577. if (rdev->num_crtc >= 4) {
  6578. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6579. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6580. }
  6581. if (rdev->num_crtc >= 6) {
  6582. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6583. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6584. }
  6585. if (rdev->num_crtc >= 2) {
  6586. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6587. GRPH_PFLIP_INT_MASK);
  6588. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6589. GRPH_PFLIP_INT_MASK);
  6590. }
  6591. if (rdev->num_crtc >= 4) {
  6592. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6593. GRPH_PFLIP_INT_MASK);
  6594. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6595. GRPH_PFLIP_INT_MASK);
  6596. }
  6597. if (rdev->num_crtc >= 6) {
  6598. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6599. GRPH_PFLIP_INT_MASK);
  6600. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6601. GRPH_PFLIP_INT_MASK);
  6602. }
  6603. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6604. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6605. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6606. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6607. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6608. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6609. /* posting read */
  6610. RREG32(SRBM_STATUS);
  6611. return 0;
  6612. }
  6613. /**
  6614. * cik_irq_ack - ack interrupt sources
  6615. *
  6616. * @rdev: radeon_device pointer
  6617. *
  6618. * Ack interrupt sources on the GPU (vblanks, hpd,
  6619. * etc.) (CIK). Certain interrupts sources are sw
  6620. * generated and do not require an explicit ack.
  6621. */
  6622. static inline void cik_irq_ack(struct radeon_device *rdev)
  6623. {
  6624. u32 tmp;
  6625. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6626. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6627. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6628. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6629. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6630. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6631. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6632. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6633. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6634. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6635. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6636. if (rdev->num_crtc >= 4) {
  6637. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6638. EVERGREEN_CRTC2_REGISTER_OFFSET);
  6639. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  6640. EVERGREEN_CRTC3_REGISTER_OFFSET);
  6641. }
  6642. if (rdev->num_crtc >= 6) {
  6643. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  6644. EVERGREEN_CRTC4_REGISTER_OFFSET);
  6645. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  6646. EVERGREEN_CRTC5_REGISTER_OFFSET);
  6647. }
  6648. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  6649. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6650. GRPH_PFLIP_INT_CLEAR);
  6651. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  6652. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6653. GRPH_PFLIP_INT_CLEAR);
  6654. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6655. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6656. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6657. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6658. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6659. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6660. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6661. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6662. if (rdev->num_crtc >= 4) {
  6663. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  6664. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6665. GRPH_PFLIP_INT_CLEAR);
  6666. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  6667. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6668. GRPH_PFLIP_INT_CLEAR);
  6669. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6670. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6671. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6672. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6673. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6674. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6675. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6676. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6677. }
  6678. if (rdev->num_crtc >= 6) {
  6679. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  6680. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6681. GRPH_PFLIP_INT_CLEAR);
  6682. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  6683. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6684. GRPH_PFLIP_INT_CLEAR);
  6685. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6686. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6687. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6688. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6689. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6690. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6691. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6692. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6693. }
  6694. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6695. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6696. tmp |= DC_HPDx_INT_ACK;
  6697. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6698. }
  6699. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6700. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6701. tmp |= DC_HPDx_INT_ACK;
  6702. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6703. }
  6704. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6705. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6706. tmp |= DC_HPDx_INT_ACK;
  6707. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6708. }
  6709. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6710. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6711. tmp |= DC_HPDx_INT_ACK;
  6712. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6713. }
  6714. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6715. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6716. tmp |= DC_HPDx_INT_ACK;
  6717. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6718. }
  6719. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6720. tmp = RREG32(DC_HPD6_INT_CONTROL);
  6721. tmp |= DC_HPDx_INT_ACK;
  6722. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6723. }
  6724. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT) {
  6725. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6726. tmp |= DC_HPDx_RX_INT_ACK;
  6727. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6728. }
  6729. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT) {
  6730. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6731. tmp |= DC_HPDx_RX_INT_ACK;
  6732. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6733. }
  6734. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT) {
  6735. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6736. tmp |= DC_HPDx_RX_INT_ACK;
  6737. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6738. }
  6739. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT) {
  6740. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6741. tmp |= DC_HPDx_RX_INT_ACK;
  6742. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6743. }
  6744. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT) {
  6745. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6746. tmp |= DC_HPDx_RX_INT_ACK;
  6747. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6748. }
  6749. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT) {
  6750. tmp = RREG32(DC_HPD6_INT_CONTROL);
  6751. tmp |= DC_HPDx_RX_INT_ACK;
  6752. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6753. }
  6754. }
  6755. /**
  6756. * cik_irq_disable - disable interrupts
  6757. *
  6758. * @rdev: radeon_device pointer
  6759. *
  6760. * Disable interrupts on the hw (CIK).
  6761. */
  6762. static void cik_irq_disable(struct radeon_device *rdev)
  6763. {
  6764. cik_disable_interrupts(rdev);
  6765. /* Wait and acknowledge irq */
  6766. mdelay(1);
  6767. cik_irq_ack(rdev);
  6768. cik_disable_interrupt_state(rdev);
  6769. }
  6770. /**
  6771. * cik_irq_disable - disable interrupts for suspend
  6772. *
  6773. * @rdev: radeon_device pointer
  6774. *
  6775. * Disable interrupts and stop the RLC (CIK).
  6776. * Used for suspend.
  6777. */
  6778. static void cik_irq_suspend(struct radeon_device *rdev)
  6779. {
  6780. cik_irq_disable(rdev);
  6781. cik_rlc_stop(rdev);
  6782. }
  6783. /**
  6784. * cik_irq_fini - tear down interrupt support
  6785. *
  6786. * @rdev: radeon_device pointer
  6787. *
  6788. * Disable interrupts on the hw and free the IH ring
  6789. * buffer (CIK).
  6790. * Used for driver unload.
  6791. */
  6792. static void cik_irq_fini(struct radeon_device *rdev)
  6793. {
  6794. cik_irq_suspend(rdev);
  6795. r600_ih_ring_fini(rdev);
  6796. }
  6797. /**
  6798. * cik_get_ih_wptr - get the IH ring buffer wptr
  6799. *
  6800. * @rdev: radeon_device pointer
  6801. *
  6802. * Get the IH ring buffer wptr from either the register
  6803. * or the writeback memory buffer (CIK). Also check for
  6804. * ring buffer overflow and deal with it.
  6805. * Used by cik_irq_process().
  6806. * Returns the value of the wptr.
  6807. */
  6808. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  6809. {
  6810. u32 wptr, tmp;
  6811. if (rdev->wb.enabled)
  6812. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  6813. else
  6814. wptr = RREG32(IH_RB_WPTR);
  6815. if (wptr & RB_OVERFLOW) {
  6816. wptr &= ~RB_OVERFLOW;
  6817. /* When a ring buffer overflow happen start parsing interrupt
  6818. * from the last not overwritten vector (wptr + 16). Hopefully
  6819. * this should allow us to catchup.
  6820. */
  6821. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  6822. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  6823. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  6824. tmp = RREG32(IH_RB_CNTL);
  6825. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  6826. WREG32(IH_RB_CNTL, tmp);
  6827. }
  6828. return (wptr & rdev->ih.ptr_mask);
  6829. }
  6830. /* CIK IV Ring
  6831. * Each IV ring entry is 128 bits:
  6832. * [7:0] - interrupt source id
  6833. * [31:8] - reserved
  6834. * [59:32] - interrupt source data
  6835. * [63:60] - reserved
  6836. * [71:64] - RINGID
  6837. * CP:
  6838. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  6839. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  6840. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  6841. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  6842. * PIPE_ID - ME0 0=3D
  6843. * - ME1&2 compute dispatcher (4 pipes each)
  6844. * SDMA:
  6845. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  6846. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  6847. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  6848. * [79:72] - VMID
  6849. * [95:80] - PASID
  6850. * [127:96] - reserved
  6851. */
  6852. /**
  6853. * cik_irq_process - interrupt handler
  6854. *
  6855. * @rdev: radeon_device pointer
  6856. *
  6857. * Interrupt hander (CIK). Walk the IH ring,
  6858. * ack interrupts and schedule work to handle
  6859. * interrupt events.
  6860. * Returns irq process return code.
  6861. */
  6862. int cik_irq_process(struct radeon_device *rdev)
  6863. {
  6864. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6865. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6866. u32 wptr;
  6867. u32 rptr;
  6868. u32 src_id, src_data, ring_id;
  6869. u8 me_id, pipe_id, queue_id;
  6870. u32 ring_index;
  6871. bool queue_hotplug = false;
  6872. bool queue_dp = false;
  6873. bool queue_reset = false;
  6874. u32 addr, status, mc_client;
  6875. bool queue_thermal = false;
  6876. if (!rdev->ih.enabled || rdev->shutdown)
  6877. return IRQ_NONE;
  6878. wptr = cik_get_ih_wptr(rdev);
  6879. restart_ih:
  6880. /* is somebody else already processing irqs? */
  6881. if (atomic_xchg(&rdev->ih.lock, 1))
  6882. return IRQ_NONE;
  6883. rptr = rdev->ih.rptr;
  6884. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  6885. /* Order reading of wptr vs. reading of IH ring data */
  6886. rmb();
  6887. /* display interrupts */
  6888. cik_irq_ack(rdev);
  6889. while (rptr != wptr) {
  6890. /* wptr/rptr are in bytes! */
  6891. ring_index = rptr / 4;
  6892. radeon_kfd_interrupt(rdev,
  6893. (const void *) &rdev->ih.ring[ring_index]);
  6894. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  6895. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  6896. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  6897. switch (src_id) {
  6898. case 1: /* D1 vblank/vline */
  6899. switch (src_data) {
  6900. case 0: /* D1 vblank */
  6901. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT))
  6902. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6903. if (rdev->irq.crtc_vblank_int[0]) {
  6904. drm_handle_vblank(rdev->ddev, 0);
  6905. rdev->pm.vblank_sync = true;
  6906. wake_up(&rdev->irq.vblank_queue);
  6907. }
  6908. if (atomic_read(&rdev->irq.pflip[0]))
  6909. radeon_crtc_handle_vblank(rdev, 0);
  6910. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  6911. DRM_DEBUG("IH: D1 vblank\n");
  6912. break;
  6913. case 1: /* D1 vline */
  6914. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT))
  6915. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6916. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  6917. DRM_DEBUG("IH: D1 vline\n");
  6918. break;
  6919. default:
  6920. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6921. break;
  6922. }
  6923. break;
  6924. case 2: /* D2 vblank/vline */
  6925. switch (src_data) {
  6926. case 0: /* D2 vblank */
  6927. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT))
  6928. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6929. if (rdev->irq.crtc_vblank_int[1]) {
  6930. drm_handle_vblank(rdev->ddev, 1);
  6931. rdev->pm.vblank_sync = true;
  6932. wake_up(&rdev->irq.vblank_queue);
  6933. }
  6934. if (atomic_read(&rdev->irq.pflip[1]))
  6935. radeon_crtc_handle_vblank(rdev, 1);
  6936. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6937. DRM_DEBUG("IH: D2 vblank\n");
  6938. break;
  6939. case 1: /* D2 vline */
  6940. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT))
  6941. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6942. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6943. DRM_DEBUG("IH: D2 vline\n");
  6944. break;
  6945. default:
  6946. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6947. break;
  6948. }
  6949. break;
  6950. case 3: /* D3 vblank/vline */
  6951. switch (src_data) {
  6952. case 0: /* D3 vblank */
  6953. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT))
  6954. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6955. if (rdev->irq.crtc_vblank_int[2]) {
  6956. drm_handle_vblank(rdev->ddev, 2);
  6957. rdev->pm.vblank_sync = true;
  6958. wake_up(&rdev->irq.vblank_queue);
  6959. }
  6960. if (atomic_read(&rdev->irq.pflip[2]))
  6961. radeon_crtc_handle_vblank(rdev, 2);
  6962. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6963. DRM_DEBUG("IH: D3 vblank\n");
  6964. break;
  6965. case 1: /* D3 vline */
  6966. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT))
  6967. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6968. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6969. DRM_DEBUG("IH: D3 vline\n");
  6970. break;
  6971. default:
  6972. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6973. break;
  6974. }
  6975. break;
  6976. case 4: /* D4 vblank/vline */
  6977. switch (src_data) {
  6978. case 0: /* D4 vblank */
  6979. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT))
  6980. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6981. if (rdev->irq.crtc_vblank_int[3]) {
  6982. drm_handle_vblank(rdev->ddev, 3);
  6983. rdev->pm.vblank_sync = true;
  6984. wake_up(&rdev->irq.vblank_queue);
  6985. }
  6986. if (atomic_read(&rdev->irq.pflip[3]))
  6987. radeon_crtc_handle_vblank(rdev, 3);
  6988. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6989. DRM_DEBUG("IH: D4 vblank\n");
  6990. break;
  6991. case 1: /* D4 vline */
  6992. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT))
  6993. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6994. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6995. DRM_DEBUG("IH: D4 vline\n");
  6996. break;
  6997. default:
  6998. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6999. break;
  7000. }
  7001. break;
  7002. case 5: /* D5 vblank/vline */
  7003. switch (src_data) {
  7004. case 0: /* D5 vblank */
  7005. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT))
  7006. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7007. if (rdev->irq.crtc_vblank_int[4]) {
  7008. drm_handle_vblank(rdev->ddev, 4);
  7009. rdev->pm.vblank_sync = true;
  7010. wake_up(&rdev->irq.vblank_queue);
  7011. }
  7012. if (atomic_read(&rdev->irq.pflip[4]))
  7013. radeon_crtc_handle_vblank(rdev, 4);
  7014. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  7015. DRM_DEBUG("IH: D5 vblank\n");
  7016. break;
  7017. case 1: /* D5 vline */
  7018. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT))
  7019. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7020. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  7021. DRM_DEBUG("IH: D5 vline\n");
  7022. break;
  7023. default:
  7024. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7025. break;
  7026. }
  7027. break;
  7028. case 6: /* D6 vblank/vline */
  7029. switch (src_data) {
  7030. case 0: /* D6 vblank */
  7031. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT))
  7032. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7033. if (rdev->irq.crtc_vblank_int[5]) {
  7034. drm_handle_vblank(rdev->ddev, 5);
  7035. rdev->pm.vblank_sync = true;
  7036. wake_up(&rdev->irq.vblank_queue);
  7037. }
  7038. if (atomic_read(&rdev->irq.pflip[5]))
  7039. radeon_crtc_handle_vblank(rdev, 5);
  7040. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  7041. DRM_DEBUG("IH: D6 vblank\n");
  7042. break;
  7043. case 1: /* D6 vline */
  7044. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT))
  7045. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7046. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  7047. DRM_DEBUG("IH: D6 vline\n");
  7048. break;
  7049. default:
  7050. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7051. break;
  7052. }
  7053. break;
  7054. case 8: /* D1 page flip */
  7055. case 10: /* D2 page flip */
  7056. case 12: /* D3 page flip */
  7057. case 14: /* D4 page flip */
  7058. case 16: /* D5 page flip */
  7059. case 18: /* D6 page flip */
  7060. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  7061. if (radeon_use_pflipirq > 0)
  7062. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  7063. break;
  7064. case 42: /* HPD hotplug */
  7065. switch (src_data) {
  7066. case 0:
  7067. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT))
  7068. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7069. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  7070. queue_hotplug = true;
  7071. DRM_DEBUG("IH: HPD1\n");
  7072. break;
  7073. case 1:
  7074. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT))
  7075. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7076. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  7077. queue_hotplug = true;
  7078. DRM_DEBUG("IH: HPD2\n");
  7079. break;
  7080. case 2:
  7081. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT))
  7082. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7083. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  7084. queue_hotplug = true;
  7085. DRM_DEBUG("IH: HPD3\n");
  7086. break;
  7087. case 3:
  7088. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT))
  7089. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7090. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  7091. queue_hotplug = true;
  7092. DRM_DEBUG("IH: HPD4\n");
  7093. break;
  7094. case 4:
  7095. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT))
  7096. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7097. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  7098. queue_hotplug = true;
  7099. DRM_DEBUG("IH: HPD5\n");
  7100. break;
  7101. case 5:
  7102. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT))
  7103. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7104. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  7105. queue_hotplug = true;
  7106. DRM_DEBUG("IH: HPD6\n");
  7107. break;
  7108. case 6:
  7109. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT))
  7110. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7111. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_RX_INTERRUPT;
  7112. queue_dp = true;
  7113. DRM_DEBUG("IH: HPD_RX 1\n");
  7114. break;
  7115. case 7:
  7116. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT))
  7117. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7118. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_RX_INTERRUPT;
  7119. queue_dp = true;
  7120. DRM_DEBUG("IH: HPD_RX 2\n");
  7121. break;
  7122. case 8:
  7123. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT))
  7124. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7125. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_RX_INTERRUPT;
  7126. queue_dp = true;
  7127. DRM_DEBUG("IH: HPD_RX 3\n");
  7128. break;
  7129. case 9:
  7130. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT))
  7131. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7132. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_RX_INTERRUPT;
  7133. queue_dp = true;
  7134. DRM_DEBUG("IH: HPD_RX 4\n");
  7135. break;
  7136. case 10:
  7137. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT))
  7138. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7139. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_RX_INTERRUPT;
  7140. queue_dp = true;
  7141. DRM_DEBUG("IH: HPD_RX 5\n");
  7142. break;
  7143. case 11:
  7144. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT))
  7145. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7146. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_RX_INTERRUPT;
  7147. queue_dp = true;
  7148. DRM_DEBUG("IH: HPD_RX 6\n");
  7149. break;
  7150. default:
  7151. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7152. break;
  7153. }
  7154. break;
  7155. case 96:
  7156. DRM_ERROR("SRBM_READ_ERROR: 0x%x\n", RREG32(SRBM_READ_ERROR));
  7157. WREG32(SRBM_INT_ACK, 0x1);
  7158. break;
  7159. case 124: /* UVD */
  7160. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  7161. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  7162. break;
  7163. case 146:
  7164. case 147:
  7165. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  7166. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  7167. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  7168. /* reset addr and status */
  7169. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  7170. if (addr == 0x0 && status == 0x0)
  7171. break;
  7172. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  7173. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  7174. addr);
  7175. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  7176. status);
  7177. cik_vm_decode_fault(rdev, status, addr, mc_client);
  7178. break;
  7179. case 167: /* VCE */
  7180. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  7181. switch (src_data) {
  7182. case 0:
  7183. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  7184. break;
  7185. case 1:
  7186. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  7187. break;
  7188. default:
  7189. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  7190. break;
  7191. }
  7192. break;
  7193. case 176: /* GFX RB CP_INT */
  7194. case 177: /* GFX IB CP_INT */
  7195. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7196. break;
  7197. case 181: /* CP EOP event */
  7198. DRM_DEBUG("IH: CP EOP\n");
  7199. /* XXX check the bitfield order! */
  7200. me_id = (ring_id & 0x60) >> 5;
  7201. pipe_id = (ring_id & 0x18) >> 3;
  7202. queue_id = (ring_id & 0x7) >> 0;
  7203. switch (me_id) {
  7204. case 0:
  7205. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7206. break;
  7207. case 1:
  7208. case 2:
  7209. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  7210. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7211. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  7212. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7213. break;
  7214. }
  7215. break;
  7216. case 184: /* CP Privileged reg access */
  7217. DRM_ERROR("Illegal register access in command stream\n");
  7218. /* XXX check the bitfield order! */
  7219. me_id = (ring_id & 0x60) >> 5;
  7220. pipe_id = (ring_id & 0x18) >> 3;
  7221. queue_id = (ring_id & 0x7) >> 0;
  7222. switch (me_id) {
  7223. case 0:
  7224. /* This results in a full GPU reset, but all we need to do is soft
  7225. * reset the CP for gfx
  7226. */
  7227. queue_reset = true;
  7228. break;
  7229. case 1:
  7230. /* XXX compute */
  7231. queue_reset = true;
  7232. break;
  7233. case 2:
  7234. /* XXX compute */
  7235. queue_reset = true;
  7236. break;
  7237. }
  7238. break;
  7239. case 185: /* CP Privileged inst */
  7240. DRM_ERROR("Illegal instruction in command stream\n");
  7241. /* XXX check the bitfield order! */
  7242. me_id = (ring_id & 0x60) >> 5;
  7243. pipe_id = (ring_id & 0x18) >> 3;
  7244. queue_id = (ring_id & 0x7) >> 0;
  7245. switch (me_id) {
  7246. case 0:
  7247. /* This results in a full GPU reset, but all we need to do is soft
  7248. * reset the CP for gfx
  7249. */
  7250. queue_reset = true;
  7251. break;
  7252. case 1:
  7253. /* XXX compute */
  7254. queue_reset = true;
  7255. break;
  7256. case 2:
  7257. /* XXX compute */
  7258. queue_reset = true;
  7259. break;
  7260. }
  7261. break;
  7262. case 224: /* SDMA trap event */
  7263. /* XXX check the bitfield order! */
  7264. me_id = (ring_id & 0x3) >> 0;
  7265. queue_id = (ring_id & 0xc) >> 2;
  7266. DRM_DEBUG("IH: SDMA trap\n");
  7267. switch (me_id) {
  7268. case 0:
  7269. switch (queue_id) {
  7270. case 0:
  7271. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7272. break;
  7273. case 1:
  7274. /* XXX compute */
  7275. break;
  7276. case 2:
  7277. /* XXX compute */
  7278. break;
  7279. }
  7280. break;
  7281. case 1:
  7282. switch (queue_id) {
  7283. case 0:
  7284. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7285. break;
  7286. case 1:
  7287. /* XXX compute */
  7288. break;
  7289. case 2:
  7290. /* XXX compute */
  7291. break;
  7292. }
  7293. break;
  7294. }
  7295. break;
  7296. case 230: /* thermal low to high */
  7297. DRM_DEBUG("IH: thermal low to high\n");
  7298. rdev->pm.dpm.thermal.high_to_low = false;
  7299. queue_thermal = true;
  7300. break;
  7301. case 231: /* thermal high to low */
  7302. DRM_DEBUG("IH: thermal high to low\n");
  7303. rdev->pm.dpm.thermal.high_to_low = true;
  7304. queue_thermal = true;
  7305. break;
  7306. case 233: /* GUI IDLE */
  7307. DRM_DEBUG("IH: GUI idle\n");
  7308. break;
  7309. case 241: /* SDMA Privileged inst */
  7310. case 247: /* SDMA Privileged inst */
  7311. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7312. /* XXX check the bitfield order! */
  7313. me_id = (ring_id & 0x3) >> 0;
  7314. queue_id = (ring_id & 0xc) >> 2;
  7315. switch (me_id) {
  7316. case 0:
  7317. switch (queue_id) {
  7318. case 0:
  7319. queue_reset = true;
  7320. break;
  7321. case 1:
  7322. /* XXX compute */
  7323. queue_reset = true;
  7324. break;
  7325. case 2:
  7326. /* XXX compute */
  7327. queue_reset = true;
  7328. break;
  7329. }
  7330. break;
  7331. case 1:
  7332. switch (queue_id) {
  7333. case 0:
  7334. queue_reset = true;
  7335. break;
  7336. case 1:
  7337. /* XXX compute */
  7338. queue_reset = true;
  7339. break;
  7340. case 2:
  7341. /* XXX compute */
  7342. queue_reset = true;
  7343. break;
  7344. }
  7345. break;
  7346. }
  7347. break;
  7348. default:
  7349. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7350. break;
  7351. }
  7352. /* wptr/rptr are in bytes! */
  7353. rptr += 16;
  7354. rptr &= rdev->ih.ptr_mask;
  7355. WREG32(IH_RB_RPTR, rptr);
  7356. }
  7357. if (queue_dp)
  7358. schedule_work(&rdev->dp_work);
  7359. if (queue_hotplug)
  7360. schedule_delayed_work(&rdev->hotplug_work, 0);
  7361. if (queue_reset) {
  7362. rdev->needs_reset = true;
  7363. wake_up_all(&rdev->fence_queue);
  7364. }
  7365. if (queue_thermal)
  7366. schedule_work(&rdev->pm.dpm.thermal.work);
  7367. rdev->ih.rptr = rptr;
  7368. atomic_set(&rdev->ih.lock, 0);
  7369. /* make sure wptr hasn't changed while processing */
  7370. wptr = cik_get_ih_wptr(rdev);
  7371. if (wptr != rptr)
  7372. goto restart_ih;
  7373. return IRQ_HANDLED;
  7374. }
  7375. /*
  7376. * startup/shutdown callbacks
  7377. */
  7378. static void cik_uvd_init(struct radeon_device *rdev)
  7379. {
  7380. int r;
  7381. if (!rdev->has_uvd)
  7382. return;
  7383. r = radeon_uvd_init(rdev);
  7384. if (r) {
  7385. dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
  7386. /*
  7387. * At this point rdev->uvd.vcpu_bo is NULL which trickles down
  7388. * to early fails cik_uvd_start() and thus nothing happens
  7389. * there. So it is pointless to try to go through that code
  7390. * hence why we disable uvd here.
  7391. */
  7392. rdev->has_uvd = 0;
  7393. return;
  7394. }
  7395. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  7396. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
  7397. }
  7398. static void cik_uvd_start(struct radeon_device *rdev)
  7399. {
  7400. int r;
  7401. if (!rdev->has_uvd)
  7402. return;
  7403. r = radeon_uvd_resume(rdev);
  7404. if (r) {
  7405. dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
  7406. goto error;
  7407. }
  7408. r = uvd_v4_2_resume(rdev);
  7409. if (r) {
  7410. dev_err(rdev->dev, "failed UVD 4.2 resume (%d).\n", r);
  7411. goto error;
  7412. }
  7413. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
  7414. if (r) {
  7415. dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
  7416. goto error;
  7417. }
  7418. return;
  7419. error:
  7420. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7421. }
  7422. static void cik_uvd_resume(struct radeon_device *rdev)
  7423. {
  7424. struct radeon_ring *ring;
  7425. int r;
  7426. if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
  7427. return;
  7428. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7429. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
  7430. if (r) {
  7431. dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
  7432. return;
  7433. }
  7434. r = uvd_v1_0_init(rdev);
  7435. if (r) {
  7436. dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
  7437. return;
  7438. }
  7439. }
  7440. static void cik_vce_init(struct radeon_device *rdev)
  7441. {
  7442. int r;
  7443. if (!rdev->has_vce)
  7444. return;
  7445. r = radeon_vce_init(rdev);
  7446. if (r) {
  7447. dev_err(rdev->dev, "failed VCE (%d) init.\n", r);
  7448. /*
  7449. * At this point rdev->vce.vcpu_bo is NULL which trickles down
  7450. * to early fails cik_vce_start() and thus nothing happens
  7451. * there. So it is pointless to try to go through that code
  7452. * hence why we disable vce here.
  7453. */
  7454. rdev->has_vce = 0;
  7455. return;
  7456. }
  7457. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_obj = NULL;
  7458. r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE1_INDEX], 4096);
  7459. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_obj = NULL;
  7460. r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE2_INDEX], 4096);
  7461. }
  7462. static void cik_vce_start(struct radeon_device *rdev)
  7463. {
  7464. int r;
  7465. if (!rdev->has_vce)
  7466. return;
  7467. r = radeon_vce_resume(rdev);
  7468. if (r) {
  7469. dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
  7470. goto error;
  7471. }
  7472. r = vce_v2_0_resume(rdev);
  7473. if (r) {
  7474. dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
  7475. goto error;
  7476. }
  7477. r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE1_INDEX);
  7478. if (r) {
  7479. dev_err(rdev->dev, "failed initializing VCE1 fences (%d).\n", r);
  7480. goto error;
  7481. }
  7482. r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE2_INDEX);
  7483. if (r) {
  7484. dev_err(rdev->dev, "failed initializing VCE2 fences (%d).\n", r);
  7485. goto error;
  7486. }
  7487. return;
  7488. error:
  7489. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7490. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7491. }
  7492. static void cik_vce_resume(struct radeon_device *rdev)
  7493. {
  7494. struct radeon_ring *ring;
  7495. int r;
  7496. if (!rdev->has_vce || !rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size)
  7497. return;
  7498. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7499. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, VCE_CMD_NO_OP);
  7500. if (r) {
  7501. dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
  7502. return;
  7503. }
  7504. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7505. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, VCE_CMD_NO_OP);
  7506. if (r) {
  7507. dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
  7508. return;
  7509. }
  7510. r = vce_v1_0_init(rdev);
  7511. if (r) {
  7512. dev_err(rdev->dev, "failed initializing VCE (%d).\n", r);
  7513. return;
  7514. }
  7515. }
  7516. /**
  7517. * cik_startup - program the asic to a functional state
  7518. *
  7519. * @rdev: radeon_device pointer
  7520. *
  7521. * Programs the asic to a functional state (CIK).
  7522. * Called by cik_init() and cik_resume().
  7523. * Returns 0 for success, error for failure.
  7524. */
  7525. static int cik_startup(struct radeon_device *rdev)
  7526. {
  7527. struct radeon_ring *ring;
  7528. u32 nop;
  7529. int r;
  7530. /* enable pcie gen2/3 link */
  7531. cik_pcie_gen3_enable(rdev);
  7532. /* enable aspm */
  7533. cik_program_aspm(rdev);
  7534. /* scratch needs to be initialized before MC */
  7535. r = r600_vram_scratch_init(rdev);
  7536. if (r)
  7537. return r;
  7538. cik_mc_program(rdev);
  7539. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7540. r = ci_mc_load_microcode(rdev);
  7541. if (r) {
  7542. DRM_ERROR("Failed to load MC firmware!\n");
  7543. return r;
  7544. }
  7545. }
  7546. r = cik_pcie_gart_enable(rdev);
  7547. if (r)
  7548. return r;
  7549. cik_gpu_init(rdev);
  7550. /* allocate rlc buffers */
  7551. if (rdev->flags & RADEON_IS_IGP) {
  7552. if (rdev->family == CHIP_KAVERI) {
  7553. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7554. rdev->rlc.reg_list_size =
  7555. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7556. } else {
  7557. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7558. rdev->rlc.reg_list_size =
  7559. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7560. }
  7561. }
  7562. rdev->rlc.cs_data = ci_cs_data;
  7563. rdev->rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  7564. rdev->rlc.cp_table_size += 64 * 1024; /* GDS */
  7565. r = sumo_rlc_init(rdev);
  7566. if (r) {
  7567. DRM_ERROR("Failed to init rlc BOs!\n");
  7568. return r;
  7569. }
  7570. /* allocate wb buffer */
  7571. r = radeon_wb_init(rdev);
  7572. if (r)
  7573. return r;
  7574. /* allocate mec buffers */
  7575. r = cik_mec_init(rdev);
  7576. if (r) {
  7577. DRM_ERROR("Failed to init MEC BOs!\n");
  7578. return r;
  7579. }
  7580. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7581. if (r) {
  7582. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7583. return r;
  7584. }
  7585. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7586. if (r) {
  7587. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7588. return r;
  7589. }
  7590. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7591. if (r) {
  7592. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7593. return r;
  7594. }
  7595. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7596. if (r) {
  7597. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7598. return r;
  7599. }
  7600. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7601. if (r) {
  7602. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7603. return r;
  7604. }
  7605. cik_uvd_start(rdev);
  7606. cik_vce_start(rdev);
  7607. /* Enable IRQ */
  7608. if (!rdev->irq.installed) {
  7609. r = radeon_irq_kms_init(rdev);
  7610. if (r)
  7611. return r;
  7612. }
  7613. r = cik_irq_init(rdev);
  7614. if (r) {
  7615. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7616. radeon_irq_kms_fini(rdev);
  7617. return r;
  7618. }
  7619. cik_irq_set(rdev);
  7620. if (rdev->family == CHIP_HAWAII) {
  7621. if (rdev->new_fw)
  7622. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7623. else
  7624. nop = RADEON_CP_PACKET2;
  7625. } else {
  7626. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7627. }
  7628. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7629. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7630. nop);
  7631. if (r)
  7632. return r;
  7633. /* set up the compute queues */
  7634. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7635. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7636. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7637. nop);
  7638. if (r)
  7639. return r;
  7640. ring->me = 1; /* first MEC */
  7641. ring->pipe = 0; /* first pipe */
  7642. ring->queue = 0; /* first queue */
  7643. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7644. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7645. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7646. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7647. nop);
  7648. if (r)
  7649. return r;
  7650. /* dGPU only have 1 MEC */
  7651. ring->me = 1; /* first MEC */
  7652. ring->pipe = 0; /* first pipe */
  7653. ring->queue = 1; /* second queue */
  7654. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7655. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7656. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7657. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7658. if (r)
  7659. return r;
  7660. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7661. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7662. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7663. if (r)
  7664. return r;
  7665. r = cik_cp_resume(rdev);
  7666. if (r)
  7667. return r;
  7668. r = cik_sdma_resume(rdev);
  7669. if (r)
  7670. return r;
  7671. cik_uvd_resume(rdev);
  7672. cik_vce_resume(rdev);
  7673. r = radeon_ib_pool_init(rdev);
  7674. if (r) {
  7675. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7676. return r;
  7677. }
  7678. r = radeon_vm_manager_init(rdev);
  7679. if (r) {
  7680. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7681. return r;
  7682. }
  7683. r = radeon_audio_init(rdev);
  7684. if (r)
  7685. return r;
  7686. r = radeon_kfd_resume(rdev);
  7687. if (r)
  7688. return r;
  7689. return 0;
  7690. }
  7691. /**
  7692. * cik_resume - resume the asic to a functional state
  7693. *
  7694. * @rdev: radeon_device pointer
  7695. *
  7696. * Programs the asic to a functional state (CIK).
  7697. * Called at resume.
  7698. * Returns 0 for success, error for failure.
  7699. */
  7700. int cik_resume(struct radeon_device *rdev)
  7701. {
  7702. int r;
  7703. /* post card */
  7704. atom_asic_init(rdev->mode_info.atom_context);
  7705. /* init golden registers */
  7706. cik_init_golden_registers(rdev);
  7707. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7708. radeon_pm_resume(rdev);
  7709. rdev->accel_working = true;
  7710. r = cik_startup(rdev);
  7711. if (r) {
  7712. DRM_ERROR("cik startup failed on resume\n");
  7713. rdev->accel_working = false;
  7714. return r;
  7715. }
  7716. return r;
  7717. }
  7718. /**
  7719. * cik_suspend - suspend the asic
  7720. *
  7721. * @rdev: radeon_device pointer
  7722. *
  7723. * Bring the chip into a state suitable for suspend (CIK).
  7724. * Called at suspend.
  7725. * Returns 0 for success.
  7726. */
  7727. int cik_suspend(struct radeon_device *rdev)
  7728. {
  7729. radeon_kfd_suspend(rdev);
  7730. radeon_pm_suspend(rdev);
  7731. radeon_audio_fini(rdev);
  7732. radeon_vm_manager_fini(rdev);
  7733. cik_cp_enable(rdev, false);
  7734. cik_sdma_enable(rdev, false);
  7735. if (rdev->has_uvd) {
  7736. uvd_v1_0_fini(rdev);
  7737. radeon_uvd_suspend(rdev);
  7738. }
  7739. if (rdev->has_vce)
  7740. radeon_vce_suspend(rdev);
  7741. cik_fini_pg(rdev);
  7742. cik_fini_cg(rdev);
  7743. cik_irq_suspend(rdev);
  7744. radeon_wb_disable(rdev);
  7745. cik_pcie_gart_disable(rdev);
  7746. return 0;
  7747. }
  7748. /* Plan is to move initialization in that function and use
  7749. * helper function so that radeon_device_init pretty much
  7750. * do nothing more than calling asic specific function. This
  7751. * should also allow to remove a bunch of callback function
  7752. * like vram_info.
  7753. */
  7754. /**
  7755. * cik_init - asic specific driver and hw init
  7756. *
  7757. * @rdev: radeon_device pointer
  7758. *
  7759. * Setup asic specific driver variables and program the hw
  7760. * to a functional state (CIK).
  7761. * Called at driver startup.
  7762. * Returns 0 for success, errors for failure.
  7763. */
  7764. int cik_init(struct radeon_device *rdev)
  7765. {
  7766. struct radeon_ring *ring;
  7767. int r;
  7768. /* Read BIOS */
  7769. if (!radeon_get_bios(rdev)) {
  7770. if (ASIC_IS_AVIVO(rdev))
  7771. return -EINVAL;
  7772. }
  7773. /* Must be an ATOMBIOS */
  7774. if (!rdev->is_atom_bios) {
  7775. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7776. return -EINVAL;
  7777. }
  7778. r = radeon_atombios_init(rdev);
  7779. if (r)
  7780. return r;
  7781. /* Post card if necessary */
  7782. if (!radeon_card_posted(rdev)) {
  7783. if (!rdev->bios) {
  7784. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7785. return -EINVAL;
  7786. }
  7787. DRM_INFO("GPU not posted. posting now...\n");
  7788. atom_asic_init(rdev->mode_info.atom_context);
  7789. }
  7790. /* init golden registers */
  7791. cik_init_golden_registers(rdev);
  7792. /* Initialize scratch registers */
  7793. cik_scratch_init(rdev);
  7794. /* Initialize surface registers */
  7795. radeon_surface_init(rdev);
  7796. /* Initialize clocks */
  7797. radeon_get_clock_info(rdev->ddev);
  7798. /* Fence driver */
  7799. r = radeon_fence_driver_init(rdev);
  7800. if (r)
  7801. return r;
  7802. /* initialize memory controller */
  7803. r = cik_mc_init(rdev);
  7804. if (r)
  7805. return r;
  7806. /* Memory manager */
  7807. r = radeon_bo_init(rdev);
  7808. if (r)
  7809. return r;
  7810. if (rdev->flags & RADEON_IS_IGP) {
  7811. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7812. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7813. r = cik_init_microcode(rdev);
  7814. if (r) {
  7815. DRM_ERROR("Failed to load firmware!\n");
  7816. return r;
  7817. }
  7818. }
  7819. } else {
  7820. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7821. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7822. !rdev->mc_fw) {
  7823. r = cik_init_microcode(rdev);
  7824. if (r) {
  7825. DRM_ERROR("Failed to load firmware!\n");
  7826. return r;
  7827. }
  7828. }
  7829. }
  7830. /* Initialize power management */
  7831. radeon_pm_init(rdev);
  7832. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7833. ring->ring_obj = NULL;
  7834. r600_ring_init(rdev, ring, 1024 * 1024);
  7835. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7836. ring->ring_obj = NULL;
  7837. r600_ring_init(rdev, ring, 1024 * 1024);
  7838. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7839. if (r)
  7840. return r;
  7841. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7842. ring->ring_obj = NULL;
  7843. r600_ring_init(rdev, ring, 1024 * 1024);
  7844. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7845. if (r)
  7846. return r;
  7847. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7848. ring->ring_obj = NULL;
  7849. r600_ring_init(rdev, ring, 256 * 1024);
  7850. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7851. ring->ring_obj = NULL;
  7852. r600_ring_init(rdev, ring, 256 * 1024);
  7853. cik_uvd_init(rdev);
  7854. cik_vce_init(rdev);
  7855. rdev->ih.ring_obj = NULL;
  7856. r600_ih_ring_init(rdev, 64 * 1024);
  7857. r = r600_pcie_gart_init(rdev);
  7858. if (r)
  7859. return r;
  7860. rdev->accel_working = true;
  7861. r = cik_startup(rdev);
  7862. if (r) {
  7863. dev_err(rdev->dev, "disabling GPU acceleration\n");
  7864. cik_cp_fini(rdev);
  7865. cik_sdma_fini(rdev);
  7866. cik_irq_fini(rdev);
  7867. sumo_rlc_fini(rdev);
  7868. cik_mec_fini(rdev);
  7869. radeon_wb_fini(rdev);
  7870. radeon_ib_pool_fini(rdev);
  7871. radeon_vm_manager_fini(rdev);
  7872. radeon_irq_kms_fini(rdev);
  7873. cik_pcie_gart_fini(rdev);
  7874. rdev->accel_working = false;
  7875. }
  7876. /* Don't start up if the MC ucode is missing.
  7877. * The default clocks and voltages before the MC ucode
  7878. * is loaded are not suffient for advanced operations.
  7879. */
  7880. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7881. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7882. return -EINVAL;
  7883. }
  7884. return 0;
  7885. }
  7886. /**
  7887. * cik_fini - asic specific driver and hw fini
  7888. *
  7889. * @rdev: radeon_device pointer
  7890. *
  7891. * Tear down the asic specific driver variables and program the hw
  7892. * to an idle state (CIK).
  7893. * Called at driver unload.
  7894. */
  7895. void cik_fini(struct radeon_device *rdev)
  7896. {
  7897. radeon_pm_fini(rdev);
  7898. cik_cp_fini(rdev);
  7899. cik_sdma_fini(rdev);
  7900. cik_fini_pg(rdev);
  7901. cik_fini_cg(rdev);
  7902. cik_irq_fini(rdev);
  7903. sumo_rlc_fini(rdev);
  7904. cik_mec_fini(rdev);
  7905. radeon_wb_fini(rdev);
  7906. radeon_vm_manager_fini(rdev);
  7907. radeon_ib_pool_fini(rdev);
  7908. radeon_irq_kms_fini(rdev);
  7909. uvd_v1_0_fini(rdev);
  7910. radeon_uvd_fini(rdev);
  7911. radeon_vce_fini(rdev);
  7912. cik_pcie_gart_fini(rdev);
  7913. r600_vram_scratch_fini(rdev);
  7914. radeon_gem_fini(rdev);
  7915. radeon_fence_driver_fini(rdev);
  7916. radeon_bo_fini(rdev);
  7917. radeon_atombios_fini(rdev);
  7918. kfree(rdev->bios);
  7919. rdev->bios = NULL;
  7920. }
  7921. void dce8_program_fmt(struct drm_encoder *encoder)
  7922. {
  7923. struct drm_device *dev = encoder->dev;
  7924. struct radeon_device *rdev = dev->dev_private;
  7925. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  7926. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  7927. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  7928. int bpc = 0;
  7929. u32 tmp = 0;
  7930. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  7931. if (connector) {
  7932. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  7933. bpc = radeon_get_monitor_bpc(connector);
  7934. dither = radeon_connector->dither;
  7935. }
  7936. /* LVDS/eDP FMT is set up by atom */
  7937. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  7938. return;
  7939. /* not needed for analog */
  7940. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  7941. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  7942. return;
  7943. if (bpc == 0)
  7944. return;
  7945. switch (bpc) {
  7946. case 6:
  7947. if (dither == RADEON_FMT_DITHER_ENABLE)
  7948. /* XXX sort out optimal dither settings */
  7949. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7950. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  7951. else
  7952. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  7953. break;
  7954. case 8:
  7955. if (dither == RADEON_FMT_DITHER_ENABLE)
  7956. /* XXX sort out optimal dither settings */
  7957. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7958. FMT_RGB_RANDOM_ENABLE |
  7959. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  7960. else
  7961. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  7962. break;
  7963. case 10:
  7964. if (dither == RADEON_FMT_DITHER_ENABLE)
  7965. /* XXX sort out optimal dither settings */
  7966. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7967. FMT_RGB_RANDOM_ENABLE |
  7968. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  7969. else
  7970. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  7971. break;
  7972. default:
  7973. /* not needed */
  7974. break;
  7975. }
  7976. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  7977. }
  7978. /* display watermark setup */
  7979. /**
  7980. * dce8_line_buffer_adjust - Set up the line buffer
  7981. *
  7982. * @rdev: radeon_device pointer
  7983. * @radeon_crtc: the selected display controller
  7984. * @mode: the current display mode on the selected display
  7985. * controller
  7986. *
  7987. * Setup up the line buffer allocation for
  7988. * the selected display controller (CIK).
  7989. * Returns the line buffer size in pixels.
  7990. */
  7991. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  7992. struct radeon_crtc *radeon_crtc,
  7993. struct drm_display_mode *mode)
  7994. {
  7995. u32 tmp, buffer_alloc, i;
  7996. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  7997. /*
  7998. * Line Buffer Setup
  7999. * There are 6 line buffers, one for each display controllers.
  8000. * There are 3 partitions per LB. Select the number of partitions
  8001. * to enable based on the display width. For display widths larger
  8002. * than 4096, you need use to use 2 display controllers and combine
  8003. * them using the stereo blender.
  8004. */
  8005. if (radeon_crtc->base.enabled && mode) {
  8006. if (mode->crtc_hdisplay < 1920) {
  8007. tmp = 1;
  8008. buffer_alloc = 2;
  8009. } else if (mode->crtc_hdisplay < 2560) {
  8010. tmp = 2;
  8011. buffer_alloc = 2;
  8012. } else if (mode->crtc_hdisplay < 4096) {
  8013. tmp = 0;
  8014. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8015. } else {
  8016. DRM_DEBUG_KMS("Mode too big for LB!\n");
  8017. tmp = 0;
  8018. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8019. }
  8020. } else {
  8021. tmp = 1;
  8022. buffer_alloc = 0;
  8023. }
  8024. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  8025. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  8026. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  8027. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  8028. for (i = 0; i < rdev->usec_timeout; i++) {
  8029. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  8030. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  8031. break;
  8032. udelay(1);
  8033. }
  8034. if (radeon_crtc->base.enabled && mode) {
  8035. switch (tmp) {
  8036. case 0:
  8037. default:
  8038. return 4096 * 2;
  8039. case 1:
  8040. return 1920 * 2;
  8041. case 2:
  8042. return 2560 * 2;
  8043. }
  8044. }
  8045. /* controller not enabled, so no lb used */
  8046. return 0;
  8047. }
  8048. /**
  8049. * cik_get_number_of_dram_channels - get the number of dram channels
  8050. *
  8051. * @rdev: radeon_device pointer
  8052. *
  8053. * Look up the number of video ram channels (CIK).
  8054. * Used for display watermark bandwidth calculations
  8055. * Returns the number of dram channels
  8056. */
  8057. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  8058. {
  8059. u32 tmp = RREG32(MC_SHARED_CHMAP);
  8060. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  8061. case 0:
  8062. default:
  8063. return 1;
  8064. case 1:
  8065. return 2;
  8066. case 2:
  8067. return 4;
  8068. case 3:
  8069. return 8;
  8070. case 4:
  8071. return 3;
  8072. case 5:
  8073. return 6;
  8074. case 6:
  8075. return 10;
  8076. case 7:
  8077. return 12;
  8078. case 8:
  8079. return 16;
  8080. }
  8081. }
  8082. struct dce8_wm_params {
  8083. u32 dram_channels; /* number of dram channels */
  8084. u32 yclk; /* bandwidth per dram data pin in kHz */
  8085. u32 sclk; /* engine clock in kHz */
  8086. u32 disp_clk; /* display clock in kHz */
  8087. u32 src_width; /* viewport width */
  8088. u32 active_time; /* active display time in ns */
  8089. u32 blank_time; /* blank time in ns */
  8090. bool interlaced; /* mode is interlaced */
  8091. fixed20_12 vsc; /* vertical scale ratio */
  8092. u32 num_heads; /* number of active crtcs */
  8093. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  8094. u32 lb_size; /* line buffer allocated to pipe */
  8095. u32 vtaps; /* vertical scaler taps */
  8096. };
  8097. /**
  8098. * dce8_dram_bandwidth - get the dram bandwidth
  8099. *
  8100. * @wm: watermark calculation data
  8101. *
  8102. * Calculate the raw dram bandwidth (CIK).
  8103. * Used for display watermark bandwidth calculations
  8104. * Returns the dram bandwidth in MBytes/s
  8105. */
  8106. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  8107. {
  8108. /* Calculate raw DRAM Bandwidth */
  8109. fixed20_12 dram_efficiency; /* 0.7 */
  8110. fixed20_12 yclk, dram_channels, bandwidth;
  8111. fixed20_12 a;
  8112. a.full = dfixed_const(1000);
  8113. yclk.full = dfixed_const(wm->yclk);
  8114. yclk.full = dfixed_div(yclk, a);
  8115. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8116. a.full = dfixed_const(10);
  8117. dram_efficiency.full = dfixed_const(7);
  8118. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  8119. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8120. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  8121. return dfixed_trunc(bandwidth);
  8122. }
  8123. /**
  8124. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  8125. *
  8126. * @wm: watermark calculation data
  8127. *
  8128. * Calculate the dram bandwidth used for display (CIK).
  8129. * Used for display watermark bandwidth calculations
  8130. * Returns the dram bandwidth for display in MBytes/s
  8131. */
  8132. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8133. {
  8134. /* Calculate DRAM Bandwidth and the part allocated to display. */
  8135. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  8136. fixed20_12 yclk, dram_channels, bandwidth;
  8137. fixed20_12 a;
  8138. a.full = dfixed_const(1000);
  8139. yclk.full = dfixed_const(wm->yclk);
  8140. yclk.full = dfixed_div(yclk, a);
  8141. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8142. a.full = dfixed_const(10);
  8143. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  8144. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  8145. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8146. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  8147. return dfixed_trunc(bandwidth);
  8148. }
  8149. /**
  8150. * dce8_data_return_bandwidth - get the data return bandwidth
  8151. *
  8152. * @wm: watermark calculation data
  8153. *
  8154. * Calculate the data return bandwidth used for display (CIK).
  8155. * Used for display watermark bandwidth calculations
  8156. * Returns the data return bandwidth in MBytes/s
  8157. */
  8158. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  8159. {
  8160. /* Calculate the display Data return Bandwidth */
  8161. fixed20_12 return_efficiency; /* 0.8 */
  8162. fixed20_12 sclk, bandwidth;
  8163. fixed20_12 a;
  8164. a.full = dfixed_const(1000);
  8165. sclk.full = dfixed_const(wm->sclk);
  8166. sclk.full = dfixed_div(sclk, a);
  8167. a.full = dfixed_const(10);
  8168. return_efficiency.full = dfixed_const(8);
  8169. return_efficiency.full = dfixed_div(return_efficiency, a);
  8170. a.full = dfixed_const(32);
  8171. bandwidth.full = dfixed_mul(a, sclk);
  8172. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  8173. return dfixed_trunc(bandwidth);
  8174. }
  8175. /**
  8176. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  8177. *
  8178. * @wm: watermark calculation data
  8179. *
  8180. * Calculate the dmif bandwidth used for display (CIK).
  8181. * Used for display watermark bandwidth calculations
  8182. * Returns the dmif bandwidth in MBytes/s
  8183. */
  8184. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  8185. {
  8186. /* Calculate the DMIF Request Bandwidth */
  8187. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  8188. fixed20_12 disp_clk, bandwidth;
  8189. fixed20_12 a, b;
  8190. a.full = dfixed_const(1000);
  8191. disp_clk.full = dfixed_const(wm->disp_clk);
  8192. disp_clk.full = dfixed_div(disp_clk, a);
  8193. a.full = dfixed_const(32);
  8194. b.full = dfixed_mul(a, disp_clk);
  8195. a.full = dfixed_const(10);
  8196. disp_clk_request_efficiency.full = dfixed_const(8);
  8197. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  8198. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  8199. return dfixed_trunc(bandwidth);
  8200. }
  8201. /**
  8202. * dce8_available_bandwidth - get the min available bandwidth
  8203. *
  8204. * @wm: watermark calculation data
  8205. *
  8206. * Calculate the min available bandwidth used for display (CIK).
  8207. * Used for display watermark bandwidth calculations
  8208. * Returns the min available bandwidth in MBytes/s
  8209. */
  8210. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  8211. {
  8212. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  8213. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  8214. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  8215. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  8216. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  8217. }
  8218. /**
  8219. * dce8_average_bandwidth - get the average available bandwidth
  8220. *
  8221. * @wm: watermark calculation data
  8222. *
  8223. * Calculate the average available bandwidth used for display (CIK).
  8224. * Used for display watermark bandwidth calculations
  8225. * Returns the average available bandwidth in MBytes/s
  8226. */
  8227. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  8228. {
  8229. /* Calculate the display mode Average Bandwidth
  8230. * DisplayMode should contain the source and destination dimensions,
  8231. * timing, etc.
  8232. */
  8233. fixed20_12 bpp;
  8234. fixed20_12 line_time;
  8235. fixed20_12 src_width;
  8236. fixed20_12 bandwidth;
  8237. fixed20_12 a;
  8238. a.full = dfixed_const(1000);
  8239. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  8240. line_time.full = dfixed_div(line_time, a);
  8241. bpp.full = dfixed_const(wm->bytes_per_pixel);
  8242. src_width.full = dfixed_const(wm->src_width);
  8243. bandwidth.full = dfixed_mul(src_width, bpp);
  8244. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  8245. bandwidth.full = dfixed_div(bandwidth, line_time);
  8246. return dfixed_trunc(bandwidth);
  8247. }
  8248. /**
  8249. * dce8_latency_watermark - get the latency watermark
  8250. *
  8251. * @wm: watermark calculation data
  8252. *
  8253. * Calculate the latency watermark (CIK).
  8254. * Used for display watermark bandwidth calculations
  8255. * Returns the latency watermark in ns
  8256. */
  8257. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  8258. {
  8259. /* First calculate the latency in ns */
  8260. u32 mc_latency = 2000; /* 2000 ns. */
  8261. u32 available_bandwidth = dce8_available_bandwidth(wm);
  8262. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  8263. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  8264. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  8265. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  8266. (wm->num_heads * cursor_line_pair_return_time);
  8267. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  8268. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  8269. u32 tmp, dmif_size = 12288;
  8270. fixed20_12 a, b, c;
  8271. if (wm->num_heads == 0)
  8272. return 0;
  8273. a.full = dfixed_const(2);
  8274. b.full = dfixed_const(1);
  8275. if ((wm->vsc.full > a.full) ||
  8276. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  8277. (wm->vtaps >= 5) ||
  8278. ((wm->vsc.full >= a.full) && wm->interlaced))
  8279. max_src_lines_per_dst_line = 4;
  8280. else
  8281. max_src_lines_per_dst_line = 2;
  8282. a.full = dfixed_const(available_bandwidth);
  8283. b.full = dfixed_const(wm->num_heads);
  8284. a.full = dfixed_div(a, b);
  8285. b.full = dfixed_const(mc_latency + 512);
  8286. c.full = dfixed_const(wm->disp_clk);
  8287. b.full = dfixed_div(b, c);
  8288. c.full = dfixed_const(dmif_size);
  8289. b.full = dfixed_div(c, b);
  8290. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  8291. b.full = dfixed_const(1000);
  8292. c.full = dfixed_const(wm->disp_clk);
  8293. b.full = dfixed_div(c, b);
  8294. c.full = dfixed_const(wm->bytes_per_pixel);
  8295. b.full = dfixed_mul(b, c);
  8296. lb_fill_bw = min(tmp, dfixed_trunc(b));
  8297. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  8298. b.full = dfixed_const(1000);
  8299. c.full = dfixed_const(lb_fill_bw);
  8300. b.full = dfixed_div(c, b);
  8301. a.full = dfixed_div(a, b);
  8302. line_fill_time = dfixed_trunc(a);
  8303. if (line_fill_time < wm->active_time)
  8304. return latency;
  8305. else
  8306. return latency + (line_fill_time - wm->active_time);
  8307. }
  8308. /**
  8309. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  8310. * average and available dram bandwidth
  8311. *
  8312. * @wm: watermark calculation data
  8313. *
  8314. * Check if the display average bandwidth fits in the display
  8315. * dram bandwidth (CIK).
  8316. * Used for display watermark bandwidth calculations
  8317. * Returns true if the display fits, false if not.
  8318. */
  8319. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8320. {
  8321. if (dce8_average_bandwidth(wm) <=
  8322. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  8323. return true;
  8324. else
  8325. return false;
  8326. }
  8327. /**
  8328. * dce8_average_bandwidth_vs_available_bandwidth - check
  8329. * average and available bandwidth
  8330. *
  8331. * @wm: watermark calculation data
  8332. *
  8333. * Check if the display average bandwidth fits in the display
  8334. * available bandwidth (CIK).
  8335. * Used for display watermark bandwidth calculations
  8336. * Returns true if the display fits, false if not.
  8337. */
  8338. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8339. {
  8340. if (dce8_average_bandwidth(wm) <=
  8341. (dce8_available_bandwidth(wm) / wm->num_heads))
  8342. return true;
  8343. else
  8344. return false;
  8345. }
  8346. /**
  8347. * dce8_check_latency_hiding - check latency hiding
  8348. *
  8349. * @wm: watermark calculation data
  8350. *
  8351. * Check latency hiding (CIK).
  8352. * Used for display watermark bandwidth calculations
  8353. * Returns true if the display fits, false if not.
  8354. */
  8355. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8356. {
  8357. u32 lb_partitions = wm->lb_size / wm->src_width;
  8358. u32 line_time = wm->active_time + wm->blank_time;
  8359. u32 latency_tolerant_lines;
  8360. u32 latency_hiding;
  8361. fixed20_12 a;
  8362. a.full = dfixed_const(1);
  8363. if (wm->vsc.full > a.full)
  8364. latency_tolerant_lines = 1;
  8365. else {
  8366. if (lb_partitions <= (wm->vtaps + 1))
  8367. latency_tolerant_lines = 1;
  8368. else
  8369. latency_tolerant_lines = 2;
  8370. }
  8371. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8372. if (dce8_latency_watermark(wm) <= latency_hiding)
  8373. return true;
  8374. else
  8375. return false;
  8376. }
  8377. /**
  8378. * dce8_program_watermarks - program display watermarks
  8379. *
  8380. * @rdev: radeon_device pointer
  8381. * @radeon_crtc: the selected display controller
  8382. * @lb_size: line buffer size
  8383. * @num_heads: number of display controllers in use
  8384. *
  8385. * Calculate and program the display watermarks for the
  8386. * selected display controller (CIK).
  8387. */
  8388. static void dce8_program_watermarks(struct radeon_device *rdev,
  8389. struct radeon_crtc *radeon_crtc,
  8390. u32 lb_size, u32 num_heads)
  8391. {
  8392. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8393. struct dce8_wm_params wm_low, wm_high;
  8394. u32 pixel_period;
  8395. u32 line_time = 0;
  8396. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8397. u32 tmp, wm_mask;
  8398. if (radeon_crtc->base.enabled && num_heads && mode) {
  8399. pixel_period = 1000000 / (u32)mode->clock;
  8400. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  8401. /* watermark for high clocks */
  8402. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8403. rdev->pm.dpm_enabled) {
  8404. wm_high.yclk =
  8405. radeon_dpm_get_mclk(rdev, false) * 10;
  8406. wm_high.sclk =
  8407. radeon_dpm_get_sclk(rdev, false) * 10;
  8408. } else {
  8409. wm_high.yclk = rdev->pm.current_mclk * 10;
  8410. wm_high.sclk = rdev->pm.current_sclk * 10;
  8411. }
  8412. wm_high.disp_clk = mode->clock;
  8413. wm_high.src_width = mode->crtc_hdisplay;
  8414. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  8415. wm_high.blank_time = line_time - wm_high.active_time;
  8416. wm_high.interlaced = false;
  8417. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8418. wm_high.interlaced = true;
  8419. wm_high.vsc = radeon_crtc->vsc;
  8420. wm_high.vtaps = 1;
  8421. if (radeon_crtc->rmx_type != RMX_OFF)
  8422. wm_high.vtaps = 2;
  8423. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8424. wm_high.lb_size = lb_size;
  8425. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8426. wm_high.num_heads = num_heads;
  8427. /* set for high clocks */
  8428. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8429. /* possibly force display priority to high */
  8430. /* should really do this at mode validation time... */
  8431. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8432. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8433. !dce8_check_latency_hiding(&wm_high) ||
  8434. (rdev->disp_priority == 2)) {
  8435. DRM_DEBUG_KMS("force priority to high\n");
  8436. }
  8437. /* watermark for low clocks */
  8438. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8439. rdev->pm.dpm_enabled) {
  8440. wm_low.yclk =
  8441. radeon_dpm_get_mclk(rdev, true) * 10;
  8442. wm_low.sclk =
  8443. radeon_dpm_get_sclk(rdev, true) * 10;
  8444. } else {
  8445. wm_low.yclk = rdev->pm.current_mclk * 10;
  8446. wm_low.sclk = rdev->pm.current_sclk * 10;
  8447. }
  8448. wm_low.disp_clk = mode->clock;
  8449. wm_low.src_width = mode->crtc_hdisplay;
  8450. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8451. wm_low.blank_time = line_time - wm_low.active_time;
  8452. wm_low.interlaced = false;
  8453. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8454. wm_low.interlaced = true;
  8455. wm_low.vsc = radeon_crtc->vsc;
  8456. wm_low.vtaps = 1;
  8457. if (radeon_crtc->rmx_type != RMX_OFF)
  8458. wm_low.vtaps = 2;
  8459. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8460. wm_low.lb_size = lb_size;
  8461. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8462. wm_low.num_heads = num_heads;
  8463. /* set for low clocks */
  8464. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8465. /* possibly force display priority to high */
  8466. /* should really do this at mode validation time... */
  8467. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8468. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8469. !dce8_check_latency_hiding(&wm_low) ||
  8470. (rdev->disp_priority == 2)) {
  8471. DRM_DEBUG_KMS("force priority to high\n");
  8472. }
  8473. /* Save number of lines the linebuffer leads before the scanout */
  8474. radeon_crtc->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  8475. }
  8476. /* select wm A */
  8477. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8478. tmp = wm_mask;
  8479. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8480. tmp |= LATENCY_WATERMARK_MASK(1);
  8481. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8482. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8483. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8484. LATENCY_HIGH_WATERMARK(line_time)));
  8485. /* select wm B */
  8486. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8487. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8488. tmp |= LATENCY_WATERMARK_MASK(2);
  8489. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8490. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8491. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8492. LATENCY_HIGH_WATERMARK(line_time)));
  8493. /* restore original selection */
  8494. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8495. /* save values for DPM */
  8496. radeon_crtc->line_time = line_time;
  8497. radeon_crtc->wm_high = latency_watermark_a;
  8498. radeon_crtc->wm_low = latency_watermark_b;
  8499. }
  8500. /**
  8501. * dce8_bandwidth_update - program display watermarks
  8502. *
  8503. * @rdev: radeon_device pointer
  8504. *
  8505. * Calculate and program the display watermarks and line
  8506. * buffer allocation (CIK).
  8507. */
  8508. void dce8_bandwidth_update(struct radeon_device *rdev)
  8509. {
  8510. struct drm_display_mode *mode = NULL;
  8511. u32 num_heads = 0, lb_size;
  8512. int i;
  8513. if (!rdev->mode_info.mode_config_initialized)
  8514. return;
  8515. radeon_update_display_priority(rdev);
  8516. for (i = 0; i < rdev->num_crtc; i++) {
  8517. if (rdev->mode_info.crtcs[i]->base.enabled)
  8518. num_heads++;
  8519. }
  8520. for (i = 0; i < rdev->num_crtc; i++) {
  8521. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8522. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8523. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8524. }
  8525. }
  8526. /**
  8527. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8528. *
  8529. * @rdev: radeon_device pointer
  8530. *
  8531. * Fetches a GPU clock counter snapshot (SI).
  8532. * Returns the 64 bit clock counter snapshot.
  8533. */
  8534. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8535. {
  8536. uint64_t clock;
  8537. mutex_lock(&rdev->gpu_clock_mutex);
  8538. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8539. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8540. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8541. mutex_unlock(&rdev->gpu_clock_mutex);
  8542. return clock;
  8543. }
  8544. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8545. u32 cntl_reg, u32 status_reg)
  8546. {
  8547. int r, i;
  8548. struct atom_clock_dividers dividers;
  8549. uint32_t tmp;
  8550. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8551. clock, false, &dividers);
  8552. if (r)
  8553. return r;
  8554. tmp = RREG32_SMC(cntl_reg);
  8555. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8556. tmp |= dividers.post_divider;
  8557. WREG32_SMC(cntl_reg, tmp);
  8558. for (i = 0; i < 100; i++) {
  8559. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8560. break;
  8561. mdelay(10);
  8562. }
  8563. if (i == 100)
  8564. return -ETIMEDOUT;
  8565. return 0;
  8566. }
  8567. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8568. {
  8569. int r = 0;
  8570. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8571. if (r)
  8572. return r;
  8573. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8574. return r;
  8575. }
  8576. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8577. {
  8578. int r, i;
  8579. struct atom_clock_dividers dividers;
  8580. u32 tmp;
  8581. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8582. ecclk, false, &dividers);
  8583. if (r)
  8584. return r;
  8585. for (i = 0; i < 100; i++) {
  8586. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8587. break;
  8588. mdelay(10);
  8589. }
  8590. if (i == 100)
  8591. return -ETIMEDOUT;
  8592. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8593. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8594. tmp |= dividers.post_divider;
  8595. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8596. for (i = 0; i < 100; i++) {
  8597. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8598. break;
  8599. mdelay(10);
  8600. }
  8601. if (i == 100)
  8602. return -ETIMEDOUT;
  8603. return 0;
  8604. }
  8605. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8606. {
  8607. struct pci_dev *root = rdev->pdev->bus->self;
  8608. int bridge_pos, gpu_pos;
  8609. u32 speed_cntl, mask, current_data_rate;
  8610. int ret, i;
  8611. u16 tmp16;
  8612. if (pci_is_root_bus(rdev->pdev->bus))
  8613. return;
  8614. if (radeon_pcie_gen2 == 0)
  8615. return;
  8616. if (rdev->flags & RADEON_IS_IGP)
  8617. return;
  8618. if (!(rdev->flags & RADEON_IS_PCIE))
  8619. return;
  8620. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8621. if (ret != 0)
  8622. return;
  8623. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8624. return;
  8625. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8626. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8627. LC_CURRENT_DATA_RATE_SHIFT;
  8628. if (mask & DRM_PCIE_SPEED_80) {
  8629. if (current_data_rate == 2) {
  8630. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8631. return;
  8632. }
  8633. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8634. } else if (mask & DRM_PCIE_SPEED_50) {
  8635. if (current_data_rate == 1) {
  8636. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8637. return;
  8638. }
  8639. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8640. }
  8641. bridge_pos = pci_pcie_cap(root);
  8642. if (!bridge_pos)
  8643. return;
  8644. gpu_pos = pci_pcie_cap(rdev->pdev);
  8645. if (!gpu_pos)
  8646. return;
  8647. if (mask & DRM_PCIE_SPEED_80) {
  8648. /* re-try equalization if gen3 is not already enabled */
  8649. if (current_data_rate != 2) {
  8650. u16 bridge_cfg, gpu_cfg;
  8651. u16 bridge_cfg2, gpu_cfg2;
  8652. u32 max_lw, current_lw, tmp;
  8653. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8654. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8655. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8656. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8657. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8658. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8659. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8660. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8661. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8662. if (current_lw < max_lw) {
  8663. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8664. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8665. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8666. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8667. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8668. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8669. }
  8670. }
  8671. for (i = 0; i < 10; i++) {
  8672. /* check status */
  8673. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8674. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8675. break;
  8676. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8677. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8678. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8679. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8680. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8681. tmp |= LC_SET_QUIESCE;
  8682. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8683. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8684. tmp |= LC_REDO_EQ;
  8685. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8686. mdelay(100);
  8687. /* linkctl */
  8688. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8689. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8690. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8691. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8692. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8693. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8694. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8695. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8696. /* linkctl2 */
  8697. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8698. tmp16 &= ~((1 << 4) | (7 << 9));
  8699. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8700. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8701. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8702. tmp16 &= ~((1 << 4) | (7 << 9));
  8703. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8704. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8705. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8706. tmp &= ~LC_SET_QUIESCE;
  8707. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8708. }
  8709. }
  8710. }
  8711. /* set the link speed */
  8712. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8713. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8714. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8715. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8716. tmp16 &= ~0xf;
  8717. if (mask & DRM_PCIE_SPEED_80)
  8718. tmp16 |= 3; /* gen3 */
  8719. else if (mask & DRM_PCIE_SPEED_50)
  8720. tmp16 |= 2; /* gen2 */
  8721. else
  8722. tmp16 |= 1; /* gen1 */
  8723. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8724. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8725. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8726. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8727. for (i = 0; i < rdev->usec_timeout; i++) {
  8728. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8729. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8730. break;
  8731. udelay(1);
  8732. }
  8733. }
  8734. static void cik_program_aspm(struct radeon_device *rdev)
  8735. {
  8736. u32 data, orig;
  8737. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8738. bool disable_clkreq = false;
  8739. if (radeon_aspm == 0)
  8740. return;
  8741. /* XXX double check IGPs */
  8742. if (rdev->flags & RADEON_IS_IGP)
  8743. return;
  8744. if (!(rdev->flags & RADEON_IS_PCIE))
  8745. return;
  8746. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8747. data &= ~LC_XMIT_N_FTS_MASK;
  8748. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8749. if (orig != data)
  8750. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8751. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8752. data |= LC_GO_TO_RECOVERY;
  8753. if (orig != data)
  8754. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8755. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8756. data |= P_IGNORE_EDB_ERR;
  8757. if (orig != data)
  8758. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8759. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8760. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8761. data |= LC_PMI_TO_L1_DIS;
  8762. if (!disable_l0s)
  8763. data |= LC_L0S_INACTIVITY(7);
  8764. if (!disable_l1) {
  8765. data |= LC_L1_INACTIVITY(7);
  8766. data &= ~LC_PMI_TO_L1_DIS;
  8767. if (orig != data)
  8768. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8769. if (!disable_plloff_in_l1) {
  8770. bool clk_req_support;
  8771. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8772. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8773. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8774. if (orig != data)
  8775. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8776. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8777. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8778. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8779. if (orig != data)
  8780. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8781. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8782. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8783. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8784. if (orig != data)
  8785. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8786. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8787. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8788. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8789. if (orig != data)
  8790. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8791. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8792. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8793. data |= LC_DYN_LANES_PWR_STATE(3);
  8794. if (orig != data)
  8795. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8796. if (!disable_clkreq &&
  8797. !pci_is_root_bus(rdev->pdev->bus)) {
  8798. struct pci_dev *root = rdev->pdev->bus->self;
  8799. u32 lnkcap;
  8800. clk_req_support = false;
  8801. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8802. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8803. clk_req_support = true;
  8804. } else {
  8805. clk_req_support = false;
  8806. }
  8807. if (clk_req_support) {
  8808. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8809. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8810. if (orig != data)
  8811. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8812. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8813. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8814. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8815. if (orig != data)
  8816. WREG32_SMC(THM_CLK_CNTL, data);
  8817. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8818. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8819. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8820. if (orig != data)
  8821. WREG32_SMC(MISC_CLK_CTRL, data);
  8822. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8823. data &= ~BCLK_AS_XCLK;
  8824. if (orig != data)
  8825. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8826. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8827. data &= ~FORCE_BIF_REFCLK_EN;
  8828. if (orig != data)
  8829. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8830. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8831. data &= ~MPLL_CLKOUT_SEL_MASK;
  8832. data |= MPLL_CLKOUT_SEL(4);
  8833. if (orig != data)
  8834. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8835. }
  8836. }
  8837. } else {
  8838. if (orig != data)
  8839. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8840. }
  8841. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8842. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8843. if (orig != data)
  8844. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8845. if (!disable_l0s) {
  8846. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8847. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8848. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8849. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8850. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8851. data &= ~LC_L0S_INACTIVITY_MASK;
  8852. if (orig != data)
  8853. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8854. }
  8855. }
  8856. }
  8857. }