zynqmp_dma.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /*
  2. * DMA driver for Xilinx ZynqMP DMA Engine
  3. *
  4. * Copyright (C) 2016 Xilinx, Inc. All rights reserved.
  5. *
  6. * This program is free software: you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation, either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/dmapool.h>
  13. #include <linux/dma/xilinx_dma.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_dma.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/slab.h>
  23. #include <linux/clk.h>
  24. #include <linux/io-64-nonatomic-lo-hi.h>
  25. #include "../dmaengine.h"
  26. /* Register Offsets */
  27. #define ZYNQMP_DMA_ISR 0x100
  28. #define ZYNQMP_DMA_IMR 0x104
  29. #define ZYNQMP_DMA_IER 0x108
  30. #define ZYNQMP_DMA_IDS 0x10C
  31. #define ZYNQMP_DMA_CTRL0 0x110
  32. #define ZYNQMP_DMA_CTRL1 0x114
  33. #define ZYNQMP_DMA_DATA_ATTR 0x120
  34. #define ZYNQMP_DMA_DSCR_ATTR 0x124
  35. #define ZYNQMP_DMA_SRC_DSCR_WRD0 0x128
  36. #define ZYNQMP_DMA_SRC_DSCR_WRD1 0x12C
  37. #define ZYNQMP_DMA_SRC_DSCR_WRD2 0x130
  38. #define ZYNQMP_DMA_SRC_DSCR_WRD3 0x134
  39. #define ZYNQMP_DMA_DST_DSCR_WRD0 0x138
  40. #define ZYNQMP_DMA_DST_DSCR_WRD1 0x13C
  41. #define ZYNQMP_DMA_DST_DSCR_WRD2 0x140
  42. #define ZYNQMP_DMA_DST_DSCR_WRD3 0x144
  43. #define ZYNQMP_DMA_SRC_START_LSB 0x158
  44. #define ZYNQMP_DMA_SRC_START_MSB 0x15C
  45. #define ZYNQMP_DMA_DST_START_LSB 0x160
  46. #define ZYNQMP_DMA_DST_START_MSB 0x164
  47. #define ZYNQMP_DMA_RATE_CTRL 0x18C
  48. #define ZYNQMP_DMA_IRQ_SRC_ACCT 0x190
  49. #define ZYNQMP_DMA_IRQ_DST_ACCT 0x194
  50. #define ZYNQMP_DMA_CTRL2 0x200
  51. /* Interrupt registers bit field definitions */
  52. #define ZYNQMP_DMA_DONE BIT(10)
  53. #define ZYNQMP_DMA_AXI_WR_DATA BIT(9)
  54. #define ZYNQMP_DMA_AXI_RD_DATA BIT(8)
  55. #define ZYNQMP_DMA_AXI_RD_DST_DSCR BIT(7)
  56. #define ZYNQMP_DMA_AXI_RD_SRC_DSCR BIT(6)
  57. #define ZYNQMP_DMA_IRQ_DST_ACCT_ERR BIT(5)
  58. #define ZYNQMP_DMA_IRQ_SRC_ACCT_ERR BIT(4)
  59. #define ZYNQMP_DMA_BYTE_CNT_OVRFL BIT(3)
  60. #define ZYNQMP_DMA_DST_DSCR_DONE BIT(2)
  61. #define ZYNQMP_DMA_INV_APB BIT(0)
  62. /* Control 0 register bit field definitions */
  63. #define ZYNQMP_DMA_OVR_FETCH BIT(7)
  64. #define ZYNQMP_DMA_POINT_TYPE_SG BIT(6)
  65. #define ZYNQMP_DMA_RATE_CTRL_EN BIT(3)
  66. /* Control 1 register bit field definitions */
  67. #define ZYNQMP_DMA_SRC_ISSUE GENMASK(4, 0)
  68. /* Data Attribute register bit field definitions */
  69. #define ZYNQMP_DMA_ARBURST GENMASK(27, 26)
  70. #define ZYNQMP_DMA_ARCACHE GENMASK(25, 22)
  71. #define ZYNQMP_DMA_ARCACHE_OFST 22
  72. #define ZYNQMP_DMA_ARQOS GENMASK(21, 18)
  73. #define ZYNQMP_DMA_ARQOS_OFST 18
  74. #define ZYNQMP_DMA_ARLEN GENMASK(17, 14)
  75. #define ZYNQMP_DMA_ARLEN_OFST 14
  76. #define ZYNQMP_DMA_AWBURST GENMASK(13, 12)
  77. #define ZYNQMP_DMA_AWCACHE GENMASK(11, 8)
  78. #define ZYNQMP_DMA_AWCACHE_OFST 8
  79. #define ZYNQMP_DMA_AWQOS GENMASK(7, 4)
  80. #define ZYNQMP_DMA_AWQOS_OFST 4
  81. #define ZYNQMP_DMA_AWLEN GENMASK(3, 0)
  82. #define ZYNQMP_DMA_AWLEN_OFST 0
  83. /* Descriptor Attribute register bit field definitions */
  84. #define ZYNQMP_DMA_AXCOHRNT BIT(8)
  85. #define ZYNQMP_DMA_AXCACHE GENMASK(7, 4)
  86. #define ZYNQMP_DMA_AXCACHE_OFST 4
  87. #define ZYNQMP_DMA_AXQOS GENMASK(3, 0)
  88. #define ZYNQMP_DMA_AXQOS_OFST 0
  89. /* Control register 2 bit field definitions */
  90. #define ZYNQMP_DMA_ENABLE BIT(0)
  91. /* Buffer Descriptor definitions */
  92. #define ZYNQMP_DMA_DESC_CTRL_STOP 0x10
  93. #define ZYNQMP_DMA_DESC_CTRL_COMP_INT 0x4
  94. #define ZYNQMP_DMA_DESC_CTRL_SIZE_256 0x2
  95. #define ZYNQMP_DMA_DESC_CTRL_COHRNT 0x1
  96. /* Interrupt Mask specific definitions */
  97. #define ZYNQMP_DMA_INT_ERR (ZYNQMP_DMA_AXI_RD_DATA | \
  98. ZYNQMP_DMA_AXI_WR_DATA | \
  99. ZYNQMP_DMA_AXI_RD_DST_DSCR | \
  100. ZYNQMP_DMA_AXI_RD_SRC_DSCR | \
  101. ZYNQMP_DMA_INV_APB)
  102. #define ZYNQMP_DMA_INT_OVRFL (ZYNQMP_DMA_BYTE_CNT_OVRFL | \
  103. ZYNQMP_DMA_IRQ_SRC_ACCT_ERR | \
  104. ZYNQMP_DMA_IRQ_DST_ACCT_ERR)
  105. #define ZYNQMP_DMA_INT_DONE (ZYNQMP_DMA_DONE | ZYNQMP_DMA_DST_DSCR_DONE)
  106. #define ZYNQMP_DMA_INT_EN_DEFAULT_MASK (ZYNQMP_DMA_INT_DONE | \
  107. ZYNQMP_DMA_INT_ERR | \
  108. ZYNQMP_DMA_INT_OVRFL | \
  109. ZYNQMP_DMA_DST_DSCR_DONE)
  110. /* Max number of descriptors per channel */
  111. #define ZYNQMP_DMA_NUM_DESCS 32
  112. /* Max transfer size per descriptor */
  113. #define ZYNQMP_DMA_MAX_TRANS_LEN 0x40000000
  114. /* Reset values for data attributes */
  115. #define ZYNQMP_DMA_AXCACHE_VAL 0xF
  116. #define ZYNQMP_DMA_ARLEN_RST_VAL 0xF
  117. #define ZYNQMP_DMA_AWLEN_RST_VAL 0xF
  118. #define ZYNQMP_DMA_SRC_ISSUE_RST_VAL 0x1F
  119. #define ZYNQMP_DMA_IDS_DEFAULT_MASK 0xFFF
  120. /* Bus width in bits */
  121. #define ZYNQMP_DMA_BUS_WIDTH_64 64
  122. #define ZYNQMP_DMA_BUS_WIDTH_128 128
  123. #define ZYNQMP_DMA_DESC_SIZE(chan) (chan->desc_size)
  124. #define to_chan(chan) container_of(chan, struct zynqmp_dma_chan, \
  125. common)
  126. #define tx_to_desc(tx) container_of(tx, struct zynqmp_dma_desc_sw, \
  127. async_tx)
  128. /**
  129. * struct zynqmp_dma_desc_ll - Hw linked list descriptor
  130. * @addr: Buffer address
  131. * @size: Size of the buffer
  132. * @ctrl: Control word
  133. * @nxtdscraddr: Next descriptor base address
  134. * @rsvd: Reserved field and for Hw internal use.
  135. */
  136. struct zynqmp_dma_desc_ll {
  137. u64 addr;
  138. u32 size;
  139. u32 ctrl;
  140. u64 nxtdscraddr;
  141. u64 rsvd;
  142. }; __aligned(64)
  143. /**
  144. * struct zynqmp_dma_desc_sw - Per Transaction structure
  145. * @src: Source address for simple mode dma
  146. * @dst: Destination address for simple mode dma
  147. * @len: Transfer length for simple mode dma
  148. * @node: Node in the channel descriptor list
  149. * @tx_list: List head for the current transfer
  150. * @async_tx: Async transaction descriptor
  151. * @src_v: Virtual address of the src descriptor
  152. * @src_p: Physical address of the src descriptor
  153. * @dst_v: Virtual address of the dst descriptor
  154. * @dst_p: Physical address of the dst descriptor
  155. */
  156. struct zynqmp_dma_desc_sw {
  157. u64 src;
  158. u64 dst;
  159. u32 len;
  160. struct list_head node;
  161. struct list_head tx_list;
  162. struct dma_async_tx_descriptor async_tx;
  163. struct zynqmp_dma_desc_ll *src_v;
  164. dma_addr_t src_p;
  165. struct zynqmp_dma_desc_ll *dst_v;
  166. dma_addr_t dst_p;
  167. };
  168. /**
  169. * struct zynqmp_dma_chan - Driver specific DMA channel structure
  170. * @zdev: Driver specific device structure
  171. * @regs: Control registers offset
  172. * @lock: Descriptor operation lock
  173. * @pending_list: Descriptors waiting
  174. * @free_list: Descriptors free
  175. * @active_list: Descriptors active
  176. * @sw_desc_pool: SW descriptor pool
  177. * @done_list: Complete descriptors
  178. * @common: DMA common channel
  179. * @desc_pool_v: Statically allocated descriptor base
  180. * @desc_pool_p: Physical allocated descriptor base
  181. * @desc_free_cnt: Descriptor available count
  182. * @dev: The dma device
  183. * @irq: Channel IRQ
  184. * @is_dmacoherent: Tells whether dma operations are coherent or not
  185. * @tasklet: Cleanup work after irq
  186. * @idle : Channel status;
  187. * @desc_size: Size of the low level descriptor
  188. * @err: Channel has errors
  189. * @bus_width: Bus width
  190. * @src_burst_len: Source burst length
  191. * @dst_burst_len: Dest burst length
  192. * @clk_main: Pointer to main clock
  193. * @clk_apb: Pointer to apb clock
  194. */
  195. struct zynqmp_dma_chan {
  196. struct zynqmp_dma_device *zdev;
  197. void __iomem *regs;
  198. spinlock_t lock;
  199. struct list_head pending_list;
  200. struct list_head free_list;
  201. struct list_head active_list;
  202. struct zynqmp_dma_desc_sw *sw_desc_pool;
  203. struct list_head done_list;
  204. struct dma_chan common;
  205. void *desc_pool_v;
  206. dma_addr_t desc_pool_p;
  207. u32 desc_free_cnt;
  208. struct device *dev;
  209. int irq;
  210. bool is_dmacoherent;
  211. struct tasklet_struct tasklet;
  212. bool idle;
  213. u32 desc_size;
  214. bool err;
  215. u32 bus_width;
  216. u32 src_burst_len;
  217. u32 dst_burst_len;
  218. struct clk *clk_main;
  219. struct clk *clk_apb;
  220. };
  221. /**
  222. * struct zynqmp_dma_device - DMA device structure
  223. * @dev: Device Structure
  224. * @common: DMA device structure
  225. * @chan: Driver specific DMA channel
  226. */
  227. struct zynqmp_dma_device {
  228. struct device *dev;
  229. struct dma_device common;
  230. struct zynqmp_dma_chan *chan;
  231. };
  232. static inline void zynqmp_dma_writeq(struct zynqmp_dma_chan *chan, u32 reg,
  233. u64 value)
  234. {
  235. lo_hi_writeq(value, chan->regs + reg);
  236. }
  237. /**
  238. * zynqmp_dma_update_desc_to_ctrlr - Updates descriptor to the controller
  239. * @chan: ZynqMP DMA DMA channel pointer
  240. * @desc: Transaction descriptor pointer
  241. */
  242. static void zynqmp_dma_update_desc_to_ctrlr(struct zynqmp_dma_chan *chan,
  243. struct zynqmp_dma_desc_sw *desc)
  244. {
  245. dma_addr_t addr;
  246. addr = desc->src_p;
  247. zynqmp_dma_writeq(chan, ZYNQMP_DMA_SRC_START_LSB, addr);
  248. addr = desc->dst_p;
  249. zynqmp_dma_writeq(chan, ZYNQMP_DMA_DST_START_LSB, addr);
  250. }
  251. /**
  252. * zynqmp_dma_desc_config_eod - Mark the descriptor as end descriptor
  253. * @chan: ZynqMP DMA channel pointer
  254. * @desc: Hw descriptor pointer
  255. */
  256. static void zynqmp_dma_desc_config_eod(struct zynqmp_dma_chan *chan,
  257. void *desc)
  258. {
  259. struct zynqmp_dma_desc_ll *hw = (struct zynqmp_dma_desc_ll *)desc;
  260. hw->ctrl |= ZYNQMP_DMA_DESC_CTRL_STOP;
  261. hw++;
  262. hw->ctrl |= ZYNQMP_DMA_DESC_CTRL_COMP_INT | ZYNQMP_DMA_DESC_CTRL_STOP;
  263. }
  264. /**
  265. * zynqmp_dma_config_sg_ll_desc - Configure the linked list descriptor
  266. * @chan: ZynqMP DMA channel pointer
  267. * @sdesc: Hw descriptor pointer
  268. * @src: Source buffer address
  269. * @dst: Destination buffer address
  270. * @len: Transfer length
  271. * @prev: Previous hw descriptor pointer
  272. */
  273. static void zynqmp_dma_config_sg_ll_desc(struct zynqmp_dma_chan *chan,
  274. struct zynqmp_dma_desc_ll *sdesc,
  275. dma_addr_t src, dma_addr_t dst, size_t len,
  276. struct zynqmp_dma_desc_ll *prev)
  277. {
  278. struct zynqmp_dma_desc_ll *ddesc = sdesc + 1;
  279. sdesc->size = ddesc->size = len;
  280. sdesc->addr = src;
  281. ddesc->addr = dst;
  282. sdesc->ctrl = ddesc->ctrl = ZYNQMP_DMA_DESC_CTRL_SIZE_256;
  283. if (chan->is_dmacoherent) {
  284. sdesc->ctrl |= ZYNQMP_DMA_DESC_CTRL_COHRNT;
  285. ddesc->ctrl |= ZYNQMP_DMA_DESC_CTRL_COHRNT;
  286. }
  287. if (prev) {
  288. dma_addr_t addr = chan->desc_pool_p +
  289. ((uintptr_t)sdesc - (uintptr_t)chan->desc_pool_v);
  290. ddesc = prev + 1;
  291. prev->nxtdscraddr = addr;
  292. ddesc->nxtdscraddr = addr + ZYNQMP_DMA_DESC_SIZE(chan);
  293. }
  294. }
  295. /**
  296. * zynqmp_dma_init - Initialize the channel
  297. * @chan: ZynqMP DMA channel pointer
  298. */
  299. static void zynqmp_dma_init(struct zynqmp_dma_chan *chan)
  300. {
  301. u32 val;
  302. writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
  303. val = readl(chan->regs + ZYNQMP_DMA_ISR);
  304. writel(val, chan->regs + ZYNQMP_DMA_ISR);
  305. if (chan->is_dmacoherent) {
  306. val = ZYNQMP_DMA_AXCOHRNT;
  307. val = (val & ~ZYNQMP_DMA_AXCACHE) |
  308. (ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_AXCACHE_OFST);
  309. writel(val, chan->regs + ZYNQMP_DMA_DSCR_ATTR);
  310. }
  311. val = readl(chan->regs + ZYNQMP_DMA_DATA_ATTR);
  312. if (chan->is_dmacoherent) {
  313. val = (val & ~ZYNQMP_DMA_ARCACHE) |
  314. (ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_ARCACHE_OFST);
  315. val = (val & ~ZYNQMP_DMA_AWCACHE) |
  316. (ZYNQMP_DMA_AXCACHE_VAL << ZYNQMP_DMA_AWCACHE_OFST);
  317. }
  318. writel(val, chan->regs + ZYNQMP_DMA_DATA_ATTR);
  319. /* Clearing the interrupt account rgisters */
  320. val = readl(chan->regs + ZYNQMP_DMA_IRQ_SRC_ACCT);
  321. val = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
  322. chan->idle = true;
  323. }
  324. /**
  325. * zynqmp_dma_tx_submit - Submit DMA transaction
  326. * @tx: Async transaction descriptor pointer
  327. *
  328. * Return: cookie value
  329. */
  330. static dma_cookie_t zynqmp_dma_tx_submit(struct dma_async_tx_descriptor *tx)
  331. {
  332. struct zynqmp_dma_chan *chan = to_chan(tx->chan);
  333. struct zynqmp_dma_desc_sw *desc, *new;
  334. dma_cookie_t cookie;
  335. new = tx_to_desc(tx);
  336. spin_lock_bh(&chan->lock);
  337. cookie = dma_cookie_assign(tx);
  338. if (!list_empty(&chan->pending_list)) {
  339. desc = list_last_entry(&chan->pending_list,
  340. struct zynqmp_dma_desc_sw, node);
  341. if (!list_empty(&desc->tx_list))
  342. desc = list_last_entry(&desc->tx_list,
  343. struct zynqmp_dma_desc_sw, node);
  344. desc->src_v->nxtdscraddr = new->src_p;
  345. desc->src_v->ctrl &= ~ZYNQMP_DMA_DESC_CTRL_STOP;
  346. desc->dst_v->nxtdscraddr = new->dst_p;
  347. desc->dst_v->ctrl &= ~ZYNQMP_DMA_DESC_CTRL_STOP;
  348. }
  349. list_add_tail(&new->node, &chan->pending_list);
  350. spin_unlock_bh(&chan->lock);
  351. return cookie;
  352. }
  353. /**
  354. * zynqmp_dma_get_descriptor - Get the sw descriptor from the pool
  355. * @chan: ZynqMP DMA channel pointer
  356. *
  357. * Return: The sw descriptor
  358. */
  359. static struct zynqmp_dma_desc_sw *
  360. zynqmp_dma_get_descriptor(struct zynqmp_dma_chan *chan)
  361. {
  362. struct zynqmp_dma_desc_sw *desc;
  363. spin_lock_bh(&chan->lock);
  364. desc = list_first_entry(&chan->free_list,
  365. struct zynqmp_dma_desc_sw, node);
  366. list_del(&desc->node);
  367. spin_unlock_bh(&chan->lock);
  368. INIT_LIST_HEAD(&desc->tx_list);
  369. /* Clear the src and dst descriptor memory */
  370. memset((void *)desc->src_v, 0, ZYNQMP_DMA_DESC_SIZE(chan));
  371. memset((void *)desc->dst_v, 0, ZYNQMP_DMA_DESC_SIZE(chan));
  372. return desc;
  373. }
  374. /**
  375. * zynqmp_dma_free_descriptor - Issue pending transactions
  376. * @chan: ZynqMP DMA channel pointer
  377. * @sdesc: Transaction descriptor pointer
  378. */
  379. static void zynqmp_dma_free_descriptor(struct zynqmp_dma_chan *chan,
  380. struct zynqmp_dma_desc_sw *sdesc)
  381. {
  382. struct zynqmp_dma_desc_sw *child, *next;
  383. chan->desc_free_cnt++;
  384. list_add_tail(&sdesc->node, &chan->free_list);
  385. list_for_each_entry_safe(child, next, &sdesc->tx_list, node) {
  386. chan->desc_free_cnt++;
  387. list_move_tail(&child->node, &chan->free_list);
  388. }
  389. }
  390. /**
  391. * zynqmp_dma_free_desc_list - Free descriptors list
  392. * @chan: ZynqMP DMA channel pointer
  393. * @list: List to parse and delete the descriptor
  394. */
  395. static void zynqmp_dma_free_desc_list(struct zynqmp_dma_chan *chan,
  396. struct list_head *list)
  397. {
  398. struct zynqmp_dma_desc_sw *desc, *next;
  399. list_for_each_entry_safe(desc, next, list, node)
  400. zynqmp_dma_free_descriptor(chan, desc);
  401. }
  402. /**
  403. * zynqmp_dma_alloc_chan_resources - Allocate channel resources
  404. * @dchan: DMA channel
  405. *
  406. * Return: Number of descriptors on success and failure value on error
  407. */
  408. static int zynqmp_dma_alloc_chan_resources(struct dma_chan *dchan)
  409. {
  410. struct zynqmp_dma_chan *chan = to_chan(dchan);
  411. struct zynqmp_dma_desc_sw *desc;
  412. int i;
  413. chan->sw_desc_pool = kzalloc(sizeof(*desc) * ZYNQMP_DMA_NUM_DESCS,
  414. GFP_KERNEL);
  415. if (!chan->sw_desc_pool)
  416. return -ENOMEM;
  417. chan->idle = true;
  418. chan->desc_free_cnt = ZYNQMP_DMA_NUM_DESCS;
  419. INIT_LIST_HEAD(&chan->free_list);
  420. for (i = 0; i < ZYNQMP_DMA_NUM_DESCS; i++) {
  421. desc = chan->sw_desc_pool + i;
  422. dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
  423. desc->async_tx.tx_submit = zynqmp_dma_tx_submit;
  424. list_add_tail(&desc->node, &chan->free_list);
  425. }
  426. chan->desc_pool_v = dma_zalloc_coherent(chan->dev,
  427. (2 * chan->desc_size * ZYNQMP_DMA_NUM_DESCS),
  428. &chan->desc_pool_p, GFP_KERNEL);
  429. if (!chan->desc_pool_v)
  430. return -ENOMEM;
  431. for (i = 0; i < ZYNQMP_DMA_NUM_DESCS; i++) {
  432. desc = chan->sw_desc_pool + i;
  433. desc->src_v = (struct zynqmp_dma_desc_ll *) (chan->desc_pool_v +
  434. (i * ZYNQMP_DMA_DESC_SIZE(chan) * 2));
  435. desc->dst_v = (struct zynqmp_dma_desc_ll *) (desc->src_v + 1);
  436. desc->src_p = chan->desc_pool_p +
  437. (i * ZYNQMP_DMA_DESC_SIZE(chan) * 2);
  438. desc->dst_p = desc->src_p + ZYNQMP_DMA_DESC_SIZE(chan);
  439. }
  440. return ZYNQMP_DMA_NUM_DESCS;
  441. }
  442. /**
  443. * zynqmp_dma_start - Start DMA channel
  444. * @chan: ZynqMP DMA channel pointer
  445. */
  446. static void zynqmp_dma_start(struct zynqmp_dma_chan *chan)
  447. {
  448. writel(ZYNQMP_DMA_INT_EN_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IER);
  449. chan->idle = false;
  450. writel(ZYNQMP_DMA_ENABLE, chan->regs + ZYNQMP_DMA_CTRL2);
  451. }
  452. /**
  453. * zynqmp_dma_handle_ovfl_int - Process the overflow interrupt
  454. * @chan: ZynqMP DMA channel pointer
  455. * @status: Interrupt status value
  456. */
  457. static void zynqmp_dma_handle_ovfl_int(struct zynqmp_dma_chan *chan, u32 status)
  458. {
  459. u32 val;
  460. if (status & ZYNQMP_DMA_IRQ_DST_ACCT_ERR)
  461. val = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
  462. if (status & ZYNQMP_DMA_IRQ_SRC_ACCT_ERR)
  463. val = readl(chan->regs + ZYNQMP_DMA_IRQ_SRC_ACCT);
  464. }
  465. static void zynqmp_dma_config(struct zynqmp_dma_chan *chan)
  466. {
  467. u32 val;
  468. val = readl(chan->regs + ZYNQMP_DMA_CTRL0);
  469. val |= ZYNQMP_DMA_POINT_TYPE_SG;
  470. writel(val, chan->regs + ZYNQMP_DMA_CTRL0);
  471. val = readl(chan->regs + ZYNQMP_DMA_DATA_ATTR);
  472. val = (val & ~ZYNQMP_DMA_ARLEN) |
  473. (chan->src_burst_len << ZYNQMP_DMA_ARLEN_OFST);
  474. val = (val & ~ZYNQMP_DMA_AWLEN) |
  475. (chan->dst_burst_len << ZYNQMP_DMA_AWLEN_OFST);
  476. writel(val, chan->regs + ZYNQMP_DMA_DATA_ATTR);
  477. }
  478. /**
  479. * zynqmp_dma_device_config - Zynqmp dma device configuration
  480. * @dchan: DMA channel
  481. * @config: DMA device config
  482. */
  483. static int zynqmp_dma_device_config(struct dma_chan *dchan,
  484. struct dma_slave_config *config)
  485. {
  486. struct zynqmp_dma_chan *chan = to_chan(dchan);
  487. chan->src_burst_len = config->src_maxburst;
  488. chan->dst_burst_len = config->dst_maxburst;
  489. return 0;
  490. }
  491. /**
  492. * zynqmp_dma_start_transfer - Initiate the new transfer
  493. * @chan: ZynqMP DMA channel pointer
  494. */
  495. static void zynqmp_dma_start_transfer(struct zynqmp_dma_chan *chan)
  496. {
  497. struct zynqmp_dma_desc_sw *desc;
  498. if (!chan->idle)
  499. return;
  500. zynqmp_dma_config(chan);
  501. desc = list_first_entry_or_null(&chan->pending_list,
  502. struct zynqmp_dma_desc_sw, node);
  503. if (!desc)
  504. return;
  505. list_splice_tail_init(&chan->pending_list, &chan->active_list);
  506. zynqmp_dma_update_desc_to_ctrlr(chan, desc);
  507. zynqmp_dma_start(chan);
  508. }
  509. /**
  510. * zynqmp_dma_chan_desc_cleanup - Cleanup the completed descriptors
  511. * @chan: ZynqMP DMA channel
  512. */
  513. static void zynqmp_dma_chan_desc_cleanup(struct zynqmp_dma_chan *chan)
  514. {
  515. struct zynqmp_dma_desc_sw *desc, *next;
  516. list_for_each_entry_safe(desc, next, &chan->done_list, node) {
  517. dma_async_tx_callback callback;
  518. void *callback_param;
  519. list_del(&desc->node);
  520. callback = desc->async_tx.callback;
  521. callback_param = desc->async_tx.callback_param;
  522. if (callback) {
  523. spin_unlock(&chan->lock);
  524. callback(callback_param);
  525. spin_lock(&chan->lock);
  526. }
  527. /* Run any dependencies, then free the descriptor */
  528. zynqmp_dma_free_descriptor(chan, desc);
  529. }
  530. }
  531. /**
  532. * zynqmp_dma_complete_descriptor - Mark the active descriptor as complete
  533. * @chan: ZynqMP DMA channel pointer
  534. */
  535. static void zynqmp_dma_complete_descriptor(struct zynqmp_dma_chan *chan)
  536. {
  537. struct zynqmp_dma_desc_sw *desc;
  538. desc = list_first_entry_or_null(&chan->active_list,
  539. struct zynqmp_dma_desc_sw, node);
  540. if (!desc)
  541. return;
  542. list_del(&desc->node);
  543. dma_cookie_complete(&desc->async_tx);
  544. list_add_tail(&desc->node, &chan->done_list);
  545. }
  546. /**
  547. * zynqmp_dma_issue_pending - Issue pending transactions
  548. * @dchan: DMA channel pointer
  549. */
  550. static void zynqmp_dma_issue_pending(struct dma_chan *dchan)
  551. {
  552. struct zynqmp_dma_chan *chan = to_chan(dchan);
  553. spin_lock_bh(&chan->lock);
  554. zynqmp_dma_start_transfer(chan);
  555. spin_unlock_bh(&chan->lock);
  556. }
  557. /**
  558. * zynqmp_dma_free_descriptors - Free channel descriptors
  559. * @dchan: DMA channel pointer
  560. */
  561. static void zynqmp_dma_free_descriptors(struct zynqmp_dma_chan *chan)
  562. {
  563. zynqmp_dma_free_desc_list(chan, &chan->active_list);
  564. zynqmp_dma_free_desc_list(chan, &chan->pending_list);
  565. zynqmp_dma_free_desc_list(chan, &chan->done_list);
  566. }
  567. /**
  568. * zynqmp_dma_free_chan_resources - Free channel resources
  569. * @dchan: DMA channel pointer
  570. */
  571. static void zynqmp_dma_free_chan_resources(struct dma_chan *dchan)
  572. {
  573. struct zynqmp_dma_chan *chan = to_chan(dchan);
  574. spin_lock_bh(&chan->lock);
  575. zynqmp_dma_free_descriptors(chan);
  576. spin_unlock_bh(&chan->lock);
  577. dma_free_coherent(chan->dev,
  578. (2 * ZYNQMP_DMA_DESC_SIZE(chan) * ZYNQMP_DMA_NUM_DESCS),
  579. chan->desc_pool_v, chan->desc_pool_p);
  580. kfree(chan->sw_desc_pool);
  581. }
  582. /**
  583. * zynqmp_dma_reset - Reset the channel
  584. * @chan: ZynqMP DMA channel pointer
  585. */
  586. static void zynqmp_dma_reset(struct zynqmp_dma_chan *chan)
  587. {
  588. writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
  589. zynqmp_dma_complete_descriptor(chan);
  590. zynqmp_dma_chan_desc_cleanup(chan);
  591. zynqmp_dma_free_descriptors(chan);
  592. zynqmp_dma_init(chan);
  593. }
  594. /**
  595. * zynqmp_dma_irq_handler - ZynqMP DMA Interrupt handler
  596. * @irq: IRQ number
  597. * @data: Pointer to the ZynqMP DMA channel structure
  598. *
  599. * Return: IRQ_HANDLED/IRQ_NONE
  600. */
  601. static irqreturn_t zynqmp_dma_irq_handler(int irq, void *data)
  602. {
  603. struct zynqmp_dma_chan *chan = (struct zynqmp_dma_chan *)data;
  604. u32 isr, imr, status;
  605. irqreturn_t ret = IRQ_NONE;
  606. isr = readl(chan->regs + ZYNQMP_DMA_ISR);
  607. imr = readl(chan->regs + ZYNQMP_DMA_IMR);
  608. status = isr & ~imr;
  609. writel(isr, chan->regs + ZYNQMP_DMA_ISR);
  610. if (status & ZYNQMP_DMA_INT_DONE) {
  611. tasklet_schedule(&chan->tasklet);
  612. ret = IRQ_HANDLED;
  613. }
  614. if (status & ZYNQMP_DMA_DONE)
  615. chan->idle = true;
  616. if (status & ZYNQMP_DMA_INT_ERR) {
  617. chan->err = true;
  618. tasklet_schedule(&chan->tasklet);
  619. dev_err(chan->dev, "Channel %p has errors\n", chan);
  620. ret = IRQ_HANDLED;
  621. }
  622. if (status & ZYNQMP_DMA_INT_OVRFL) {
  623. zynqmp_dma_handle_ovfl_int(chan, status);
  624. dev_info(chan->dev, "Channel %p overflow interrupt\n", chan);
  625. ret = IRQ_HANDLED;
  626. }
  627. return ret;
  628. }
  629. /**
  630. * zynqmp_dma_do_tasklet - Schedule completion tasklet
  631. * @data: Pointer to the ZynqMP DMA channel structure
  632. */
  633. static void zynqmp_dma_do_tasklet(unsigned long data)
  634. {
  635. struct zynqmp_dma_chan *chan = (struct zynqmp_dma_chan *)data;
  636. u32 count;
  637. spin_lock(&chan->lock);
  638. if (chan->err) {
  639. zynqmp_dma_reset(chan);
  640. chan->err = false;
  641. goto unlock;
  642. }
  643. count = readl(chan->regs + ZYNQMP_DMA_IRQ_DST_ACCT);
  644. while (count) {
  645. zynqmp_dma_complete_descriptor(chan);
  646. zynqmp_dma_chan_desc_cleanup(chan);
  647. count--;
  648. }
  649. if (chan->idle)
  650. zynqmp_dma_start_transfer(chan);
  651. unlock:
  652. spin_unlock(&chan->lock);
  653. }
  654. /**
  655. * zynqmp_dma_device_terminate_all - Aborts all transfers on a channel
  656. * @dchan: DMA channel pointer
  657. *
  658. * Return: Always '0'
  659. */
  660. static int zynqmp_dma_device_terminate_all(struct dma_chan *dchan)
  661. {
  662. struct zynqmp_dma_chan *chan = to_chan(dchan);
  663. spin_lock_bh(&chan->lock);
  664. writel(ZYNQMP_DMA_IDS_DEFAULT_MASK, chan->regs + ZYNQMP_DMA_IDS);
  665. zynqmp_dma_free_descriptors(chan);
  666. spin_unlock_bh(&chan->lock);
  667. return 0;
  668. }
  669. /**
  670. * zynqmp_dma_prep_memcpy - prepare descriptors for memcpy transaction
  671. * @dchan: DMA channel
  672. * @dma_dst: Destination buffer address
  673. * @dma_src: Source buffer address
  674. * @len: Transfer length
  675. * @flags: transfer ack flags
  676. *
  677. * Return: Async transaction descriptor on success and NULL on failure
  678. */
  679. static struct dma_async_tx_descriptor *zynqmp_dma_prep_memcpy(
  680. struct dma_chan *dchan, dma_addr_t dma_dst,
  681. dma_addr_t dma_src, size_t len, ulong flags)
  682. {
  683. struct zynqmp_dma_chan *chan;
  684. struct zynqmp_dma_desc_sw *new, *first = NULL;
  685. void *desc = NULL, *prev = NULL;
  686. size_t copy;
  687. u32 desc_cnt;
  688. chan = to_chan(dchan);
  689. if (len > ZYNQMP_DMA_MAX_TRANS_LEN)
  690. return NULL;
  691. desc_cnt = DIV_ROUND_UP(len, ZYNQMP_DMA_MAX_TRANS_LEN);
  692. spin_lock_bh(&chan->lock);
  693. if (desc_cnt > chan->desc_free_cnt) {
  694. spin_unlock_bh(&chan->lock);
  695. dev_dbg(chan->dev, "chan %p descs are not available\n", chan);
  696. return NULL;
  697. }
  698. chan->desc_free_cnt = chan->desc_free_cnt - desc_cnt;
  699. spin_unlock_bh(&chan->lock);
  700. do {
  701. /* Allocate and populate the descriptor */
  702. new = zynqmp_dma_get_descriptor(chan);
  703. copy = min_t(size_t, len, ZYNQMP_DMA_MAX_TRANS_LEN);
  704. desc = (struct zynqmp_dma_desc_ll *)new->src_v;
  705. zynqmp_dma_config_sg_ll_desc(chan, desc, dma_src,
  706. dma_dst, copy, prev);
  707. prev = desc;
  708. len -= copy;
  709. dma_src += copy;
  710. dma_dst += copy;
  711. if (!first)
  712. first = new;
  713. else
  714. list_add_tail(&new->node, &first->tx_list);
  715. } while (len);
  716. zynqmp_dma_desc_config_eod(chan, desc);
  717. async_tx_ack(&first->async_tx);
  718. first->async_tx.flags = flags;
  719. return &first->async_tx;
  720. }
  721. /**
  722. * zynqmp_dma_prep_slave_sg - prepare descriptors for a memory sg transaction
  723. * @dchan: DMA channel
  724. * @dst_sg: Destination scatter list
  725. * @dst_sg_len: Number of entries in destination scatter list
  726. * @src_sg: Source scatter list
  727. * @src_sg_len: Number of entries in source scatter list
  728. * @flags: transfer ack flags
  729. *
  730. * Return: Async transaction descriptor on success and NULL on failure
  731. */
  732. static struct dma_async_tx_descriptor *zynqmp_dma_prep_sg(
  733. struct dma_chan *dchan, struct scatterlist *dst_sg,
  734. unsigned int dst_sg_len, struct scatterlist *src_sg,
  735. unsigned int src_sg_len, unsigned long flags)
  736. {
  737. struct zynqmp_dma_desc_sw *new, *first = NULL;
  738. struct zynqmp_dma_chan *chan = to_chan(dchan);
  739. void *desc = NULL, *prev = NULL;
  740. size_t len, dst_avail, src_avail;
  741. dma_addr_t dma_dst, dma_src;
  742. u32 desc_cnt = 0, i;
  743. struct scatterlist *sg;
  744. for_each_sg(src_sg, sg, src_sg_len, i)
  745. desc_cnt += DIV_ROUND_UP(sg_dma_len(sg),
  746. ZYNQMP_DMA_MAX_TRANS_LEN);
  747. spin_lock_bh(&chan->lock);
  748. if (desc_cnt > chan->desc_free_cnt) {
  749. spin_unlock_bh(&chan->lock);
  750. dev_dbg(chan->dev, "chan %p descs are not available\n", chan);
  751. return NULL;
  752. }
  753. chan->desc_free_cnt = chan->desc_free_cnt - desc_cnt;
  754. spin_unlock_bh(&chan->lock);
  755. dst_avail = sg_dma_len(dst_sg);
  756. src_avail = sg_dma_len(src_sg);
  757. /* Run until we are out of scatterlist entries */
  758. while (true) {
  759. /* Allocate and populate the descriptor */
  760. new = zynqmp_dma_get_descriptor(chan);
  761. desc = (struct zynqmp_dma_desc_ll *)new->src_v;
  762. len = min_t(size_t, src_avail, dst_avail);
  763. len = min_t(size_t, len, ZYNQMP_DMA_MAX_TRANS_LEN);
  764. if (len == 0)
  765. goto fetch;
  766. dma_dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) -
  767. dst_avail;
  768. dma_src = sg_dma_address(src_sg) + sg_dma_len(src_sg) -
  769. src_avail;
  770. zynqmp_dma_config_sg_ll_desc(chan, desc, dma_src, dma_dst,
  771. len, prev);
  772. prev = desc;
  773. dst_avail -= len;
  774. src_avail -= len;
  775. if (!first)
  776. first = new;
  777. else
  778. list_add_tail(&new->node, &first->tx_list);
  779. fetch:
  780. /* Fetch the next dst scatterlist entry */
  781. if (dst_avail == 0) {
  782. if (dst_sg_len == 0)
  783. break;
  784. dst_sg = sg_next(dst_sg);
  785. if (dst_sg == NULL)
  786. break;
  787. dst_sg_len--;
  788. dst_avail = sg_dma_len(dst_sg);
  789. }
  790. /* Fetch the next src scatterlist entry */
  791. if (src_avail == 0) {
  792. if (src_sg_len == 0)
  793. break;
  794. src_sg = sg_next(src_sg);
  795. if (src_sg == NULL)
  796. break;
  797. src_sg_len--;
  798. src_avail = sg_dma_len(src_sg);
  799. }
  800. }
  801. zynqmp_dma_desc_config_eod(chan, desc);
  802. first->async_tx.flags = flags;
  803. return &first->async_tx;
  804. }
  805. /**
  806. * zynqmp_dma_chan_remove - Channel remove function
  807. * @chan: ZynqMP DMA channel pointer
  808. */
  809. static void zynqmp_dma_chan_remove(struct zynqmp_dma_chan *chan)
  810. {
  811. if (!chan)
  812. return;
  813. devm_free_irq(chan->zdev->dev, chan->irq, chan);
  814. tasklet_kill(&chan->tasklet);
  815. list_del(&chan->common.device_node);
  816. clk_disable_unprepare(chan->clk_apb);
  817. clk_disable_unprepare(chan->clk_main);
  818. }
  819. /**
  820. * zynqmp_dma_chan_probe - Per Channel Probing
  821. * @zdev: Driver specific device structure
  822. * @pdev: Pointer to the platform_device structure
  823. *
  824. * Return: '0' on success and failure value on error
  825. */
  826. static int zynqmp_dma_chan_probe(struct zynqmp_dma_device *zdev,
  827. struct platform_device *pdev)
  828. {
  829. struct zynqmp_dma_chan *chan;
  830. struct resource *res;
  831. struct device_node *node = pdev->dev.of_node;
  832. int err;
  833. chan = devm_kzalloc(zdev->dev, sizeof(*chan), GFP_KERNEL);
  834. if (!chan)
  835. return -ENOMEM;
  836. chan->dev = zdev->dev;
  837. chan->zdev = zdev;
  838. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  839. chan->regs = devm_ioremap_resource(&pdev->dev, res);
  840. if (IS_ERR(chan->regs))
  841. return PTR_ERR(chan->regs);
  842. chan->bus_width = ZYNQMP_DMA_BUS_WIDTH_64;
  843. chan->dst_burst_len = ZYNQMP_DMA_AWLEN_RST_VAL;
  844. chan->src_burst_len = ZYNQMP_DMA_ARLEN_RST_VAL;
  845. err = of_property_read_u32(node, "xlnx,bus-width", &chan->bus_width);
  846. if (err < 0) {
  847. dev_err(&pdev->dev, "missing xlnx,bus-width property\n");
  848. return err;
  849. }
  850. if (chan->bus_width != ZYNQMP_DMA_BUS_WIDTH_64 &&
  851. chan->bus_width != ZYNQMP_DMA_BUS_WIDTH_128) {
  852. dev_err(zdev->dev, "invalid bus-width value");
  853. return -EINVAL;
  854. }
  855. chan->is_dmacoherent = of_property_read_bool(node, "dma-coherent");
  856. zdev->chan = chan;
  857. tasklet_init(&chan->tasklet, zynqmp_dma_do_tasklet, (ulong)chan);
  858. spin_lock_init(&chan->lock);
  859. INIT_LIST_HEAD(&chan->active_list);
  860. INIT_LIST_HEAD(&chan->pending_list);
  861. INIT_LIST_HEAD(&chan->done_list);
  862. INIT_LIST_HEAD(&chan->free_list);
  863. dma_cookie_init(&chan->common);
  864. chan->common.device = &zdev->common;
  865. list_add_tail(&chan->common.device_node, &zdev->common.channels);
  866. zynqmp_dma_init(chan);
  867. chan->irq = platform_get_irq(pdev, 0);
  868. if (chan->irq < 0)
  869. return -ENXIO;
  870. err = devm_request_irq(&pdev->dev, chan->irq, zynqmp_dma_irq_handler, 0,
  871. "zynqmp-dma", chan);
  872. if (err)
  873. return err;
  874. chan->clk_main = devm_clk_get(&pdev->dev, "clk_main");
  875. if (IS_ERR(chan->clk_main)) {
  876. dev_err(&pdev->dev, "main clock not found.\n");
  877. return PTR_ERR(chan->clk_main);
  878. }
  879. chan->clk_apb = devm_clk_get(&pdev->dev, "clk_apb");
  880. if (IS_ERR(chan->clk_apb)) {
  881. dev_err(&pdev->dev, "apb clock not found.\n");
  882. return PTR_ERR(chan->clk_apb);
  883. }
  884. err = clk_prepare_enable(chan->clk_main);
  885. if (err) {
  886. dev_err(&pdev->dev, "Unable to enable main clock.\n");
  887. return err;
  888. }
  889. err = clk_prepare_enable(chan->clk_apb);
  890. if (err) {
  891. clk_disable_unprepare(chan->clk_main);
  892. dev_err(&pdev->dev, "Unable to enable apb clock.\n");
  893. return err;
  894. }
  895. chan->desc_size = sizeof(struct zynqmp_dma_desc_ll);
  896. chan->idle = true;
  897. return 0;
  898. }
  899. /**
  900. * of_zynqmp_dma_xlate - Translation function
  901. * @dma_spec: Pointer to DMA specifier as found in the device tree
  902. * @ofdma: Pointer to DMA controller data
  903. *
  904. * Return: DMA channel pointer on success and NULL on error
  905. */
  906. static struct dma_chan *of_zynqmp_dma_xlate(struct of_phandle_args *dma_spec,
  907. struct of_dma *ofdma)
  908. {
  909. struct zynqmp_dma_device *zdev = ofdma->of_dma_data;
  910. return dma_get_slave_channel(&zdev->chan->common);
  911. }
  912. /**
  913. * zynqmp_dma_probe - Driver probe function
  914. * @pdev: Pointer to the platform_device structure
  915. *
  916. * Return: '0' on success and failure value on error
  917. */
  918. static int zynqmp_dma_probe(struct platform_device *pdev)
  919. {
  920. struct zynqmp_dma_device *zdev;
  921. struct dma_device *p;
  922. int ret;
  923. zdev = devm_kzalloc(&pdev->dev, sizeof(*zdev), GFP_KERNEL);
  924. if (!zdev)
  925. return -ENOMEM;
  926. zdev->dev = &pdev->dev;
  927. INIT_LIST_HEAD(&zdev->common.channels);
  928. dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
  929. dma_cap_set(DMA_SG, zdev->common.cap_mask);
  930. dma_cap_set(DMA_MEMCPY, zdev->common.cap_mask);
  931. p = &zdev->common;
  932. p->device_prep_dma_sg = zynqmp_dma_prep_sg;
  933. p->device_prep_dma_memcpy = zynqmp_dma_prep_memcpy;
  934. p->device_terminate_all = zynqmp_dma_device_terminate_all;
  935. p->device_issue_pending = zynqmp_dma_issue_pending;
  936. p->device_alloc_chan_resources = zynqmp_dma_alloc_chan_resources;
  937. p->device_free_chan_resources = zynqmp_dma_free_chan_resources;
  938. p->device_tx_status = dma_cookie_status;
  939. p->device_config = zynqmp_dma_device_config;
  940. p->dev = &pdev->dev;
  941. platform_set_drvdata(pdev, zdev);
  942. ret = zynqmp_dma_chan_probe(zdev, pdev);
  943. if (ret) {
  944. dev_err(&pdev->dev, "Probing channel failed\n");
  945. goto free_chan_resources;
  946. }
  947. p->dst_addr_widths = BIT(zdev->chan->bus_width / 8);
  948. p->src_addr_widths = BIT(zdev->chan->bus_width / 8);
  949. dma_async_device_register(&zdev->common);
  950. ret = of_dma_controller_register(pdev->dev.of_node,
  951. of_zynqmp_dma_xlate, zdev);
  952. if (ret) {
  953. dev_err(&pdev->dev, "Unable to register DMA to DT\n");
  954. dma_async_device_unregister(&zdev->common);
  955. goto free_chan_resources;
  956. }
  957. dev_info(&pdev->dev, "ZynqMP DMA driver Probe success\n");
  958. return 0;
  959. free_chan_resources:
  960. zynqmp_dma_chan_remove(zdev->chan);
  961. return ret;
  962. }
  963. /**
  964. * zynqmp_dma_remove - Driver remove function
  965. * @pdev: Pointer to the platform_device structure
  966. *
  967. * Return: Always '0'
  968. */
  969. static int zynqmp_dma_remove(struct platform_device *pdev)
  970. {
  971. struct zynqmp_dma_device *zdev = platform_get_drvdata(pdev);
  972. of_dma_controller_free(pdev->dev.of_node);
  973. dma_async_device_unregister(&zdev->common);
  974. zynqmp_dma_chan_remove(zdev->chan);
  975. return 0;
  976. }
  977. static const struct of_device_id zynqmp_dma_of_match[] = {
  978. { .compatible = "xlnx,zynqmp-dma-1.0", },
  979. {}
  980. };
  981. MODULE_DEVICE_TABLE(of, zynqmp_dma_of_match);
  982. static struct platform_driver zynqmp_dma_driver = {
  983. .driver = {
  984. .name = "xilinx-zynqmp-dma",
  985. .of_match_table = zynqmp_dma_of_match,
  986. },
  987. .probe = zynqmp_dma_probe,
  988. .remove = zynqmp_dma_remove,
  989. };
  990. module_platform_driver(zynqmp_dma_driver);
  991. MODULE_LICENSE("GPL");
  992. MODULE_AUTHOR("Xilinx, Inc.");
  993. MODULE_DESCRIPTION("Xilinx ZynqMP DMA driver");