vmx.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * vmx.h: VMX Architecture related definitions
  3. * Copyright (c) 2004, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. *
  18. * A few random additions are:
  19. * Copyright (C) 2006 Qumranet
  20. * Avi Kivity <avi@qumranet.com>
  21. * Yaniv Kamay <yaniv@qumranet.com>
  22. *
  23. */
  24. #ifndef VMX_H
  25. #define VMX_H
  26. #include <linux/types.h>
  27. #include <uapi/asm/vmx.h>
  28. /*
  29. * Definitions of Primary Processor-Based VM-Execution Controls.
  30. */
  31. #define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
  32. #define CPU_BASED_USE_TSC_OFFSETING 0x00000008
  33. #define CPU_BASED_HLT_EXITING 0x00000080
  34. #define CPU_BASED_INVLPG_EXITING 0x00000200
  35. #define CPU_BASED_MWAIT_EXITING 0x00000400
  36. #define CPU_BASED_RDPMC_EXITING 0x00000800
  37. #define CPU_BASED_RDTSC_EXITING 0x00001000
  38. #define CPU_BASED_CR3_LOAD_EXITING 0x00008000
  39. #define CPU_BASED_CR3_STORE_EXITING 0x00010000
  40. #define CPU_BASED_CR8_LOAD_EXITING 0x00080000
  41. #define CPU_BASED_CR8_STORE_EXITING 0x00100000
  42. #define CPU_BASED_TPR_SHADOW 0x00200000
  43. #define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
  44. #define CPU_BASED_MOV_DR_EXITING 0x00800000
  45. #define CPU_BASED_UNCOND_IO_EXITING 0x01000000
  46. #define CPU_BASED_USE_IO_BITMAPS 0x02000000
  47. #define CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
  48. #define CPU_BASED_USE_MSR_BITMAPS 0x10000000
  49. #define CPU_BASED_MONITOR_EXITING 0x20000000
  50. #define CPU_BASED_PAUSE_EXITING 0x40000000
  51. #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
  52. #define CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x0401e172
  53. /*
  54. * Definitions of Secondary Processor-Based VM-Execution Controls.
  55. */
  56. #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
  57. #define SECONDARY_EXEC_ENABLE_EPT 0x00000002
  58. #define SECONDARY_EXEC_RDTSCP 0x00000008
  59. #define SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
  60. #define SECONDARY_EXEC_ENABLE_VPID 0x00000020
  61. #define SECONDARY_EXEC_WBINVD_EXITING 0x00000040
  62. #define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
  63. #define SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
  64. #define SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
  65. #define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
  66. #define SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
  67. #define SECONDARY_EXEC_SHADOW_VMCS 0x00004000
  68. #define SECONDARY_EXEC_ENABLE_PML 0x00020000
  69. #define SECONDARY_EXEC_XSAVES 0x00100000
  70. #define SECONDARY_EXEC_TSC_SCALING 0x02000000
  71. #define PIN_BASED_EXT_INTR_MASK 0x00000001
  72. #define PIN_BASED_NMI_EXITING 0x00000008
  73. #define PIN_BASED_VIRTUAL_NMIS 0x00000020
  74. #define PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
  75. #define PIN_BASED_POSTED_INTR 0x00000080
  76. #define PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x00000016
  77. #define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
  78. #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
  79. #define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
  80. #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
  81. #define VM_EXIT_SAVE_IA32_PAT 0x00040000
  82. #define VM_EXIT_LOAD_IA32_PAT 0x00080000
  83. #define VM_EXIT_SAVE_IA32_EFER 0x00100000
  84. #define VM_EXIT_LOAD_IA32_EFER 0x00200000
  85. #define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
  86. #define VM_EXIT_CLEAR_BNDCFGS 0x00800000
  87. #define VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR 0x00036dff
  88. #define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
  89. #define VM_ENTRY_IA32E_MODE 0x00000200
  90. #define VM_ENTRY_SMM 0x00000400
  91. #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
  92. #define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
  93. #define VM_ENTRY_LOAD_IA32_PAT 0x00004000
  94. #define VM_ENTRY_LOAD_IA32_EFER 0x00008000
  95. #define VM_ENTRY_LOAD_BNDCFGS 0x00010000
  96. #define VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR 0x000011ff
  97. #define VMX_MISC_PREEMPTION_TIMER_RATE_MASK 0x0000001f
  98. #define VMX_MISC_SAVE_EFER_LMA 0x00000020
  99. #define VMX_MISC_ACTIVITY_HLT 0x00000040
  100. /* VMCS Encodings */
  101. enum vmcs_field {
  102. VIRTUAL_PROCESSOR_ID = 0x00000000,
  103. POSTED_INTR_NV = 0x00000002,
  104. GUEST_ES_SELECTOR = 0x00000800,
  105. GUEST_CS_SELECTOR = 0x00000802,
  106. GUEST_SS_SELECTOR = 0x00000804,
  107. GUEST_DS_SELECTOR = 0x00000806,
  108. GUEST_FS_SELECTOR = 0x00000808,
  109. GUEST_GS_SELECTOR = 0x0000080a,
  110. GUEST_LDTR_SELECTOR = 0x0000080c,
  111. GUEST_TR_SELECTOR = 0x0000080e,
  112. GUEST_INTR_STATUS = 0x00000810,
  113. GUEST_PML_INDEX = 0x00000812,
  114. HOST_ES_SELECTOR = 0x00000c00,
  115. HOST_CS_SELECTOR = 0x00000c02,
  116. HOST_SS_SELECTOR = 0x00000c04,
  117. HOST_DS_SELECTOR = 0x00000c06,
  118. HOST_FS_SELECTOR = 0x00000c08,
  119. HOST_GS_SELECTOR = 0x00000c0a,
  120. HOST_TR_SELECTOR = 0x00000c0c,
  121. IO_BITMAP_A = 0x00002000,
  122. IO_BITMAP_A_HIGH = 0x00002001,
  123. IO_BITMAP_B = 0x00002002,
  124. IO_BITMAP_B_HIGH = 0x00002003,
  125. MSR_BITMAP = 0x00002004,
  126. MSR_BITMAP_HIGH = 0x00002005,
  127. VM_EXIT_MSR_STORE_ADDR = 0x00002006,
  128. VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
  129. VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
  130. VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
  131. VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
  132. VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
  133. PML_ADDRESS = 0x0000200e,
  134. PML_ADDRESS_HIGH = 0x0000200f,
  135. TSC_OFFSET = 0x00002010,
  136. TSC_OFFSET_HIGH = 0x00002011,
  137. VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
  138. VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
  139. APIC_ACCESS_ADDR = 0x00002014,
  140. APIC_ACCESS_ADDR_HIGH = 0x00002015,
  141. POSTED_INTR_DESC_ADDR = 0x00002016,
  142. POSTED_INTR_DESC_ADDR_HIGH = 0x00002017,
  143. EPT_POINTER = 0x0000201a,
  144. EPT_POINTER_HIGH = 0x0000201b,
  145. EOI_EXIT_BITMAP0 = 0x0000201c,
  146. EOI_EXIT_BITMAP0_HIGH = 0x0000201d,
  147. EOI_EXIT_BITMAP1 = 0x0000201e,
  148. EOI_EXIT_BITMAP1_HIGH = 0x0000201f,
  149. EOI_EXIT_BITMAP2 = 0x00002020,
  150. EOI_EXIT_BITMAP2_HIGH = 0x00002021,
  151. EOI_EXIT_BITMAP3 = 0x00002022,
  152. EOI_EXIT_BITMAP3_HIGH = 0x00002023,
  153. VMREAD_BITMAP = 0x00002026,
  154. VMWRITE_BITMAP = 0x00002028,
  155. XSS_EXIT_BITMAP = 0x0000202C,
  156. XSS_EXIT_BITMAP_HIGH = 0x0000202D,
  157. TSC_MULTIPLIER = 0x00002032,
  158. TSC_MULTIPLIER_HIGH = 0x00002033,
  159. GUEST_PHYSICAL_ADDRESS = 0x00002400,
  160. GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
  161. VMCS_LINK_POINTER = 0x00002800,
  162. VMCS_LINK_POINTER_HIGH = 0x00002801,
  163. GUEST_IA32_DEBUGCTL = 0x00002802,
  164. GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
  165. GUEST_IA32_PAT = 0x00002804,
  166. GUEST_IA32_PAT_HIGH = 0x00002805,
  167. GUEST_IA32_EFER = 0x00002806,
  168. GUEST_IA32_EFER_HIGH = 0x00002807,
  169. GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
  170. GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809,
  171. GUEST_PDPTR0 = 0x0000280a,
  172. GUEST_PDPTR0_HIGH = 0x0000280b,
  173. GUEST_PDPTR1 = 0x0000280c,
  174. GUEST_PDPTR1_HIGH = 0x0000280d,
  175. GUEST_PDPTR2 = 0x0000280e,
  176. GUEST_PDPTR2_HIGH = 0x0000280f,
  177. GUEST_PDPTR3 = 0x00002810,
  178. GUEST_PDPTR3_HIGH = 0x00002811,
  179. GUEST_BNDCFGS = 0x00002812,
  180. GUEST_BNDCFGS_HIGH = 0x00002813,
  181. HOST_IA32_PAT = 0x00002c00,
  182. HOST_IA32_PAT_HIGH = 0x00002c01,
  183. HOST_IA32_EFER = 0x00002c02,
  184. HOST_IA32_EFER_HIGH = 0x00002c03,
  185. HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
  186. HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05,
  187. PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
  188. CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
  189. EXCEPTION_BITMAP = 0x00004004,
  190. PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
  191. PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
  192. CR3_TARGET_COUNT = 0x0000400a,
  193. VM_EXIT_CONTROLS = 0x0000400c,
  194. VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
  195. VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
  196. VM_ENTRY_CONTROLS = 0x00004012,
  197. VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
  198. VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
  199. VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
  200. VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
  201. TPR_THRESHOLD = 0x0000401c,
  202. SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
  203. PLE_GAP = 0x00004020,
  204. PLE_WINDOW = 0x00004022,
  205. VM_INSTRUCTION_ERROR = 0x00004400,
  206. VM_EXIT_REASON = 0x00004402,
  207. VM_EXIT_INTR_INFO = 0x00004404,
  208. VM_EXIT_INTR_ERROR_CODE = 0x00004406,
  209. IDT_VECTORING_INFO_FIELD = 0x00004408,
  210. IDT_VECTORING_ERROR_CODE = 0x0000440a,
  211. VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
  212. VMX_INSTRUCTION_INFO = 0x0000440e,
  213. GUEST_ES_LIMIT = 0x00004800,
  214. GUEST_CS_LIMIT = 0x00004802,
  215. GUEST_SS_LIMIT = 0x00004804,
  216. GUEST_DS_LIMIT = 0x00004806,
  217. GUEST_FS_LIMIT = 0x00004808,
  218. GUEST_GS_LIMIT = 0x0000480a,
  219. GUEST_LDTR_LIMIT = 0x0000480c,
  220. GUEST_TR_LIMIT = 0x0000480e,
  221. GUEST_GDTR_LIMIT = 0x00004810,
  222. GUEST_IDTR_LIMIT = 0x00004812,
  223. GUEST_ES_AR_BYTES = 0x00004814,
  224. GUEST_CS_AR_BYTES = 0x00004816,
  225. GUEST_SS_AR_BYTES = 0x00004818,
  226. GUEST_DS_AR_BYTES = 0x0000481a,
  227. GUEST_FS_AR_BYTES = 0x0000481c,
  228. GUEST_GS_AR_BYTES = 0x0000481e,
  229. GUEST_LDTR_AR_BYTES = 0x00004820,
  230. GUEST_TR_AR_BYTES = 0x00004822,
  231. GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
  232. GUEST_ACTIVITY_STATE = 0X00004826,
  233. GUEST_SYSENTER_CS = 0x0000482A,
  234. VMX_PREEMPTION_TIMER_VALUE = 0x0000482E,
  235. HOST_IA32_SYSENTER_CS = 0x00004c00,
  236. CR0_GUEST_HOST_MASK = 0x00006000,
  237. CR4_GUEST_HOST_MASK = 0x00006002,
  238. CR0_READ_SHADOW = 0x00006004,
  239. CR4_READ_SHADOW = 0x00006006,
  240. CR3_TARGET_VALUE0 = 0x00006008,
  241. CR3_TARGET_VALUE1 = 0x0000600a,
  242. CR3_TARGET_VALUE2 = 0x0000600c,
  243. CR3_TARGET_VALUE3 = 0x0000600e,
  244. EXIT_QUALIFICATION = 0x00006400,
  245. GUEST_LINEAR_ADDRESS = 0x0000640a,
  246. GUEST_CR0 = 0x00006800,
  247. GUEST_CR3 = 0x00006802,
  248. GUEST_CR4 = 0x00006804,
  249. GUEST_ES_BASE = 0x00006806,
  250. GUEST_CS_BASE = 0x00006808,
  251. GUEST_SS_BASE = 0x0000680a,
  252. GUEST_DS_BASE = 0x0000680c,
  253. GUEST_FS_BASE = 0x0000680e,
  254. GUEST_GS_BASE = 0x00006810,
  255. GUEST_LDTR_BASE = 0x00006812,
  256. GUEST_TR_BASE = 0x00006814,
  257. GUEST_GDTR_BASE = 0x00006816,
  258. GUEST_IDTR_BASE = 0x00006818,
  259. GUEST_DR7 = 0x0000681a,
  260. GUEST_RSP = 0x0000681c,
  261. GUEST_RIP = 0x0000681e,
  262. GUEST_RFLAGS = 0x00006820,
  263. GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
  264. GUEST_SYSENTER_ESP = 0x00006824,
  265. GUEST_SYSENTER_EIP = 0x00006826,
  266. HOST_CR0 = 0x00006c00,
  267. HOST_CR3 = 0x00006c02,
  268. HOST_CR4 = 0x00006c04,
  269. HOST_FS_BASE = 0x00006c06,
  270. HOST_GS_BASE = 0x00006c08,
  271. HOST_TR_BASE = 0x00006c0a,
  272. HOST_GDTR_BASE = 0x00006c0c,
  273. HOST_IDTR_BASE = 0x00006c0e,
  274. HOST_IA32_SYSENTER_ESP = 0x00006c10,
  275. HOST_IA32_SYSENTER_EIP = 0x00006c12,
  276. HOST_RSP = 0x00006c14,
  277. HOST_RIP = 0x00006c16,
  278. };
  279. /*
  280. * Interruption-information format
  281. */
  282. #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */
  283. #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */
  284. #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */
  285. #define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */
  286. #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */
  287. #define INTR_INFO_RESVD_BITS_MASK 0x7ffff000
  288. #define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK
  289. #define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK
  290. #define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK
  291. #define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK
  292. #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */
  293. #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */
  294. #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */
  295. #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */
  296. #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */
  297. /* GUEST_INTERRUPTIBILITY_INFO flags. */
  298. #define GUEST_INTR_STATE_STI 0x00000001
  299. #define GUEST_INTR_STATE_MOV_SS 0x00000002
  300. #define GUEST_INTR_STATE_SMI 0x00000004
  301. #define GUEST_INTR_STATE_NMI 0x00000008
  302. /* GUEST_ACTIVITY_STATE flags */
  303. #define GUEST_ACTIVITY_ACTIVE 0
  304. #define GUEST_ACTIVITY_HLT 1
  305. #define GUEST_ACTIVITY_SHUTDOWN 2
  306. #define GUEST_ACTIVITY_WAIT_SIPI 3
  307. /*
  308. * Exit Qualifications for MOV for Control Register Access
  309. */
  310. #define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/
  311. #define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */
  312. #define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */
  313. #define LMSW_SOURCE_DATA_SHIFT 16
  314. #define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */
  315. #define REG_EAX (0 << 8)
  316. #define REG_ECX (1 << 8)
  317. #define REG_EDX (2 << 8)
  318. #define REG_EBX (3 << 8)
  319. #define REG_ESP (4 << 8)
  320. #define REG_EBP (5 << 8)
  321. #define REG_ESI (6 << 8)
  322. #define REG_EDI (7 << 8)
  323. #define REG_R8 (8 << 8)
  324. #define REG_R9 (9 << 8)
  325. #define REG_R10 (10 << 8)
  326. #define REG_R11 (11 << 8)
  327. #define REG_R12 (12 << 8)
  328. #define REG_R13 (13 << 8)
  329. #define REG_R14 (14 << 8)
  330. #define REG_R15 (15 << 8)
  331. /*
  332. * Exit Qualifications for MOV for Debug Register Access
  333. */
  334. #define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */
  335. #define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */
  336. #define TYPE_MOV_TO_DR (0 << 4)
  337. #define TYPE_MOV_FROM_DR (1 << 4)
  338. #define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */
  339. /*
  340. * Exit Qualifications for APIC-Access
  341. */
  342. #define APIC_ACCESS_OFFSET 0xfff /* 11:0, offset within the APIC page */
  343. #define APIC_ACCESS_TYPE 0xf000 /* 15:12, access type */
  344. #define TYPE_LINEAR_APIC_INST_READ (0 << 12)
  345. #define TYPE_LINEAR_APIC_INST_WRITE (1 << 12)
  346. #define TYPE_LINEAR_APIC_INST_FETCH (2 << 12)
  347. #define TYPE_LINEAR_APIC_EVENT (3 << 12)
  348. #define TYPE_PHYSICAL_APIC_EVENT (10 << 12)
  349. #define TYPE_PHYSICAL_APIC_INST (15 << 12)
  350. /* segment AR in VMCS -- these are different from what LAR reports */
  351. #define VMX_SEGMENT_AR_L_MASK (1 << 13)
  352. #define VMX_AR_TYPE_ACCESSES_MASK 1
  353. #define VMX_AR_TYPE_READABLE_MASK (1 << 1)
  354. #define VMX_AR_TYPE_WRITEABLE_MASK (1 << 2)
  355. #define VMX_AR_TYPE_CODE_MASK (1 << 3)
  356. #define VMX_AR_TYPE_MASK 0x0f
  357. #define VMX_AR_TYPE_BUSY_64_TSS 11
  358. #define VMX_AR_TYPE_BUSY_32_TSS 11
  359. #define VMX_AR_TYPE_BUSY_16_TSS 3
  360. #define VMX_AR_TYPE_LDT 2
  361. #define VMX_AR_UNUSABLE_MASK (1 << 16)
  362. #define VMX_AR_S_MASK (1 << 4)
  363. #define VMX_AR_P_MASK (1 << 7)
  364. #define VMX_AR_L_MASK (1 << 13)
  365. #define VMX_AR_DB_MASK (1 << 14)
  366. #define VMX_AR_G_MASK (1 << 15)
  367. #define VMX_AR_DPL_SHIFT 5
  368. #define VMX_AR_DPL(ar) (((ar) >> VMX_AR_DPL_SHIFT) & 3)
  369. #define VMX_AR_RESERVD_MASK 0xfffe0f00
  370. #define TSS_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 0)
  371. #define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 1)
  372. #define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 2)
  373. #define VMX_NR_VPIDS (1 << 16)
  374. #define VMX_VPID_EXTENT_SINGLE_CONTEXT 1
  375. #define VMX_VPID_EXTENT_ALL_CONTEXT 2
  376. #define VMX_EPT_EXTENT_INDIVIDUAL_ADDR 0
  377. #define VMX_EPT_EXTENT_CONTEXT 1
  378. #define VMX_EPT_EXTENT_GLOBAL 2
  379. #define VMX_EPT_EXTENT_SHIFT 24
  380. #define VMX_EPT_EXECUTE_ONLY_BIT (1ull)
  381. #define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6)
  382. #define VMX_EPTP_UC_BIT (1ull << 8)
  383. #define VMX_EPTP_WB_BIT (1ull << 14)
  384. #define VMX_EPT_2MB_PAGE_BIT (1ull << 16)
  385. #define VMX_EPT_1GB_PAGE_BIT (1ull << 17)
  386. #define VMX_EPT_INVEPT_BIT (1ull << 20)
  387. #define VMX_EPT_AD_BIT (1ull << 21)
  388. #define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25)
  389. #define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26)
  390. #define VMX_VPID_INVVPID_BIT (1ull << 0) /* (32 - 32) */
  391. #define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */
  392. #define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */
  393. #define VMX_EPT_DEFAULT_GAW 3
  394. #define VMX_EPT_MAX_GAW 0x4
  395. #define VMX_EPT_MT_EPTE_SHIFT 3
  396. #define VMX_EPT_GAW_EPTP_SHIFT 3
  397. #define VMX_EPT_AD_ENABLE_BIT (1ull << 6)
  398. #define VMX_EPT_DEFAULT_MT 0x6ull
  399. #define VMX_EPT_READABLE_MASK 0x1ull
  400. #define VMX_EPT_WRITABLE_MASK 0x2ull
  401. #define VMX_EPT_EXECUTABLE_MASK 0x4ull
  402. #define VMX_EPT_IPAT_BIT (1ull << 6)
  403. #define VMX_EPT_ACCESS_BIT (1ull << 8)
  404. #define VMX_EPT_DIRTY_BIT (1ull << 9)
  405. #define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul
  406. #define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30"
  407. #define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2"
  408. #define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3"
  409. #define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30"
  410. #define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0"
  411. #define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0"
  412. #define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4"
  413. #define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4"
  414. #define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30"
  415. #define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08"
  416. #define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08"
  417. struct vmx_msr_entry {
  418. u32 index;
  419. u32 reserved;
  420. u64 value;
  421. } __aligned(16);
  422. /*
  423. * Exit Qualifications for entry failure during or after loading guest state
  424. */
  425. #define ENTRY_FAIL_DEFAULT 0
  426. #define ENTRY_FAIL_PDPTE 2
  427. #define ENTRY_FAIL_NMI 3
  428. #define ENTRY_FAIL_VMCS_LINK_PTR 4
  429. /*
  430. * VM-instruction error numbers
  431. */
  432. enum vm_instruction_error_number {
  433. VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
  434. VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
  435. VMXERR_VMCLEAR_VMXON_POINTER = 3,
  436. VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
  437. VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
  438. VMXERR_VMRESUME_AFTER_VMXOFF = 6,
  439. VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
  440. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
  441. VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
  442. VMXERR_VMPTRLD_VMXON_POINTER = 10,
  443. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
  444. VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
  445. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
  446. VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
  447. VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
  448. VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
  449. VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
  450. VMXERR_VMCALL_NONCLEAR_VMCS = 19,
  451. VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
  452. VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
  453. VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
  454. VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
  455. VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
  456. VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
  457. VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
  458. };
  459. #endif