pci_insn.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * s390 specific pci instructions
  3. *
  4. * Copyright IBM Corp. 2013
  5. */
  6. #include <linux/export.h>
  7. #include <linux/errno.h>
  8. #include <linux/delay.h>
  9. #include <asm/pci_insn.h>
  10. #include <asm/pci_debug.h>
  11. #include <asm/processor.h>
  12. #define ZPCI_INSN_BUSY_DELAY 1 /* 1 microsecond */
  13. static inline void zpci_err_insn(u8 cc, u8 status, u64 req, u64 offset)
  14. {
  15. struct {
  16. u64 req;
  17. u64 offset;
  18. u8 cc;
  19. u8 status;
  20. } __packed data = {req, offset, cc, status};
  21. zpci_err_hex(&data, sizeof(data));
  22. }
  23. /* Modify PCI Function Controls */
  24. static inline u8 __mpcifc(u64 req, struct zpci_fib *fib, u8 *status)
  25. {
  26. u8 cc;
  27. asm volatile (
  28. " .insn rxy,0xe300000000d0,%[req],%[fib]\n"
  29. " ipm %[cc]\n"
  30. " srl %[cc],28\n"
  31. : [cc] "=d" (cc), [req] "+d" (req), [fib] "+Q" (*fib)
  32. : : "cc");
  33. *status = req >> 24 & 0xff;
  34. return cc;
  35. }
  36. int zpci_mod_fc(u64 req, struct zpci_fib *fib)
  37. {
  38. u8 cc, status;
  39. do {
  40. cc = __mpcifc(req, fib, &status);
  41. if (cc == 2)
  42. msleep(ZPCI_INSN_BUSY_DELAY);
  43. } while (cc == 2);
  44. if (cc)
  45. zpci_err_insn(cc, status, req, 0);
  46. return (cc) ? -EIO : 0;
  47. }
  48. /* Refresh PCI Translations */
  49. static inline u8 __rpcit(u64 fn, u64 addr, u64 range, u8 *status)
  50. {
  51. register u64 __addr asm("2") = addr;
  52. register u64 __range asm("3") = range;
  53. u8 cc;
  54. asm volatile (
  55. " .insn rre,0xb9d30000,%[fn],%[addr]\n"
  56. " ipm %[cc]\n"
  57. " srl %[cc],28\n"
  58. : [cc] "=d" (cc), [fn] "+d" (fn)
  59. : [addr] "d" (__addr), "d" (__range)
  60. : "cc");
  61. *status = fn >> 24 & 0xff;
  62. return cc;
  63. }
  64. int zpci_refresh_trans(u64 fn, u64 addr, u64 range)
  65. {
  66. u8 cc, status;
  67. do {
  68. cc = __rpcit(fn, addr, range, &status);
  69. if (cc == 2)
  70. udelay(ZPCI_INSN_BUSY_DELAY);
  71. } while (cc == 2);
  72. if (cc)
  73. zpci_err_insn(cc, status, addr, range);
  74. return (cc) ? -EIO : 0;
  75. }
  76. /* Set Interruption Controls */
  77. void zpci_set_irq_ctrl(u16 ctl, char *unused, u8 isc)
  78. {
  79. asm volatile (
  80. " .insn rsy,0xeb00000000d1,%[ctl],%[isc],%[u]\n"
  81. : : [ctl] "d" (ctl), [isc] "d" (isc << 27), [u] "Q" (*unused));
  82. }
  83. /* PCI Load */
  84. static inline int ____pcilg(u64 *data, u64 req, u64 offset, u8 *status)
  85. {
  86. register u64 __req asm("2") = req;
  87. register u64 __offset asm("3") = offset;
  88. int cc = -ENXIO;
  89. u64 __data;
  90. asm volatile (
  91. " .insn rre,0xb9d20000,%[data],%[req]\n"
  92. "0: ipm %[cc]\n"
  93. " srl %[cc],28\n"
  94. "1:\n"
  95. EX_TABLE(0b, 1b)
  96. : [cc] "+d" (cc), [data] "=d" (__data), [req] "+d" (__req)
  97. : "d" (__offset)
  98. : "cc");
  99. *status = __req >> 24 & 0xff;
  100. *data = __data;
  101. return cc;
  102. }
  103. static inline int __pcilg(u64 *data, u64 req, u64 offset, u8 *status)
  104. {
  105. u64 __data;
  106. int cc;
  107. cc = ____pcilg(&__data, req, offset, status);
  108. if (!cc)
  109. *data = __data;
  110. return cc;
  111. }
  112. int zpci_load(u64 *data, u64 req, u64 offset)
  113. {
  114. u8 status;
  115. int cc;
  116. do {
  117. cc = __pcilg(data, req, offset, &status);
  118. if (cc == 2)
  119. udelay(ZPCI_INSN_BUSY_DELAY);
  120. } while (cc == 2);
  121. if (cc)
  122. zpci_err_insn(cc, status, req, offset);
  123. return (cc > 0) ? -EIO : cc;
  124. }
  125. EXPORT_SYMBOL_GPL(zpci_load);
  126. /* PCI Store */
  127. static inline int __pcistg(u64 data, u64 req, u64 offset, u8 *status)
  128. {
  129. register u64 __req asm("2") = req;
  130. register u64 __offset asm("3") = offset;
  131. int cc = -ENXIO;
  132. asm volatile (
  133. " .insn rre,0xb9d00000,%[data],%[req]\n"
  134. "0: ipm %[cc]\n"
  135. " srl %[cc],28\n"
  136. "1:\n"
  137. EX_TABLE(0b, 1b)
  138. : [cc] "+d" (cc), [req] "+d" (__req)
  139. : "d" (__offset), [data] "d" (data)
  140. : "cc");
  141. *status = __req >> 24 & 0xff;
  142. return cc;
  143. }
  144. int zpci_store(u64 data, u64 req, u64 offset)
  145. {
  146. u8 status;
  147. int cc;
  148. do {
  149. cc = __pcistg(data, req, offset, &status);
  150. if (cc == 2)
  151. udelay(ZPCI_INSN_BUSY_DELAY);
  152. } while (cc == 2);
  153. if (cc)
  154. zpci_err_insn(cc, status, req, offset);
  155. return (cc > 0) ? -EIO : cc;
  156. }
  157. EXPORT_SYMBOL_GPL(zpci_store);
  158. /* PCI Store Block */
  159. static inline int __pcistb(const u64 *data, u64 req, u64 offset, u8 *status)
  160. {
  161. int cc = -ENXIO;
  162. asm volatile (
  163. " .insn rsy,0xeb00000000d0,%[req],%[offset],%[data]\n"
  164. "0: ipm %[cc]\n"
  165. " srl %[cc],28\n"
  166. "1:\n"
  167. EX_TABLE(0b, 1b)
  168. : [cc] "+d" (cc), [req] "+d" (req)
  169. : [offset] "d" (offset), [data] "Q" (*data)
  170. : "cc");
  171. *status = req >> 24 & 0xff;
  172. return cc;
  173. }
  174. int zpci_store_block(const u64 *data, u64 req, u64 offset)
  175. {
  176. u8 status;
  177. int cc;
  178. do {
  179. cc = __pcistb(data, req, offset, &status);
  180. if (cc == 2)
  181. udelay(ZPCI_INSN_BUSY_DELAY);
  182. } while (cc == 2);
  183. if (cc)
  184. zpci_err_insn(cc, status, req, offset);
  185. return (cc > 0) ? -EIO : cc;
  186. }
  187. EXPORT_SYMBOL_GPL(zpci_store_block);