exception-64s.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #include <asm/head-64.h>
  38. #define EX_R9 0
  39. #define EX_R10 8
  40. #define EX_R11 16
  41. #define EX_R12 24
  42. #define EX_R13 32
  43. #define EX_SRR0 40
  44. #define EX_DAR 48
  45. #define EX_DSISR 56
  46. #define EX_CCR 60
  47. #define EX_R3 64
  48. #define EX_LR 72
  49. #define EX_CFAR 80
  50. #define EX_PPR 88 /* SMT thread status register (priority) */
  51. #define EX_CTR 96
  52. #ifdef CONFIG_RELOCATABLE
  53. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  54. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  55. LOAD_HANDLER(r12,label); \
  56. mtctr r12; \
  57. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  58. li r10,MSR_RI; \
  59. mtmsrd r10,1; /* Set RI (EE=0) */ \
  60. bctr;
  61. #else
  62. /* If not relocatable, we can jump directly -- and save messing with LR */
  63. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  64. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  65. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  66. li r10,MSR_RI; \
  67. mtmsrd r10,1; /* Set RI (EE=0) */ \
  68. b label;
  69. #endif
  70. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  71. __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  72. /*
  73. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  74. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  75. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  76. */
  77. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  78. EXCEPTION_PROLOG_0(area); \
  79. EXCEPTION_PROLOG_1(area, extra, vec); \
  80. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  81. /*
  82. * We're short on space and time in the exception prolog, so we can't
  83. * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
  84. * Instead we get the base of the kernel from paca->kernelbase and or in the low
  85. * part of label. This requires that the label be within 64KB of kernelbase, and
  86. * that kernelbase be 64K aligned.
  87. */
  88. #define LOAD_HANDLER(reg, label) \
  89. ld reg,PACAKBASE(r13); /* get high part of &label */ \
  90. ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
  91. #define __LOAD_HANDLER(reg, label) \
  92. ld reg,PACAKBASE(r13); \
  93. ori reg,reg,(ABS_ADDR(label))@l;
  94. /* Exception register prefixes */
  95. #define EXC_HV H
  96. #define EXC_STD
  97. #if defined(CONFIG_RELOCATABLE)
  98. /*
  99. * If we support interrupts with relocation on AND we're a relocatable kernel,
  100. * we need to use CTR to get to the 2nd level handler. So, save/restore it
  101. * when required.
  102. */
  103. #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
  104. #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
  105. #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
  106. #else
  107. /* ...else CTR is unused and in register. */
  108. #define SAVE_CTR(reg, area)
  109. #define GET_CTR(reg, area) mfctr reg
  110. #define RESTORE_CTR(reg, area)
  111. #endif
  112. /*
  113. * PPR save/restore macros used in exceptions_64s.S
  114. * Used for P7 or later processors
  115. */
  116. #define SAVE_PPR(area, ra, rb) \
  117. BEGIN_FTR_SECTION_NESTED(940) \
  118. ld ra,PACACURRENT(r13); \
  119. ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
  120. std rb,TASKTHREADPPR(ra); \
  121. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
  122. #define RESTORE_PPR_PACA(area, ra) \
  123. BEGIN_FTR_SECTION_NESTED(941) \
  124. ld ra,area+EX_PPR(r13); \
  125. mtspr SPRN_PPR,ra; \
  126. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
  127. /*
  128. * Get an SPR into a register if the CPU has the given feature
  129. */
  130. #define OPT_GET_SPR(ra, spr, ftr) \
  131. BEGIN_FTR_SECTION_NESTED(943) \
  132. mfspr ra,spr; \
  133. END_FTR_SECTION_NESTED(ftr,ftr,943)
  134. /*
  135. * Set an SPR from a register if the CPU has the given feature
  136. */
  137. #define OPT_SET_SPR(ra, spr, ftr) \
  138. BEGIN_FTR_SECTION_NESTED(943) \
  139. mtspr spr,ra; \
  140. END_FTR_SECTION_NESTED(ftr,ftr,943)
  141. /*
  142. * Save a register to the PACA if the CPU has the given feature
  143. */
  144. #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
  145. BEGIN_FTR_SECTION_NESTED(943) \
  146. std ra,offset(r13); \
  147. END_FTR_SECTION_NESTED(ftr,ftr,943)
  148. #define EXCEPTION_PROLOG_0_PACA(area) \
  149. std r9,area+EX_R9(r13); /* save r9 */ \
  150. OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
  151. HMT_MEDIUM; \
  152. std r10,area+EX_R10(r13); /* save r10 - r12 */ \
  153. OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
  154. #define EXCEPTION_PROLOG_0(area) \
  155. GET_PACA(r13); \
  156. EXCEPTION_PROLOG_0_PACA(area)
  157. #define __EXCEPTION_PROLOG_1(area, extra, vec) \
  158. OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
  159. OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
  160. SAVE_CTR(r10, area); \
  161. mfcr r9; \
  162. extra(vec); \
  163. std r11,area+EX_R11(r13); \
  164. std r12,area+EX_R12(r13); \
  165. GET_SCRATCH0(r10); \
  166. std r10,area+EX_R13(r13)
  167. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  168. __EXCEPTION_PROLOG_1(area, extra, vec)
  169. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  170. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  171. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  172. LOAD_HANDLER(r12,label) \
  173. mtspr SPRN_##h##SRR0,r12; \
  174. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  175. mtspr SPRN_##h##SRR1,r10; \
  176. h##rfid; \
  177. b . /* prevent speculative execution */
  178. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  179. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  180. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  181. EXCEPTION_PROLOG_0(area); \
  182. EXCEPTION_PROLOG_1(area, extra, vec); \
  183. EXCEPTION_PROLOG_PSERIES_1(label, h);
  184. /* Have the PACA in r13 already */
  185. #define EXCEPTION_PROLOG_PSERIES_PACA(area, label, h, extra, vec) \
  186. EXCEPTION_PROLOG_0_PACA(area); \
  187. EXCEPTION_PROLOG_1(area, extra, vec); \
  188. EXCEPTION_PROLOG_PSERIES_1(label, h);
  189. #define __KVMTEST(h, n) \
  190. lbz r10,HSTATE_IN_GUEST(r13); \
  191. cmpwi r10,0; \
  192. bne do_kvm_##h##n
  193. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  194. /*
  195. * If hv is possible, interrupts come into to the hv version
  196. * of the kvmppc_interrupt code, which then jumps to the PR handler,
  197. * kvmppc_interrupt_pr, if the guest is a PR guest.
  198. */
  199. #define kvmppc_interrupt kvmppc_interrupt_hv
  200. #else
  201. #define kvmppc_interrupt kvmppc_interrupt_pr
  202. #endif
  203. #ifdef CONFIG_RELOCATABLE
  204. #define BRANCH_TO_COMMON(reg, label) \
  205. __LOAD_HANDLER(reg, label); \
  206. mtctr reg; \
  207. bctr
  208. #else
  209. #define BRANCH_TO_COMMON(reg, label) \
  210. b label
  211. #endif
  212. #define __KVM_HANDLER_PROLOG(area, n) \
  213. BEGIN_FTR_SECTION_NESTED(947) \
  214. ld r10,area+EX_CFAR(r13); \
  215. std r10,HSTATE_CFAR(r13); \
  216. END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
  217. BEGIN_FTR_SECTION_NESTED(948) \
  218. ld r10,area+EX_PPR(r13); \
  219. std r10,HSTATE_PPR(r13); \
  220. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  221. ld r10,area+EX_R10(r13); \
  222. stw r9,HSTATE_SCRATCH1(r13); \
  223. ld r9,area+EX_R9(r13); \
  224. std r12,HSTATE_SCRATCH0(r13); \
  225. #define __KVM_HANDLER(area, h, n) \
  226. __KVM_HANDLER_PROLOG(area, n) \
  227. li r12,n; \
  228. b kvmppc_interrupt
  229. #define __KVM_HANDLER_SKIP(area, h, n) \
  230. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  231. ld r10,area+EX_R10(r13); \
  232. beq 89f; \
  233. stw r9,HSTATE_SCRATCH1(r13); \
  234. BEGIN_FTR_SECTION_NESTED(948) \
  235. ld r9,area+EX_PPR(r13); \
  236. std r9,HSTATE_PPR(r13); \
  237. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  238. ld r9,area+EX_R9(r13); \
  239. std r12,HSTATE_SCRATCH0(r13); \
  240. li r12,n; \
  241. b kvmppc_interrupt; \
  242. 89: mtocrf 0x80,r9; \
  243. ld r9,area+EX_R9(r13); \
  244. b kvmppc_skip_##h##interrupt
  245. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  246. #define KVMTEST(h, n) __KVMTEST(h, n)
  247. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  248. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  249. #else
  250. #define KVMTEST(h, n)
  251. #define KVM_HANDLER(area, h, n)
  252. #define KVM_HANDLER_SKIP(area, h, n)
  253. #endif
  254. #define NOTEST(n)
  255. /*
  256. * The common exception prolog is used for all except a few exceptions
  257. * such as a segment miss on a kernel address. We have to be prepared
  258. * to take another exception from the point where we first touch the
  259. * kernel stack onwards.
  260. *
  261. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  262. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  263. * SRR1, and relocation is on.
  264. */
  265. #define EXCEPTION_PROLOG_COMMON(n, area) \
  266. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  267. mr r10,r1; /* Save r1 */ \
  268. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  269. beq- 1f; \
  270. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  271. 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
  272. blt+ cr1,3f; /* abort if it is */ \
  273. li r1,(n); /* will be reloaded later */ \
  274. sth r1,PACA_TRAP_SAVE(r13); \
  275. std r3,area+EX_R3(r13); \
  276. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  277. RESTORE_CTR(r1, area); \
  278. b bad_stack; \
  279. 3: std r9,_CCR(r1); /* save CR in stackframe */ \
  280. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  281. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  282. std r10,0(r1); /* make stack chain pointer */ \
  283. std r0,GPR0(r1); /* save r0 in stackframe */ \
  284. std r10,GPR1(r1); /* save r1 in stackframe */ \
  285. beq 4f; /* if from kernel mode */ \
  286. ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
  287. SAVE_PPR(area, r9, r10); \
  288. 4: EXCEPTION_PROLOG_COMMON_2(area) \
  289. EXCEPTION_PROLOG_COMMON_3(n) \
  290. ACCOUNT_STOLEN_TIME
  291. /* Save original regs values from save area to stack frame. */
  292. #define EXCEPTION_PROLOG_COMMON_2(area) \
  293. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  294. ld r10,area+EX_R10(r13); \
  295. std r9,GPR9(r1); \
  296. std r10,GPR10(r1); \
  297. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  298. ld r10,area+EX_R12(r13); \
  299. ld r11,area+EX_R13(r13); \
  300. std r9,GPR11(r1); \
  301. std r10,GPR12(r1); \
  302. std r11,GPR13(r1); \
  303. BEGIN_FTR_SECTION_NESTED(66); \
  304. ld r10,area+EX_CFAR(r13); \
  305. std r10,ORIG_GPR3(r1); \
  306. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  307. GET_CTR(r10, area); \
  308. std r10,_CTR(r1);
  309. #define EXCEPTION_PROLOG_COMMON_3(n) \
  310. std r2,GPR2(r1); /* save r2 in stackframe */ \
  311. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  312. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  313. mflr r9; /* Get LR, later save to stack */ \
  314. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  315. std r9,_LINK(r1); \
  316. lbz r10,PACASOFTIRQEN(r13); \
  317. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  318. std r10,SOFTE(r1); \
  319. std r11,_XER(r1); \
  320. li r9,(n)+1; \
  321. std r9,_TRAP(r1); /* set trap number */ \
  322. li r10,0; \
  323. ld r11,exception_marker@toc(r2); \
  324. std r10,RESULT(r1); /* clear regs->result */ \
  325. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
  326. /*
  327. * Exception vectors.
  328. */
  329. #define STD_EXCEPTION_PSERIES(vec, label) \
  330. SET_SCRATCH0(r13); /* save r13 */ \
  331. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  332. EXC_STD, KVMTEST_PR, vec); \
  333. /* Version of above for when we have to branch out-of-line */
  334. #define __OOL_EXCEPTION(vec, label, hdlr) \
  335. SET_SCRATCH0(r13) \
  336. EXCEPTION_PROLOG_0(PACA_EXGEN) \
  337. b hdlr;
  338. #define STD_EXCEPTION_PSERIES_OOL(vec, label) \
  339. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  340. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  341. #define STD_EXCEPTION_HV(loc, vec, label) \
  342. SET_SCRATCH0(r13); /* save r13 */ \
  343. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  344. EXC_HV, KVMTEST_HV, vec);
  345. #define STD_EXCEPTION_HV_OOL(vec, label) \
  346. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  347. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  348. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  349. /* No guest interrupts come through here */ \
  350. SET_SCRATCH0(r13); /* save r13 */ \
  351. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
  352. #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
  353. EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
  354. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
  355. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  356. /* No guest interrupts come through here */ \
  357. SET_SCRATCH0(r13); /* save r13 */ \
  358. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_HV, NOTEST, vec);
  359. #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
  360. EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
  361. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  362. /* This associate vector numbers with bits in paca->irq_happened */
  363. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  364. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  365. #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
  366. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  367. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  368. #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
  369. #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
  370. #define __SOFTEN_TEST(h, vec) \
  371. lbz r10,PACASOFTIRQEN(r13); \
  372. cmpwi r10,0; \
  373. li r10,SOFTEN_VALUE_##vec; \
  374. beq masked_##h##interrupt
  375. #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
  376. #define SOFTEN_TEST_PR(vec) \
  377. KVMTEST(EXC_STD, vec); \
  378. _SOFTEN_TEST(EXC_STD, vec)
  379. #define SOFTEN_TEST_HV(vec) \
  380. KVMTEST(EXC_HV, vec); \
  381. _SOFTEN_TEST(EXC_HV, vec)
  382. #define KVMTEST_PR(vec) \
  383. KVMTEST(EXC_STD, vec)
  384. #define KVMTEST_HV(vec) \
  385. KVMTEST(EXC_HV, vec)
  386. #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
  387. #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
  388. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  389. SET_SCRATCH0(r13); /* save r13 */ \
  390. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  391. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  392. EXCEPTION_PROLOG_PSERIES_1(label, h);
  393. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  394. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
  395. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
  396. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  397. EXC_STD, SOFTEN_TEST_PR)
  398. #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
  399. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
  400. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  401. #define MASKABLE_EXCEPTION_HV(loc, vec, label) \
  402. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  403. EXC_HV, SOFTEN_TEST_HV)
  404. #define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
  405. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
  406. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  407. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  408. SET_SCRATCH0(r13); /* save r13 */ \
  409. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  410. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  411. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  412. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  413. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
  414. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  415. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  416. EXC_STD, SOFTEN_NOTEST_PR)
  417. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
  418. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  419. EXC_HV, SOFTEN_NOTEST_HV)
  420. #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
  421. EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_HV, vec); \
  422. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  423. /*
  424. * Our exception common code can be passed various "additions"
  425. * to specify the behaviour of interrupts, whether to kick the
  426. * runlatch, etc...
  427. */
  428. /*
  429. * This addition reconciles our actual IRQ state with the various software
  430. * flags that track it. This may call C code.
  431. */
  432. #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
  433. #define ADD_NVGPRS \
  434. bl save_nvgprs
  435. #define RUNLATCH_ON \
  436. BEGIN_FTR_SECTION \
  437. CURRENT_THREAD_INFO(r3, r1); \
  438. ld r4,TI_LOCAL_FLAGS(r3); \
  439. andi. r0,r4,_TLF_RUNLATCH; \
  440. beql ppc64_runlatch_on_trampoline; \
  441. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  442. #define EXCEPTION_COMMON(trap, label, hdlr, ret, additions) \
  443. EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \
  444. /* Volatile regs are potentially clobbered here */ \
  445. additions; \
  446. addi r3,r1,STACK_FRAME_OVERHEAD; \
  447. bl hdlr; \
  448. b ret
  449. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  450. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except, \
  451. ADD_NVGPRS;ADD_RECONCILE)
  452. /*
  453. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  454. * in the idle task and therefore need the special idle handling
  455. * (finish nap and runlatch)
  456. */
  457. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  458. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \
  459. FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
  460. /*
  461. * When the idle code in power4_idle puts the CPU into NAP mode,
  462. * it has to do so in a loop, and relies on the external interrupt
  463. * and decrementer interrupt entry code to get it out of the loop.
  464. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  465. * to signal that it is in the loop and needs help to get out.
  466. */
  467. #ifdef CONFIG_PPC_970_NAP
  468. #define FINISH_NAP \
  469. BEGIN_FTR_SECTION \
  470. CURRENT_THREAD_INFO(r11, r1); \
  471. ld r9,TI_LOCAL_FLAGS(r11); \
  472. andi. r10,r9,_TLF_NAPPING; \
  473. bnel power4_fixup_nap; \
  474. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  475. #else
  476. #define FINISH_NAP
  477. #endif
  478. #endif /* _ASM_POWERPC_EXCEPTION_H */