123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231 |
- #include <linux/types.h>
- #include <linux/pci.h>
- #include <linux/kernel.h>
- #include <linux/init.h>
- #include <asm/mach-rc32434/rc32434.h>
- #include <asm/mach-rc32434/pci.h>
- #define PCI_ACCESS_READ 0
- #define PCI_ACCESS_WRITE 1
- static unsigned int korina_cnfg_regs[25] = {
- KORINA_CNFG1, KORINA_CNFG2, KORINA_CNFG3, KORINA_CNFG4,
- KORINA_CNFG5, KORINA_CNFG6, KORINA_CNFG7, KORINA_CNFG8,
- KORINA_CNFG9, KORINA_CNFG10, KORINA_CNFG11, KORINA_CNFG12,
- KORINA_CNFG13, KORINA_CNFG14, KORINA_CNFG15, KORINA_CNFG16,
- KORINA_CNFG17, KORINA_CNFG18, KORINA_CNFG19, KORINA_CNFG20,
- KORINA_CNFG21, KORINA_CNFG22, KORINA_CNFG23, KORINA_CNFG24
- };
- static struct resource rc32434_res_pci_mem1;
- static struct resource rc32434_res_pci_mem2;
- static struct resource rc32434_res_pci_mem1 = {
- .name = "PCI MEM1",
- .start = 0x50000000,
- .end = 0x5FFFFFFF,
- .flags = IORESOURCE_MEM,
- .sibling = NULL,
- .child = &rc32434_res_pci_mem2
- };
- static struct resource rc32434_res_pci_mem2 = {
- .name = "PCI Mem2",
- .start = 0x60000000,
- .end = 0x6FFFFFFF,
- .flags = IORESOURCE_MEM,
- .parent = &rc32434_res_pci_mem1,
- .sibling = NULL,
- .child = NULL
- };
- static struct resource rc32434_res_pci_io1 = {
- .name = "PCI I/O1",
- .start = 0x18800000,
- .end = 0x188FFFFF,
- .flags = IORESOURCE_IO,
- };
- extern struct pci_ops rc32434_pci_ops;
- #define PCI_MEM1_START PCI_ADDR_START
- #define PCI_MEM1_END (PCI_ADDR_START + CPUTOPCI_MEM_WIN - 1)
- #define PCI_MEM2_START (PCI_ADDR_START + CPUTOPCI_MEM_WIN)
- #define PCI_MEM2_END (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) - 1)
- #define PCI_IO1_START (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN))
- #define PCI_IO1_END \
- (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + CPUTOPCI_IO_WIN - 1)
- #define PCI_IO2_START \
- (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + CPUTOPCI_IO_WIN)
- #define PCI_IO2_END \
- (PCI_ADDR_START + (2 * CPUTOPCI_MEM_WIN) + (2 * CPUTOPCI_IO_WIN) - 1)
- struct pci_controller rc32434_controller2;
- struct pci_controller rc32434_controller = {
- .pci_ops = &rc32434_pci_ops,
- .mem_resource = &rc32434_res_pci_mem1,
- .io_resource = &rc32434_res_pci_io1,
- .mem_offset = 0,
- .io_offset = 0,
- };
- #ifdef __MIPSEB__
- #define PCI_ENDIAN_FLAG PCILBAC_sb_m
- #else
- #define PCI_ENDIAN_FLAG 0
- #endif
- static int __init rc32434_pcibridge_init(void)
- {
- unsigned int pcicvalue, pcicdata = 0;
- unsigned int dummyread, pcicntlval;
- int loopCount;
- unsigned int pci_config_addr;
- pcicvalue = rc32434_pci->pcic;
- pcicvalue = (pcicvalue >> PCIM_SHFT) & PCIM_BIT_LEN;
- if (!((pcicvalue == PCIM_H_EA) ||
- (pcicvalue == PCIM_H_IA_FIX) ||
- (pcicvalue == PCIM_H_IA_RR))) {
- pr_err("PCI init error!!!\n");
-
- return -1;
- }
-
- pcicdata |= (PCI_CTL_IGM | PCI_CTL_EAP | PCI_CTL_EN);
- rc32434_pci->pcic = pcicdata;
-
- for (;;) {
- pcicdata = rc32434_pci->pcis;
- if (!(pcicdata & PCI_STAT_RIP))
- break;
- }
- rc32434_pci->pcis = 0;
- rc32434_pci->pcism = 0xFFFFFFFF;
-
- rc32434_pci->pcidac = 0;
- rc32434_pci->pcidas = 0;
- rc32434_pci->pcidasm = 0x0000007F;
-
- rc32434_pci_msg->pciiic = 0;
- rc32434_pci_msg->pciiim = 0xFFFFFFFF;
- rc32434_pci_msg->pciioic = 0;
- rc32434_pci_msg->pciioim = 0;
-
- rc32434_pci->pcilba[0].address = (unsigned int) (PCI_ADDR_START);
-
- rc32434_pci->pcilba[0].mapping = (unsigned int) (PCI_ADDR_START);
-
- rc32434_pci->pcilba[0].control =
- (((SIZE_256MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG);
- dummyread = rc32434_pci->pcilba[0].control;
- rc32434_pci->pcilba[1].address = 0x60000000;
- rc32434_pci->pcilba[1].mapping = 0x60000000;
-
- rc32434_pci->pcilba[1].control =
- (((SIZE_256MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG);
- dummyread = rc32434_pci->pcilba[1].control;
- rc32434_pci->pcilba[2].address = 0x18C00000;
- rc32434_pci->pcilba[2].mapping = 0x18FFFFFF;
-
- rc32434_pci->pcilba[2].control =
- (((SIZE_4MB & 0x1f) << PCI_LBAC_SIZE_BIT) | PCI_ENDIAN_FLAG);
- dummyread = rc32434_pci->pcilba[2].control;
-
- rc32434_pci->pcilba[3].address = 0x18800000;
- rc32434_pci->pcilba[3].mapping = 0x18800000;
- rc32434_pci->pcilba[3].control =
- ((((SIZE_1MB & 0x1ff) << PCI_LBAC_SIZE_BIT) | PCI_LBAC_MSI) |
- PCI_ENDIAN_FLAG);
- dummyread = rc32434_pci->pcilba[3].control;
- pci_config_addr = (unsigned int) (0x80000004);
- for (loopCount = 0; loopCount < 24; loopCount++) {
- rc32434_pci->pcicfga = pci_config_addr;
- dummyread = rc32434_pci->pcicfga;
- rc32434_pci->pcicfgd = korina_cnfg_regs[loopCount];
- dummyread = rc32434_pci->pcicfgd;
- pci_config_addr += 4;
- }
- rc32434_pci->pcitc =
- (unsigned int) ((PCITC_RTIMER_VAL & 0xff) << PCI_TC_RTIMER_BIT) |
- ((PCITC_DTIMER_VAL & 0xff) << PCI_TC_DTIMER_BIT);
- pcicntlval = rc32434_pci->pcic;
- pcicntlval &= ~PCI_CTL_TNR;
- rc32434_pci->pcic = pcicntlval;
- pcicntlval = rc32434_pci->pcic;
- return 0;
- }
- static int __init rc32434_pci_init(void)
- {
- void __iomem *io_map_base;
- pr_info("PCI: Initializing PCI\n");
- ioport_resource.start = rc32434_res_pci_io1.start;
- ioport_resource.end = rc32434_res_pci_io1.end;
- rc32434_pcibridge_init();
- io_map_base = ioremap(rc32434_res_pci_io1.start,
- resource_size(&rc32434_res_pci_io1));
- if (!io_map_base)
- return -ENOMEM;
- rc32434_controller.io_map_base =
- (unsigned long)io_map_base - rc32434_res_pci_io1.start;
- register_pci_controller(&rc32434_controller);
- rc32434_sync();
- return 0;
- }
- arch_initcall(rc32434_pci_init);
|