dma.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * linux/include/asm/dma.h: Defines for using and allocating dma channels.
  3. * Written by Hennus Bergman, 1992.
  4. * High DMA channel support & info by Hannu Savolainen
  5. * and John Boyd, Nov. 1992.
  6. *
  7. * NOTE: all this is true *only* for ISA/EISA expansions on Mips boards
  8. * and can only be used for expansion cards. Onboard DMA controllers, such
  9. * as the R4030 on Jazz boards behave totally different!
  10. */
  11. #ifndef _ASM_DMA_H
  12. #define _ASM_DMA_H
  13. #include <asm/io.h> /* need byte IO */
  14. #include <linux/spinlock.h> /* And spinlocks */
  15. #include <linux/delay.h>
  16. #ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
  17. #define dma_outb outb_p
  18. #else
  19. #define dma_outb outb
  20. #endif
  21. #define dma_inb inb
  22. /*
  23. * NOTES about DMA transfers:
  24. *
  25. * controller 1: channels 0-3, byte operations, ports 00-1F
  26. * controller 2: channels 4-7, word operations, ports C0-DF
  27. *
  28. * - ALL registers are 8 bits only, regardless of transfer size
  29. * - channel 4 is not used - cascades 1 into 2.
  30. * - channels 0-3 are byte - addresses/counts are for physical bytes
  31. * - channels 5-7 are word - addresses/counts are for physical words
  32. * - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
  33. * - transfer count loaded to registers is 1 less than actual count
  34. * - controller 2 offsets are all even (2x offsets for controller 1)
  35. * - page registers for 5-7 don't use data bit 0, represent 128K pages
  36. * - page registers for 0-3 use bit 0, represent 64K pages
  37. *
  38. * DMA transfers are limited to the lower 16MB of _physical_ memory.
  39. * Note that addresses loaded into registers must be _physical_ addresses,
  40. * not logical addresses (which may differ if paging is active).
  41. *
  42. * Address mapping for channels 0-3:
  43. *
  44. * A23 ... A16 A15 ... A8 A7 ... A0 (Physical addresses)
  45. * | ... | | ... | | ... |
  46. * | ... | | ... | | ... |
  47. * | ... | | ... | | ... |
  48. * P7 ... P0 A7 ... A0 A7 ... A0
  49. * | Page | Addr MSB | Addr LSB | (DMA registers)
  50. *
  51. * Address mapping for channels 5-7:
  52. *
  53. * A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0 (Physical addresses)
  54. * | ... | \ \ ... \ \ \ ... \ \
  55. * | ... | \ \ ... \ \ \ ... \ (not used)
  56. * | ... | \ \ ... \ \ \ ... \
  57. * P7 ... P1 (0) A7 A6 ... A0 A7 A6 ... A0
  58. * | Page | Addr MSB | Addr LSB | (DMA registers)
  59. *
  60. * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
  61. * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
  62. * the hardware level, so odd-byte transfers aren't possible).
  63. *
  64. * Transfer count (_not # bytes_) is limited to 64K, represented as actual
  65. * count - 1 : 64K => 0xFFFF, 1 => 0x0000. Thus, count is always 1 or more,
  66. * and up to 128K bytes may be transferred on channels 5-7 in one operation.
  67. *
  68. */
  69. #ifndef CONFIG_GENERIC_ISA_DMA_SUPPORT_BROKEN
  70. #define MAX_DMA_CHANNELS 8
  71. #endif
  72. /*
  73. * The maximum address in KSEG0 that we can perform a DMA transfer to on this
  74. * platform. This describes only the PC style part of the DMA logic like on
  75. * Deskstations or Acer PICA but not the much more versatile DMA logic used
  76. * for the local devices on Acer PICA or Magnums.
  77. */
  78. #if defined(CONFIG_SGI_IP22) || defined(CONFIG_SGI_IP28)
  79. /* don't care; ISA bus master won't work, ISA slave DMA supports 32bit addr */
  80. #define MAX_DMA_ADDRESS PAGE_OFFSET
  81. #else
  82. #define MAX_DMA_ADDRESS (PAGE_OFFSET + 0x01000000)
  83. #endif
  84. #define MAX_DMA_PFN PFN_DOWN(virt_to_phys((void *)MAX_DMA_ADDRESS))
  85. #ifndef MAX_DMA32_PFN
  86. #define MAX_DMA32_PFN (1UL << (32 - PAGE_SHIFT))
  87. #endif
  88. /* 8237 DMA controllers */
  89. #define IO_DMA1_BASE 0x00 /* 8 bit slave DMA, channels 0..3 */
  90. #define IO_DMA2_BASE 0xC0 /* 16 bit master DMA, ch 4(=slave input)..7 */
  91. /* DMA controller registers */
  92. #define DMA1_CMD_REG 0x08 /* command register (w) */
  93. #define DMA1_STAT_REG 0x08 /* status register (r) */
  94. #define DMA1_REQ_REG 0x09 /* request register (w) */
  95. #define DMA1_MASK_REG 0x0A /* single-channel mask (w) */
  96. #define DMA1_MODE_REG 0x0B /* mode register (w) */
  97. #define DMA1_CLEAR_FF_REG 0x0C /* clear pointer flip-flop (w) */
  98. #define DMA1_TEMP_REG 0x0D /* Temporary Register (r) */
  99. #define DMA1_RESET_REG 0x0D /* Master Clear (w) */
  100. #define DMA1_CLR_MASK_REG 0x0E /* Clear Mask */
  101. #define DMA1_MASK_ALL_REG 0x0F /* all-channels mask (w) */
  102. #define DMA2_CMD_REG 0xD0 /* command register (w) */
  103. #define DMA2_STAT_REG 0xD0 /* status register (r) */
  104. #define DMA2_REQ_REG 0xD2 /* request register (w) */
  105. #define DMA2_MASK_REG 0xD4 /* single-channel mask (w) */
  106. #define DMA2_MODE_REG 0xD6 /* mode register (w) */
  107. #define DMA2_CLEAR_FF_REG 0xD8 /* clear pointer flip-flop (w) */
  108. #define DMA2_TEMP_REG 0xDA /* Temporary Register (r) */
  109. #define DMA2_RESET_REG 0xDA /* Master Clear (w) */
  110. #define DMA2_CLR_MASK_REG 0xDC /* Clear Mask */
  111. #define DMA2_MASK_ALL_REG 0xDE /* all-channels mask (w) */
  112. #define DMA_ADDR_0 0x00 /* DMA address registers */
  113. #define DMA_ADDR_1 0x02
  114. #define DMA_ADDR_2 0x04
  115. #define DMA_ADDR_3 0x06
  116. #define DMA_ADDR_4 0xC0
  117. #define DMA_ADDR_5 0xC4
  118. #define DMA_ADDR_6 0xC8
  119. #define DMA_ADDR_7 0xCC
  120. #define DMA_CNT_0 0x01 /* DMA count registers */
  121. #define DMA_CNT_1 0x03
  122. #define DMA_CNT_2 0x05
  123. #define DMA_CNT_3 0x07
  124. #define DMA_CNT_4 0xC2
  125. #define DMA_CNT_5 0xC6
  126. #define DMA_CNT_6 0xCA
  127. #define DMA_CNT_7 0xCE
  128. #define DMA_PAGE_0 0x87 /* DMA page registers */
  129. #define DMA_PAGE_1 0x83
  130. #define DMA_PAGE_2 0x81
  131. #define DMA_PAGE_3 0x82
  132. #define DMA_PAGE_5 0x8B
  133. #define DMA_PAGE_6 0x89
  134. #define DMA_PAGE_7 0x8A
  135. #define DMA_MODE_READ 0x44 /* I/O to memory, no autoinit, increment, single mode */
  136. #define DMA_MODE_WRITE 0x48 /* memory to I/O, no autoinit, increment, single mode */
  137. #define DMA_MODE_CASCADE 0xC0 /* pass thru DREQ->HRQ, DACK<-HLDA only */
  138. #define DMA_AUTOINIT 0x10
  139. extern spinlock_t dma_spin_lock;
  140. static __inline__ unsigned long claim_dma_lock(void)
  141. {
  142. unsigned long flags;
  143. spin_lock_irqsave(&dma_spin_lock, flags);
  144. return flags;
  145. }
  146. static __inline__ void release_dma_lock(unsigned long flags)
  147. {
  148. spin_unlock_irqrestore(&dma_spin_lock, flags);
  149. }
  150. /* enable/disable a specific DMA channel */
  151. static __inline__ void enable_dma(unsigned int dmanr)
  152. {
  153. if (dmanr<=3)
  154. dma_outb(dmanr, DMA1_MASK_REG);
  155. else
  156. dma_outb(dmanr & 3, DMA2_MASK_REG);
  157. }
  158. static __inline__ void disable_dma(unsigned int dmanr)
  159. {
  160. if (dmanr<=3)
  161. dma_outb(dmanr | 4, DMA1_MASK_REG);
  162. else
  163. dma_outb((dmanr & 3) | 4, DMA2_MASK_REG);
  164. }
  165. /* Clear the 'DMA Pointer Flip Flop'.
  166. * Write 0 for LSB/MSB, 1 for MSB/LSB access.
  167. * Use this once to initialize the FF to a known state.
  168. * After that, keep track of it. :-)
  169. * --- In order to do that, the DMA routines below should ---
  170. * --- only be used while holding the DMA lock ! ---
  171. */
  172. static __inline__ void clear_dma_ff(unsigned int dmanr)
  173. {
  174. if (dmanr<=3)
  175. dma_outb(0, DMA1_CLEAR_FF_REG);
  176. else
  177. dma_outb(0, DMA2_CLEAR_FF_REG);
  178. }
  179. /* set mode (above) for a specific DMA channel */
  180. static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
  181. {
  182. if (dmanr<=3)
  183. dma_outb(mode | dmanr, DMA1_MODE_REG);
  184. else
  185. dma_outb(mode | (dmanr&3), DMA2_MODE_REG);
  186. }
  187. /* Set only the page register bits of the transfer address.
  188. * This is used for successive transfers when we know the contents of
  189. * the lower 16 bits of the DMA current address register, but a 64k boundary
  190. * may have been crossed.
  191. */
  192. static __inline__ void set_dma_page(unsigned int dmanr, char pagenr)
  193. {
  194. switch(dmanr) {
  195. case 0:
  196. dma_outb(pagenr, DMA_PAGE_0);
  197. break;
  198. case 1:
  199. dma_outb(pagenr, DMA_PAGE_1);
  200. break;
  201. case 2:
  202. dma_outb(pagenr, DMA_PAGE_2);
  203. break;
  204. case 3:
  205. dma_outb(pagenr, DMA_PAGE_3);
  206. break;
  207. case 5:
  208. dma_outb(pagenr & 0xfe, DMA_PAGE_5);
  209. break;
  210. case 6:
  211. dma_outb(pagenr & 0xfe, DMA_PAGE_6);
  212. break;
  213. case 7:
  214. dma_outb(pagenr & 0xfe, DMA_PAGE_7);
  215. break;
  216. }
  217. }
  218. /* Set transfer address & page bits for specific DMA channel.
  219. * Assumes dma flipflop is clear.
  220. */
  221. static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a)
  222. {
  223. set_dma_page(dmanr, a>>16);
  224. if (dmanr <= 3) {
  225. dma_outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
  226. dma_outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
  227. } else {
  228. dma_outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
  229. dma_outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
  230. }
  231. }
  232. /* Set transfer size (max 64k for DMA0..3, 128k for DMA5..7) for
  233. * a specific DMA channel.
  234. * You must ensure the parameters are valid.
  235. * NOTE: from a manual: "the number of transfers is one more
  236. * than the initial word count"! This is taken into account.
  237. * Assumes dma flip-flop is clear.
  238. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
  239. */
  240. static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
  241. {
  242. count--;
  243. if (dmanr <= 3) {
  244. dma_outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
  245. dma_outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
  246. } else {
  247. dma_outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
  248. dma_outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
  249. }
  250. }
  251. /* Get DMA residue count. After a DMA transfer, this
  252. * should return zero. Reading this while a DMA transfer is
  253. * still in progress will return unpredictable results.
  254. * If called before the channel has been used, it may return 1.
  255. * Otherwise, it returns the number of _bytes_ left to transfer.
  256. *
  257. * Assumes DMA flip-flop is clear.
  258. */
  259. static __inline__ int get_dma_residue(unsigned int dmanr)
  260. {
  261. unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE
  262. : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;
  263. /* using short to get 16-bit wrap around */
  264. unsigned short count;
  265. count = 1 + dma_inb(io_port);
  266. count += dma_inb(io_port) << 8;
  267. return (dmanr<=3)? count : (count<<1);
  268. }
  269. /* These are in kernel/dma.c: */
  270. extern int request_dma(unsigned int dmanr, const char * device_id); /* reserve a DMA channel */
  271. extern void free_dma(unsigned int dmanr); /* release it again */
  272. /* From PCI */
  273. #ifdef CONFIG_PCI
  274. extern int isa_dma_bridge_buggy;
  275. #else
  276. #define isa_dma_bridge_buggy (0)
  277. #endif
  278. #endif /* _ASM_DMA_H */