m54xxsim.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * m54xxsim.h -- ColdFire 547x/548x System Integration Unit support.
  3. */
  4. #ifndef m54xxsim_h
  5. #define m54xxsim_h
  6. #define CPU_NAME "COLDFIRE(m54xx)"
  7. #define CPU_INSTR_PER_JIFFY 2
  8. #define MCF_BUSCLK (MCF_CLK / 2)
  9. #define MACHINE MACH_M54XX
  10. #define FPUTYPE FPU_COLDFIRE
  11. #define IOMEMBASE MCF_MBAR
  12. #define IOMEMSIZE 0x01000000
  13. #include <asm/m54xxacr.h>
  14. #define MCFINT_VECBASE 64
  15. /*
  16. * Interrupt Controller Registers
  17. */
  18. #define MCFICM_INTC0 (MCF_MBAR + 0x700) /* Base for Interrupt Ctrl 0 */
  19. #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
  20. #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
  21. #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
  22. #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
  23. #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
  24. #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
  25. #define MCFINTC_IRLR 0x18 /* */
  26. #define MCFINTC_IACKL 0x19 /* */
  27. #define MCFINTC_ICR0 0x40 /* Base ICR register */
  28. /*
  29. * UART module.
  30. */
  31. #define MCFUART_BASE0 (MCF_MBAR + 0x8600) /* Base address UART0 */
  32. #define MCFUART_BASE1 (MCF_MBAR + 0x8700) /* Base address UART1 */
  33. #define MCFUART_BASE2 (MCF_MBAR + 0x8800) /* Base address UART2 */
  34. #define MCFUART_BASE3 (MCF_MBAR + 0x8900) /* Base address UART3 */
  35. /*
  36. * Define system peripheral IRQ usage.
  37. */
  38. #define MCF_IRQ_TIMER (MCFINT_VECBASE + 54) /* Slice Timer 0 */
  39. #define MCF_IRQ_PROFILER (MCFINT_VECBASE + 53) /* Slice Timer 1 */
  40. #define MCF_IRQ_UART0 (MCFINT_VECBASE + 35)
  41. #define MCF_IRQ_UART1 (MCFINT_VECBASE + 34)
  42. #define MCF_IRQ_UART2 (MCFINT_VECBASE + 33)
  43. #define MCF_IRQ_UART3 (MCFINT_VECBASE + 32)
  44. /*
  45. * Slice Timer support.
  46. */
  47. #define MCFSLT_TIMER0 (MCF_MBAR + 0x900) /* Base addr TIMER0 */
  48. #define MCFSLT_TIMER1 (MCF_MBAR + 0x910) /* Base addr TIMER1 */
  49. /*
  50. * Generic GPIO support
  51. */
  52. #define MCFGPIO_PODR (MCF_MBAR + 0xA00)
  53. #define MCFGPIO_PDDR (MCF_MBAR + 0xA10)
  54. #define MCFGPIO_PPDR (MCF_MBAR + 0xA20)
  55. #define MCFGPIO_SETR (MCF_MBAR + 0xA20)
  56. #define MCFGPIO_CLRR (MCF_MBAR + 0xA30)
  57. #define MCFGPIO_PIN_MAX 136 /* 128 gpio + 8 eport */
  58. #define MCFGPIO_IRQ_MAX 8
  59. #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
  60. /*
  61. * EDGE Port support.
  62. */
  63. #define MCFEPORT_EPPAR (MCF_MBAR + 0xf00) /* Pin assignment */
  64. #define MCFEPORT_EPDDR (MCF_MBAR + 0xf04) /* Data direction */
  65. #define MCFEPORT_EPIER (MCF_MBAR + 0xf05) /* Interrupt enable */
  66. #define MCFEPORT_EPDR (MCF_MBAR + 0xf08) /* Port data (w) */
  67. #define MCFEPORT_EPPDR (MCF_MBAR + 0xf09) /* Port data (r) */
  68. #define MCFEPORT_EPFR (MCF_MBAR + 0xf0c) /* Flags */
  69. /*
  70. * Pin Assignment register definitions
  71. */
  72. #define MCFGPIO_PAR_FBCTL (MCF_MBAR + 0xA40)
  73. #define MCFGPIO_PAR_FBCS (MCF_MBAR + 0xA42)
  74. #define MCFGPIO_PAR_DMA (MCF_MBAR + 0xA43)
  75. #define MCFGPIO_PAR_FECI2CIRQ (MCF_MBAR + 0xA44)
  76. #define MCFGPIO_PAR_PCIBG (MCF_MBAR + 0xA48) /* PCI bus grant */
  77. #define MCFGPIO_PAR_PCIBR (MCF_MBAR + 0xA4A) /* PCI */
  78. #define MCFGPIO_PAR_PSC0 (MCF_MBAR + 0xA4F)
  79. #define MCFGPIO_PAR_PSC1 (MCF_MBAR + 0xA4E)
  80. #define MCFGPIO_PAR_PSC2 (MCF_MBAR + 0xA4D)
  81. #define MCFGPIO_PAR_PSC3 (MCF_MBAR + 0xA4C)
  82. #define MCFGPIO_PAR_DSPI (MCF_MBAR + 0xA50)
  83. #define MCFGPIO_PAR_TIMER (MCF_MBAR + 0xA52)
  84. #define MCF_PAR_SDA (0x0008)
  85. #define MCF_PAR_SCL (0x0004)
  86. #define MCF_PAR_PSC_TXD (0x04)
  87. #define MCF_PAR_PSC_RXD (0x08)
  88. #define MCF_PAR_PSC_CTS_GPIO (0x00)
  89. #define MCF_PAR_PSC_CTS_BCLK (0x80)
  90. #define MCF_PAR_PSC_CTS_CTS (0xC0)
  91. #define MCF_PAR_PSC_RTS_GPIO (0x00)
  92. #define MCF_PAR_PSC_RTS_FSYNC (0x20)
  93. #define MCF_PAR_PSC_RTS_RTS (0x30)
  94. #define MCF_PAR_PSC_CANRX (0x40)
  95. #endif /* m54xxsim_h */