m52xxacr.h 3.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /****************************************************************************/
  2. /*
  3. * m52xxacr.h -- ColdFire version 2 core cache support
  4. *
  5. * (C) Copyright 2010, Greg Ungerer <gerg@snapgear.com>
  6. */
  7. /****************************************************************************/
  8. #ifndef m52xxacr_h
  9. #define m52xxacr_h
  10. /****************************************************************************/
  11. /*
  12. * All varients of the ColdFire using version 2 cores have a similar
  13. * cache setup. Although not absolutely identical the cache register
  14. * definitions are compatible for all of them. Mostly they support a
  15. * configurable cache memory that can be instruction only, data only,
  16. * or split instruction and data. The exception is the very old version 2
  17. * core based parts, like the 5206(e), 5249 and 5272, which are instruction
  18. * cache only. Cache size varies from 2k up to 16k.
  19. */
  20. /*
  21. * Define the Cache Control register flags.
  22. */
  23. #define CACR_CENB 0x80000000 /* Enable cache */
  24. #define CACR_CDPI 0x10000000 /* Disable invalidation by CPUSHL */
  25. #define CACR_CFRZ 0x08000000 /* Cache freeze mode */
  26. #define CACR_CINV 0x01000000 /* Invalidate cache */
  27. #define CACR_DISI 0x00800000 /* Disable instruction cache */
  28. #define CACR_DISD 0x00400000 /* Disable data cache */
  29. #define CACR_INVI 0x00200000 /* Invalidate instruction cache */
  30. #define CACR_INVD 0x00100000 /* Invalidate data cache */
  31. #define CACR_CEIB 0x00000400 /* Non-cachable instruction burst */
  32. #define CACR_DCM 0x00000200 /* Default cache mode */
  33. #define CACR_DBWE 0x00000100 /* Buffered write enable */
  34. #define CACR_DWP 0x00000020 /* Write protection */
  35. #define CACR_EUSP 0x00000010 /* Enable separate user a7 */
  36. /*
  37. * Define the Access Control register flags.
  38. */
  39. #define ACR_BASE_POS 24 /* Address Base (upper 8 bits) */
  40. #define ACR_MASK_POS 16 /* Address Mask (next 8 bits) */
  41. #define ACR_ENABLE 0x00008000 /* Enable this ACR */
  42. #define ACR_USER 0x00000000 /* Allow only user accesses */
  43. #define ACR_SUPER 0x00002000 /* Allow supervisor access only */
  44. #define ACR_ANY 0x00004000 /* Allow any access type */
  45. #define ACR_CENB 0x00000000 /* Caching of region enabled */
  46. #define ACR_CDIS 0x00000040 /* Caching of region disabled */
  47. #define ACR_BWE 0x00000020 /* Write buffer enabled */
  48. #define ACR_WPROTECT 0x00000004 /* Write protect region */
  49. /*
  50. * Set the cache controller settings we will use. On the cores that support
  51. * a split cache configuration we allow all the combinations at Kconfig
  52. * time. For those cores that only have an instruction cache we just set
  53. * that as on.
  54. */
  55. #if defined(CONFIG_CACHE_I)
  56. #define CACHE_TYPE (CACR_DISD + CACR_EUSP)
  57. #define CACHE_INVTYPEI 0
  58. #elif defined(CONFIG_CACHE_D)
  59. #define CACHE_TYPE (CACR_DISI + CACR_EUSP)
  60. #define CACHE_INVTYPED 0
  61. #elif defined(CONFIG_CACHE_BOTH)
  62. #define CACHE_TYPE CACR_EUSP
  63. #define CACHE_INVTYPEI CACR_INVI
  64. #define CACHE_INVTYPED CACR_INVD
  65. #else
  66. /* This is the instruction cache only devices (no split cache, no eusp) */
  67. #define CACHE_TYPE 0
  68. #define CACHE_INVTYPEI 0
  69. #endif
  70. #define CACHE_INIT (CACR_CINV + CACHE_TYPE)
  71. #define CACHE_MODE (CACR_CENB + CACHE_TYPE + CACR_DCM)
  72. #define CACHE_INVALIDATE (CACHE_MODE + CACR_CINV)
  73. #if defined(CACHE_INVTYPEI)
  74. #define CACHE_INVALIDATEI (CACHE_MODE + CACR_CINV + CACHE_INVTYPEI)
  75. #endif
  76. #if defined(CACHE_INVTYPED)
  77. #define CACHE_INVALIDATED (CACHE_MODE + CACR_CINV + CACHE_INVTYPED)
  78. #endif
  79. #define ACR0_MODE ((CONFIG_RAMBASE & 0xff000000) + \
  80. (0x000f0000) + \
  81. (ACR_ENABLE + ACR_ANY + ACR_CENB + ACR_BWE))
  82. #define ACR1_MODE 0
  83. /****************************************************************************/
  84. #endif /* m52xxsim_h */