pgtable.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_H
  17. #define __ASM_PGTABLE_H
  18. #include <asm/bug.h>
  19. #include <asm/proc-fns.h>
  20. #include <asm/memory.h>
  21. #include <asm/pgtable-hwdef.h>
  22. #include <asm/pgtable-prot.h>
  23. /*
  24. * VMALLOC range.
  25. *
  26. * VMALLOC_START: beginning of the kernel vmalloc space
  27. * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space
  28. * and fixed mappings
  29. */
  30. #define VMALLOC_START (MODULES_END)
  31. #define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
  32. #define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
  33. #define FIRST_USER_ADDRESS 0UL
  34. #ifndef __ASSEMBLY__
  35. #include <asm/fixmap.h>
  36. #include <linux/mmdebug.h>
  37. extern void __pte_error(const char *file, int line, unsigned long val);
  38. extern void __pmd_error(const char *file, int line, unsigned long val);
  39. extern void __pud_error(const char *file, int line, unsigned long val);
  40. extern void __pgd_error(const char *file, int line, unsigned long val);
  41. /*
  42. * ZERO_PAGE is a global shared page that is always zero: used
  43. * for zero-mapped memory areas etc..
  44. */
  45. extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
  46. #define ZERO_PAGE(vaddr) pfn_to_page(PHYS_PFN(__pa(empty_zero_page)))
  47. #define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
  48. #define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
  49. #define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  50. #define pte_none(pte) (!pte_val(pte))
  51. #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
  52. #define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
  53. /*
  54. * The following only work if pte_present(). Undefined behaviour otherwise.
  55. */
  56. #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
  57. #define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
  58. #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
  59. #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
  60. #define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN))
  61. #define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
  62. #ifdef CONFIG_ARM64_HW_AFDBM
  63. #define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
  64. #else
  65. #define pte_hw_dirty(pte) (0)
  66. #endif
  67. #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
  68. #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
  69. #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
  70. /*
  71. * Execute-only user mappings do not have the PTE_USER bit set. All valid
  72. * kernel mappings have the PTE_UXN bit set.
  73. */
  74. #define pte_valid_not_user(pte) \
  75. ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN))
  76. #define pte_valid_young(pte) \
  77. ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
  78. /*
  79. * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
  80. * so that we don't erroneously return false for pages that have been
  81. * remapped as PROT_NONE but are yet to be flushed from the TLB.
  82. */
  83. #define pte_accessible(mm, pte) \
  84. (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
  85. static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
  86. {
  87. pte_val(pte) &= ~pgprot_val(prot);
  88. return pte;
  89. }
  90. static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
  91. {
  92. pte_val(pte) |= pgprot_val(prot);
  93. return pte;
  94. }
  95. static inline pte_t pte_wrprotect(pte_t pte)
  96. {
  97. return clear_pte_bit(pte, __pgprot(PTE_WRITE));
  98. }
  99. static inline pte_t pte_mkwrite(pte_t pte)
  100. {
  101. return set_pte_bit(pte, __pgprot(PTE_WRITE));
  102. }
  103. static inline pte_t pte_mkclean(pte_t pte)
  104. {
  105. return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
  106. }
  107. static inline pte_t pte_mkdirty(pte_t pte)
  108. {
  109. return set_pte_bit(pte, __pgprot(PTE_DIRTY));
  110. }
  111. static inline pte_t pte_mkold(pte_t pte)
  112. {
  113. return clear_pte_bit(pte, __pgprot(PTE_AF));
  114. }
  115. static inline pte_t pte_mkyoung(pte_t pte)
  116. {
  117. return set_pte_bit(pte, __pgprot(PTE_AF));
  118. }
  119. static inline pte_t pte_mkspecial(pte_t pte)
  120. {
  121. return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
  122. }
  123. static inline pte_t pte_mkcont(pte_t pte)
  124. {
  125. pte = set_pte_bit(pte, __pgprot(PTE_CONT));
  126. return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
  127. }
  128. static inline pte_t pte_mknoncont(pte_t pte)
  129. {
  130. return clear_pte_bit(pte, __pgprot(PTE_CONT));
  131. }
  132. static inline pte_t pte_clear_rdonly(pte_t pte)
  133. {
  134. return clear_pte_bit(pte, __pgprot(PTE_RDONLY));
  135. }
  136. static inline pte_t pte_mkpresent(pte_t pte)
  137. {
  138. return set_pte_bit(pte, __pgprot(PTE_VALID));
  139. }
  140. static inline pmd_t pmd_mkcont(pmd_t pmd)
  141. {
  142. return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
  143. }
  144. static inline void set_pte(pte_t *ptep, pte_t pte)
  145. {
  146. *ptep = pte;
  147. /*
  148. * Only if the new pte is valid and kernel, otherwise TLB maintenance
  149. * or update_mmu_cache() have the necessary barriers.
  150. */
  151. if (pte_valid_not_user(pte)) {
  152. dsb(ishst);
  153. isb();
  154. }
  155. }
  156. struct mm_struct;
  157. struct vm_area_struct;
  158. extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
  159. /*
  160. * PTE bits configuration in the presence of hardware Dirty Bit Management
  161. * (PTE_WRITE == PTE_DBM):
  162. *
  163. * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
  164. * 0 0 | 1 0 0
  165. * 0 1 | 1 1 0
  166. * 1 0 | 1 0 1
  167. * 1 1 | 0 1 x
  168. *
  169. * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
  170. * the page fault mechanism. Checking the dirty status of a pte becomes:
  171. *
  172. * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
  173. */
  174. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  175. pte_t *ptep, pte_t pte)
  176. {
  177. if (pte_present(pte)) {
  178. if (pte_sw_dirty(pte) && pte_write(pte))
  179. pte_val(pte) &= ~PTE_RDONLY;
  180. else
  181. pte_val(pte) |= PTE_RDONLY;
  182. if (pte_user_exec(pte) && !pte_special(pte))
  183. __sync_icache_dcache(pte, addr);
  184. }
  185. /*
  186. * If the existing pte is valid, check for potential race with
  187. * hardware updates of the pte (ptep_set_access_flags safely changes
  188. * valid ptes without going through an invalid entry).
  189. */
  190. if (IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
  191. pte_valid(*ptep) && pte_valid(pte)) {
  192. VM_WARN_ONCE(!pte_young(pte),
  193. "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
  194. __func__, pte_val(*ptep), pte_val(pte));
  195. VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
  196. "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
  197. __func__, pte_val(*ptep), pte_val(pte));
  198. }
  199. set_pte(ptep, pte);
  200. }
  201. #define __HAVE_ARCH_PTE_SAME
  202. static inline int pte_same(pte_t pte_a, pte_t pte_b)
  203. {
  204. pteval_t lhs, rhs;
  205. lhs = pte_val(pte_a);
  206. rhs = pte_val(pte_b);
  207. if (pte_present(pte_a))
  208. lhs &= ~PTE_RDONLY;
  209. if (pte_present(pte_b))
  210. rhs &= ~PTE_RDONLY;
  211. return (lhs == rhs);
  212. }
  213. /*
  214. * Huge pte definitions.
  215. */
  216. #define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
  217. #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
  218. /*
  219. * Hugetlb definitions.
  220. */
  221. #define HUGE_MAX_HSTATE 4
  222. #define HPAGE_SHIFT PMD_SHIFT
  223. #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
  224. #define HPAGE_MASK (~(HPAGE_SIZE - 1))
  225. #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
  226. #define __HAVE_ARCH_PTE_SPECIAL
  227. static inline pte_t pud_pte(pud_t pud)
  228. {
  229. return __pte(pud_val(pud));
  230. }
  231. static inline pmd_t pud_pmd(pud_t pud)
  232. {
  233. return __pmd(pud_val(pud));
  234. }
  235. static inline pte_t pmd_pte(pmd_t pmd)
  236. {
  237. return __pte(pmd_val(pmd));
  238. }
  239. static inline pmd_t pte_pmd(pte_t pte)
  240. {
  241. return __pmd(pte_val(pte));
  242. }
  243. static inline pgprot_t mk_sect_prot(pgprot_t prot)
  244. {
  245. return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
  246. }
  247. #ifdef CONFIG_NUMA_BALANCING
  248. /*
  249. * See the comment in include/asm-generic/pgtable.h
  250. */
  251. static inline int pte_protnone(pte_t pte)
  252. {
  253. return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
  254. }
  255. static inline int pmd_protnone(pmd_t pmd)
  256. {
  257. return pte_protnone(pmd_pte(pmd));
  258. }
  259. #endif
  260. /*
  261. * THP definitions.
  262. */
  263. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  264. #define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
  265. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  266. #define pmd_present(pmd) pte_present(pmd_pte(pmd))
  267. #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
  268. #define pmd_young(pmd) pte_young(pmd_pte(pmd))
  269. #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
  270. #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
  271. #define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
  272. #define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
  273. #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
  274. #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
  275. #define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
  276. #define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd))
  277. #define __HAVE_ARCH_PMD_WRITE
  278. #define pmd_write(pmd) pte_write(pmd_pte(pmd))
  279. #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
  280. #define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  281. #define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
  282. #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
  283. #define pud_write(pud) pte_write(pud_pte(pud))
  284. #define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
  285. #define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
  286. #define __pgprot_modify(prot,mask,bits) \
  287. __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
  288. /*
  289. * Mark the prot value as uncacheable and unbufferable.
  290. */
  291. #define pgprot_noncached(prot) \
  292. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
  293. #define pgprot_writecombine(prot) \
  294. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
  295. #define pgprot_device(prot) \
  296. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
  297. #define __HAVE_PHYS_MEM_ACCESS_PROT
  298. struct file;
  299. extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  300. unsigned long size, pgprot_t vma_prot);
  301. #define pmd_none(pmd) (!pmd_val(pmd))
  302. #define pmd_bad(pmd) (!(pmd_val(pmd) & PMD_TABLE_BIT))
  303. #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  304. PMD_TYPE_TABLE)
  305. #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  306. PMD_TYPE_SECT)
  307. #if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
  308. #define pud_sect(pud) (0)
  309. #define pud_table(pud) (1)
  310. #else
  311. #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  312. PUD_TYPE_SECT)
  313. #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  314. PUD_TYPE_TABLE)
  315. #endif
  316. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  317. {
  318. *pmdp = pmd;
  319. dsb(ishst);
  320. isb();
  321. }
  322. static inline void pmd_clear(pmd_t *pmdp)
  323. {
  324. set_pmd(pmdp, __pmd(0));
  325. }
  326. static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
  327. {
  328. return pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK;
  329. }
  330. /* Find an entry in the third-level page table. */
  331. #define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  332. #define pte_offset_phys(dir,addr) (pmd_page_paddr(*(dir)) + pte_index(addr) * sizeof(pte_t))
  333. #define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
  334. #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
  335. #define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
  336. #define pte_unmap(pte) do { } while (0)
  337. #define pte_unmap_nested(pte) do { } while (0)
  338. #define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
  339. #define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
  340. #define pte_clear_fixmap() clear_fixmap(FIX_PTE)
  341. #define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
  342. /* use ONLY for statically allocated translation tables */
  343. #define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
  344. /*
  345. * Conversion functions: convert a page and protection to a page entry,
  346. * and a page entry and page directory to the page they refer to.
  347. */
  348. #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
  349. #if CONFIG_PGTABLE_LEVELS > 2
  350. #define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
  351. #define pud_none(pud) (!pud_val(pud))
  352. #define pud_bad(pud) (!(pud_val(pud) & PUD_TABLE_BIT))
  353. #define pud_present(pud) (pud_val(pud))
  354. static inline void set_pud(pud_t *pudp, pud_t pud)
  355. {
  356. *pudp = pud;
  357. dsb(ishst);
  358. isb();
  359. }
  360. static inline void pud_clear(pud_t *pudp)
  361. {
  362. set_pud(pudp, __pud(0));
  363. }
  364. static inline phys_addr_t pud_page_paddr(pud_t pud)
  365. {
  366. return pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK;
  367. }
  368. /* Find an entry in the second-level page table. */
  369. #define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  370. #define pmd_offset_phys(dir, addr) (pud_page_paddr(*(dir)) + pmd_index(addr) * sizeof(pmd_t))
  371. #define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
  372. #define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
  373. #define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
  374. #define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
  375. #define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
  376. /* use ONLY for statically allocated translation tables */
  377. #define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
  378. #else
  379. #define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
  380. /* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
  381. #define pmd_set_fixmap(addr) NULL
  382. #define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
  383. #define pmd_clear_fixmap()
  384. #define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
  385. #endif /* CONFIG_PGTABLE_LEVELS > 2 */
  386. #if CONFIG_PGTABLE_LEVELS > 3
  387. #define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
  388. #define pgd_none(pgd) (!pgd_val(pgd))
  389. #define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
  390. #define pgd_present(pgd) (pgd_val(pgd))
  391. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  392. {
  393. *pgdp = pgd;
  394. dsb(ishst);
  395. }
  396. static inline void pgd_clear(pgd_t *pgdp)
  397. {
  398. set_pgd(pgdp, __pgd(0));
  399. }
  400. static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
  401. {
  402. return pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK;
  403. }
  404. /* Find an entry in the frst-level page table. */
  405. #define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  406. #define pud_offset_phys(dir, addr) (pgd_page_paddr(*(dir)) + pud_index(addr) * sizeof(pud_t))
  407. #define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
  408. #define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
  409. #define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
  410. #define pud_clear_fixmap() clear_fixmap(FIX_PUD)
  411. #define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
  412. /* use ONLY for statically allocated translation tables */
  413. #define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
  414. #else
  415. #define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
  416. /* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
  417. #define pud_set_fixmap(addr) NULL
  418. #define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
  419. #define pud_clear_fixmap()
  420. #define pud_offset_kimg(dir,addr) ((pud_t *)dir)
  421. #endif /* CONFIG_PGTABLE_LEVELS > 3 */
  422. #define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
  423. /* to find an entry in a page-table-directory */
  424. #define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  425. #define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
  426. #define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
  427. /* to find an entry in a kernel page-table-directory */
  428. #define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
  429. #define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
  430. #define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
  431. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  432. {
  433. const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
  434. PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
  435. /* preserve the hardware dirty information */
  436. if (pte_hw_dirty(pte))
  437. pte = pte_mkdirty(pte);
  438. pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
  439. return pte;
  440. }
  441. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  442. {
  443. return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
  444. }
  445. #ifdef CONFIG_ARM64_HW_AFDBM
  446. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  447. extern int ptep_set_access_flags(struct vm_area_struct *vma,
  448. unsigned long address, pte_t *ptep,
  449. pte_t entry, int dirty);
  450. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  451. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  452. static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
  453. unsigned long address, pmd_t *pmdp,
  454. pmd_t entry, int dirty)
  455. {
  456. return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
  457. }
  458. #endif
  459. /*
  460. * Atomic pte/pmd modifications.
  461. */
  462. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  463. static inline int __ptep_test_and_clear_young(pte_t *ptep)
  464. {
  465. pteval_t pteval;
  466. unsigned int tmp, res;
  467. asm volatile("// __ptep_test_and_clear_young\n"
  468. " prfm pstl1strm, %2\n"
  469. "1: ldxr %0, %2\n"
  470. " ubfx %w3, %w0, %5, #1 // extract PTE_AF (young)\n"
  471. " and %0, %0, %4 // clear PTE_AF\n"
  472. " stxr %w1, %0, %2\n"
  473. " cbnz %w1, 1b\n"
  474. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)), "=&r" (res)
  475. : "L" (~PTE_AF), "I" (ilog2(PTE_AF)));
  476. return res;
  477. }
  478. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  479. unsigned long address,
  480. pte_t *ptep)
  481. {
  482. return __ptep_test_and_clear_young(ptep);
  483. }
  484. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  485. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  486. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  487. unsigned long address,
  488. pmd_t *pmdp)
  489. {
  490. return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
  491. }
  492. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  493. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  494. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  495. unsigned long address, pte_t *ptep)
  496. {
  497. pteval_t old_pteval;
  498. unsigned int tmp;
  499. asm volatile("// ptep_get_and_clear\n"
  500. " prfm pstl1strm, %2\n"
  501. "1: ldxr %0, %2\n"
  502. " stxr %w1, xzr, %2\n"
  503. " cbnz %w1, 1b\n"
  504. : "=&r" (old_pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)));
  505. return __pte(old_pteval);
  506. }
  507. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  508. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  509. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  510. unsigned long address, pmd_t *pmdp)
  511. {
  512. return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
  513. }
  514. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  515. /*
  516. * ptep_set_wrprotect - mark read-only while trasferring potential hardware
  517. * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
  518. */
  519. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  520. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
  521. {
  522. pteval_t pteval;
  523. unsigned long tmp;
  524. asm volatile("// ptep_set_wrprotect\n"
  525. " prfm pstl1strm, %2\n"
  526. "1: ldxr %0, %2\n"
  527. " tst %0, %4 // check for hw dirty (!PTE_RDONLY)\n"
  528. " csel %1, %3, xzr, eq // set PTE_DIRTY|PTE_RDONLY if dirty\n"
  529. " orr %0, %0, %1 // if !dirty, PTE_RDONLY is already set\n"
  530. " and %0, %0, %5 // clear PTE_WRITE/PTE_DBM\n"
  531. " stxr %w1, %0, %2\n"
  532. " cbnz %w1, 1b\n"
  533. : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep))
  534. : "r" (PTE_DIRTY|PTE_RDONLY), "L" (PTE_RDONLY), "L" (~PTE_WRITE)
  535. : "cc");
  536. }
  537. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  538. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  539. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  540. unsigned long address, pmd_t *pmdp)
  541. {
  542. ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
  543. }
  544. #endif
  545. #endif /* CONFIG_ARM64_HW_AFDBM */
  546. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  547. extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
  548. /*
  549. * Encode and decode a swap entry:
  550. * bits 0-1: present (must be zero)
  551. * bits 2-7: swap type
  552. * bits 8-57: swap offset
  553. * bit 58: PTE_PROT_NONE (must be zero)
  554. */
  555. #define __SWP_TYPE_SHIFT 2
  556. #define __SWP_TYPE_BITS 6
  557. #define __SWP_OFFSET_BITS 50
  558. #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
  559. #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
  560. #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
  561. #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
  562. #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
  563. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
  564. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  565. #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
  566. /*
  567. * Ensure that there are not more swap files than can be encoded in the kernel
  568. * PTEs.
  569. */
  570. #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
  571. extern int kern_addr_valid(unsigned long addr);
  572. #include <asm-generic/pgtable.h>
  573. void pgd_cache_init(void);
  574. #define pgtable_cache_init pgd_cache_init
  575. /*
  576. * On AArch64, the cache coherency is handled via the set_pte_at() function.
  577. */
  578. static inline void update_mmu_cache(struct vm_area_struct *vma,
  579. unsigned long addr, pte_t *ptep)
  580. {
  581. /*
  582. * We don't do anything here, so there's a very small chance of
  583. * us retaking a user fault which we just fixed up. The alternative
  584. * is doing a dsb(ishst), but that penalises the fastpath.
  585. */
  586. }
  587. #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
  588. #define kc_vaddr_to_offset(v) ((v) & ~VA_START)
  589. #define kc_offset_to_vaddr(o) ((o) | VA_START)
  590. #endif /* !__ASSEMBLY__ */
  591. #endif /* __ASM_PGTABLE_H */