esr.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * Copyright (C) 2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __ASM_ESR_H
  18. #define __ASM_ESR_H
  19. #include <asm/memory.h>
  20. #define ESR_ELx_EC_UNKNOWN (0x00)
  21. #define ESR_ELx_EC_WFx (0x01)
  22. /* Unallocated EC: 0x02 */
  23. #define ESR_ELx_EC_CP15_32 (0x03)
  24. #define ESR_ELx_EC_CP15_64 (0x04)
  25. #define ESR_ELx_EC_CP14_MR (0x05)
  26. #define ESR_ELx_EC_CP14_LS (0x06)
  27. #define ESR_ELx_EC_FP_ASIMD (0x07)
  28. #define ESR_ELx_EC_CP10_ID (0x08)
  29. /* Unallocated EC: 0x09 - 0x0B */
  30. #define ESR_ELx_EC_CP14_64 (0x0C)
  31. /* Unallocated EC: 0x0d */
  32. #define ESR_ELx_EC_ILL (0x0E)
  33. /* Unallocated EC: 0x0F - 0x10 */
  34. #define ESR_ELx_EC_SVC32 (0x11)
  35. #define ESR_ELx_EC_HVC32 (0x12)
  36. #define ESR_ELx_EC_SMC32 (0x13)
  37. /* Unallocated EC: 0x14 */
  38. #define ESR_ELx_EC_SVC64 (0x15)
  39. #define ESR_ELx_EC_HVC64 (0x16)
  40. #define ESR_ELx_EC_SMC64 (0x17)
  41. #define ESR_ELx_EC_SYS64 (0x18)
  42. /* Unallocated EC: 0x19 - 0x1E */
  43. #define ESR_ELx_EC_IMP_DEF (0x1f)
  44. #define ESR_ELx_EC_IABT_LOW (0x20)
  45. #define ESR_ELx_EC_IABT_CUR (0x21)
  46. #define ESR_ELx_EC_PC_ALIGN (0x22)
  47. /* Unallocated EC: 0x23 */
  48. #define ESR_ELx_EC_DABT_LOW (0x24)
  49. #define ESR_ELx_EC_DABT_CUR (0x25)
  50. #define ESR_ELx_EC_SP_ALIGN (0x26)
  51. /* Unallocated EC: 0x27 */
  52. #define ESR_ELx_EC_FP_EXC32 (0x28)
  53. /* Unallocated EC: 0x29 - 0x2B */
  54. #define ESR_ELx_EC_FP_EXC64 (0x2C)
  55. /* Unallocated EC: 0x2D - 0x2E */
  56. #define ESR_ELx_EC_SERROR (0x2F)
  57. #define ESR_ELx_EC_BREAKPT_LOW (0x30)
  58. #define ESR_ELx_EC_BREAKPT_CUR (0x31)
  59. #define ESR_ELx_EC_SOFTSTP_LOW (0x32)
  60. #define ESR_ELx_EC_SOFTSTP_CUR (0x33)
  61. #define ESR_ELx_EC_WATCHPT_LOW (0x34)
  62. #define ESR_ELx_EC_WATCHPT_CUR (0x35)
  63. /* Unallocated EC: 0x36 - 0x37 */
  64. #define ESR_ELx_EC_BKPT32 (0x38)
  65. /* Unallocated EC: 0x39 */
  66. #define ESR_ELx_EC_VECTOR32 (0x3A)
  67. /* Unallocted EC: 0x3B */
  68. #define ESR_ELx_EC_BRK64 (0x3C)
  69. /* Unallocated EC: 0x3D - 0x3F */
  70. #define ESR_ELx_EC_MAX (0x3F)
  71. #define ESR_ELx_EC_SHIFT (26)
  72. #define ESR_ELx_EC_MASK (UL(0x3F) << ESR_ELx_EC_SHIFT)
  73. #define ESR_ELx_EC(esr) (((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT)
  74. #define ESR_ELx_IL (UL(1) << 25)
  75. #define ESR_ELx_ISS_MASK (ESR_ELx_IL - 1)
  76. /* ISS field definitions shared by different classes */
  77. #define ESR_ELx_WNR (UL(1) << 6)
  78. /* Shared ISS field definitions for Data/Instruction aborts */
  79. #define ESR_ELx_EA (UL(1) << 9)
  80. #define ESR_ELx_S1PTW (UL(1) << 7)
  81. /* Shared ISS fault status code(IFSC/DFSC) for Data/Instruction aborts */
  82. #define ESR_ELx_FSC (0x3F)
  83. #define ESR_ELx_FSC_TYPE (0x3C)
  84. #define ESR_ELx_FSC_EXTABT (0x10)
  85. #define ESR_ELx_FSC_ACCESS (0x08)
  86. #define ESR_ELx_FSC_FAULT (0x04)
  87. #define ESR_ELx_FSC_PERM (0x0C)
  88. /* ISS field definitions for Data Aborts */
  89. #define ESR_ELx_ISV (UL(1) << 24)
  90. #define ESR_ELx_SAS_SHIFT (22)
  91. #define ESR_ELx_SAS (UL(3) << ESR_ELx_SAS_SHIFT)
  92. #define ESR_ELx_SSE (UL(1) << 21)
  93. #define ESR_ELx_SRT_SHIFT (16)
  94. #define ESR_ELx_SRT_MASK (UL(0x1F) << ESR_ELx_SRT_SHIFT)
  95. #define ESR_ELx_SF (UL(1) << 15)
  96. #define ESR_ELx_AR (UL(1) << 14)
  97. #define ESR_ELx_CM (UL(1) << 8)
  98. /* ISS field definitions for exceptions taken in to Hyp */
  99. #define ESR_ELx_CV (UL(1) << 24)
  100. #define ESR_ELx_COND_SHIFT (20)
  101. #define ESR_ELx_COND_MASK (UL(0xF) << ESR_ELx_COND_SHIFT)
  102. #define ESR_ELx_WFx_ISS_WFE (UL(1) << 0)
  103. #define ESR_ELx_xVC_IMM_MASK ((1UL << 16) - 1)
  104. /* ESR value templates for specific events */
  105. /* BRK instruction trap from AArch64 state */
  106. #define ESR_ELx_VAL_BRK64(imm) \
  107. ((ESR_ELx_EC_BRK64 << ESR_ELx_EC_SHIFT) | ESR_ELx_IL | \
  108. ((imm) & 0xffff))
  109. /* ISS field definitions for System instruction traps */
  110. #define ESR_ELx_SYS64_ISS_RES0_SHIFT 22
  111. #define ESR_ELx_SYS64_ISS_RES0_MASK (UL(0x7) << ESR_ELx_SYS64_ISS_RES0_SHIFT)
  112. #define ESR_ELx_SYS64_ISS_DIR_MASK 0x1
  113. #define ESR_ELx_SYS64_ISS_DIR_READ 0x1
  114. #define ESR_ELx_SYS64_ISS_DIR_WRITE 0x0
  115. #define ESR_ELx_SYS64_ISS_RT_SHIFT 5
  116. #define ESR_ELx_SYS64_ISS_RT_MASK (UL(0x1f) << ESR_ELx_SYS64_ISS_RT_SHIFT)
  117. #define ESR_ELx_SYS64_ISS_CRM_SHIFT 1
  118. #define ESR_ELx_SYS64_ISS_CRM_MASK (UL(0xf) << ESR_ELx_SYS64_ISS_CRM_SHIFT)
  119. #define ESR_ELx_SYS64_ISS_CRN_SHIFT 10
  120. #define ESR_ELx_SYS64_ISS_CRN_MASK (UL(0xf) << ESR_ELx_SYS64_ISS_CRN_SHIFT)
  121. #define ESR_ELx_SYS64_ISS_OP1_SHIFT 14
  122. #define ESR_ELx_SYS64_ISS_OP1_MASK (UL(0x7) << ESR_ELx_SYS64_ISS_OP1_SHIFT)
  123. #define ESR_ELx_SYS64_ISS_OP2_SHIFT 17
  124. #define ESR_ELx_SYS64_ISS_OP2_MASK (UL(0x7) << ESR_ELx_SYS64_ISS_OP2_SHIFT)
  125. #define ESR_ELx_SYS64_ISS_OP0_SHIFT 20
  126. #define ESR_ELx_SYS64_ISS_OP0_MASK (UL(0x3) << ESR_ELx_SYS64_ISS_OP0_SHIFT)
  127. #define ESR_ELx_SYS64_ISS_SYS_MASK (ESR_ELx_SYS64_ISS_OP0_MASK | \
  128. ESR_ELx_SYS64_ISS_OP1_MASK | \
  129. ESR_ELx_SYS64_ISS_OP2_MASK | \
  130. ESR_ELx_SYS64_ISS_CRN_MASK | \
  131. ESR_ELx_SYS64_ISS_CRM_MASK)
  132. #define ESR_ELx_SYS64_ISS_SYS_VAL(op0, op1, op2, crn, crm) \
  133. (((op0) << ESR_ELx_SYS64_ISS_OP0_SHIFT) | \
  134. ((op1) << ESR_ELx_SYS64_ISS_OP1_SHIFT) | \
  135. ((op2) << ESR_ELx_SYS64_ISS_OP2_SHIFT) | \
  136. ((crn) << ESR_ELx_SYS64_ISS_CRN_SHIFT) | \
  137. ((crm) << ESR_ELx_SYS64_ISS_CRM_SHIFT))
  138. #define ESR_ELx_SYS64_ISS_SYS_OP_MASK (ESR_ELx_SYS64_ISS_SYS_MASK | \
  139. ESR_ELx_SYS64_ISS_DIR_MASK)
  140. /*
  141. * User space cache operations have the following sysreg encoding
  142. * in System instructions.
  143. * op0=1, op1=3, op2=1, crn=7, crm={ 5, 10, 11, 14 }, WRITE (L=0)
  144. */
  145. #define ESR_ELx_SYS64_ISS_CRM_DC_CIVAC 14
  146. #define ESR_ELx_SYS64_ISS_CRM_DC_CVAU 11
  147. #define ESR_ELx_SYS64_ISS_CRM_DC_CVAC 10
  148. #define ESR_ELx_SYS64_ISS_CRM_IC_IVAU 5
  149. #define ESR_ELx_SYS64_ISS_EL0_CACHE_OP_MASK (ESR_ELx_SYS64_ISS_OP0_MASK | \
  150. ESR_ELx_SYS64_ISS_OP1_MASK | \
  151. ESR_ELx_SYS64_ISS_OP2_MASK | \
  152. ESR_ELx_SYS64_ISS_CRN_MASK | \
  153. ESR_ELx_SYS64_ISS_DIR_MASK)
  154. #define ESR_ELx_SYS64_ISS_EL0_CACHE_OP_VAL \
  155. (ESR_ELx_SYS64_ISS_SYS_VAL(1, 3, 1, 7, 0) | \
  156. ESR_ELx_SYS64_ISS_DIR_WRITE)
  157. #define ESR_ELx_SYS64_ISS_SYS_CTR ESR_ELx_SYS64_ISS_SYS_VAL(3, 3, 1, 0, 0)
  158. #define ESR_ELx_SYS64_ISS_SYS_CTR_READ (ESR_ELx_SYS64_ISS_SYS_CTR | \
  159. ESR_ELx_SYS64_ISS_DIR_READ)
  160. #ifndef __ASSEMBLY__
  161. #include <asm/types.h>
  162. const char *esr_get_class_string(u32 esr);
  163. #endif /* __ASSEMBLY */
  164. #endif /* __ASM_ESR_H */