ddr_spd.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _DDR_SPD_H_
  7. #define _DDR_SPD_H_
  8. /*
  9. * Format from "JEDEC Standard No. 21-C,
  10. * Appendix D: Rev 1.0: SPD's for DDR SDRAM
  11. */
  12. typedef struct ddr1_spd_eeprom_s {
  13. unsigned char info_size; /* 0 # bytes written into serial memory */
  14. unsigned char chip_size; /* 1 Total # bytes of SPD memory device */
  15. unsigned char mem_type; /* 2 Fundamental memory type */
  16. unsigned char nrow_addr; /* 3 # of Row Addresses on this assembly */
  17. unsigned char ncol_addr; /* 4 # of Column Addrs on this assembly */
  18. unsigned char nrows; /* 5 Number of DIMM Banks */
  19. unsigned char dataw_lsb; /* 6 Data Width of this assembly */
  20. unsigned char dataw_msb; /* 7 ... Data Width continuation */
  21. unsigned char voltage; /* 8 Voltage intf std of this assembly */
  22. unsigned char clk_cycle; /* 9 SDRAM Cycle time @ CL=X */
  23. unsigned char clk_access; /* 10 SDRAM Access from Clk @ CL=X (tAC) */
  24. unsigned char config; /* 11 DIMM Configuration type */
  25. unsigned char refresh; /* 12 Refresh Rate/Type */
  26. unsigned char primw; /* 13 Primary SDRAM Width */
  27. unsigned char ecw; /* 14 Error Checking SDRAM width */
  28. unsigned char min_delay; /* 15 for Back to Back Random Address */
  29. unsigned char burstl; /* 16 Burst Lengths Supported */
  30. unsigned char nbanks; /* 17 # of Banks on SDRAM Device */
  31. unsigned char cas_lat; /* 18 CAS# Latencies Supported */
  32. unsigned char cs_lat; /* 19 CS# Latency */
  33. unsigned char write_lat; /* 20 Write Latency (aka Write Recovery) */
  34. unsigned char mod_attr; /* 21 SDRAM Module Attributes */
  35. unsigned char dev_attr; /* 22 SDRAM Device Attributes */
  36. unsigned char clk_cycle2; /* 23 Min SDRAM Cycle time @ CL=X-0.5 */
  37. unsigned char clk_access2; /* 24 SDRAM Access from
  38. Clk @ CL=X-0.5 (tAC) */
  39. unsigned char clk_cycle3; /* 25 Min SDRAM Cycle time @ CL=X-1 */
  40. unsigned char clk_access3; /* 26 Max Access from Clk @ CL=X-1 (tAC) */
  41. unsigned char trp; /* 27 Min Row Precharge Time (tRP)*/
  42. unsigned char trrd; /* 28 Min Row Active to Row Active (tRRD) */
  43. unsigned char trcd; /* 29 Min RAS to CAS Delay (tRCD) */
  44. unsigned char tras; /* 30 Minimum RAS Pulse Width (tRAS) */
  45. unsigned char bank_dens; /* 31 Density of each bank on module */
  46. unsigned char ca_setup; /* 32 Addr + Cmd Setup Time Before Clk */
  47. unsigned char ca_hold; /* 33 Addr + Cmd Hold Time After Clk */
  48. unsigned char data_setup; /* 34 Data Input Setup Time Before Strobe */
  49. unsigned char data_hold; /* 35 Data Input Hold Time After Strobe */
  50. unsigned char res_36_40[5];/* 36-40 reserved for VCSDRAM */
  51. unsigned char trc; /* 41 Min Active to Auto refresh time tRC */
  52. unsigned char trfc; /* 42 Min Auto to Active period tRFC */
  53. unsigned char tckmax; /* 43 Max device cycle time tCKmax */
  54. unsigned char tdqsq; /* 44 Max DQS to DQ skew (tDQSQ max) */
  55. unsigned char tqhs; /* 45 Max Read DataHold skew (tQHS) */
  56. unsigned char res_46; /* 46 Reserved */
  57. unsigned char dimm_height; /* 47 DDR SDRAM DIMM Height */
  58. unsigned char res_48_61[14]; /* 48-61 Reserved */
  59. unsigned char spd_rev; /* 62 SPD Data Revision Code */
  60. unsigned char cksum; /* 63 Checksum for bytes 0-62 */
  61. unsigned char mid[8]; /* 64-71 Mfr's JEDEC ID code per JEP-106 */
  62. unsigned char mloc; /* 72 Manufacturing Location */
  63. unsigned char mpart[18]; /* 73 Manufacturer's Part Number */
  64. unsigned char rev[2]; /* 91 Revision Code */
  65. unsigned char mdate[2]; /* 93 Manufacturing Date */
  66. unsigned char sernum[4]; /* 95 Assembly Serial Number */
  67. unsigned char mspec[27]; /* 99-127 Manufacturer Specific Data */
  68. } ddr1_spd_eeprom_t;
  69. /*
  70. * Format from "JEDEC Appendix X: Serial Presence Detects for DDR2 SDRAM",
  71. * SPD Revision 1.2
  72. */
  73. typedef struct ddr2_spd_eeprom_s {
  74. unsigned char info_size; /* 0 # bytes written into serial memory */
  75. unsigned char chip_size; /* 1 Total # bytes of SPD memory device */
  76. unsigned char mem_type; /* 2 Fundamental memory type */
  77. unsigned char nrow_addr; /* 3 # of Row Addresses on this assembly */
  78. unsigned char ncol_addr; /* 4 # of Column Addrs on this assembly */
  79. unsigned char mod_ranks; /* 5 Number of DIMM Ranks */
  80. unsigned char dataw; /* 6 Module Data Width */
  81. unsigned char res_7; /* 7 Reserved */
  82. unsigned char voltage; /* 8 Voltage intf std of this assembly */
  83. unsigned char clk_cycle; /* 9 SDRAM Cycle time @ CL=X */
  84. unsigned char clk_access; /* 10 SDRAM Access from Clk @ CL=X (tAC) */
  85. unsigned char config; /* 11 DIMM Configuration type */
  86. unsigned char refresh; /* 12 Refresh Rate/Type */
  87. unsigned char primw; /* 13 Primary SDRAM Width */
  88. unsigned char ecw; /* 14 Error Checking SDRAM width */
  89. unsigned char res_15; /* 15 Reserved */
  90. unsigned char burstl; /* 16 Burst Lengths Supported */
  91. unsigned char nbanks; /* 17 # of Banks on Each SDRAM Device */
  92. unsigned char cas_lat; /* 18 CAS# Latencies Supported */
  93. unsigned char mech_char; /* 19 DIMM Mechanical Characteristics */
  94. unsigned char dimm_type; /* 20 DIMM type information */
  95. unsigned char mod_attr; /* 21 SDRAM Module Attributes */
  96. unsigned char dev_attr; /* 22 SDRAM Device Attributes */
  97. unsigned char clk_cycle2; /* 23 Min SDRAM Cycle time @ CL=X-1 */
  98. unsigned char clk_access2; /* 24 SDRAM Access from Clk @ CL=X-1 (tAC) */
  99. unsigned char clk_cycle3; /* 25 Min SDRAM Cycle time @ CL=X-2 */
  100. unsigned char clk_access3; /* 26 Max Access from Clk @ CL=X-2 (tAC) */
  101. unsigned char trp; /* 27 Min Row Precharge Time (tRP)*/
  102. unsigned char trrd; /* 28 Min Row Active to Row Active (tRRD) */
  103. unsigned char trcd; /* 29 Min RAS to CAS Delay (tRCD) */
  104. unsigned char tras; /* 30 Minimum RAS Pulse Width (tRAS) */
  105. unsigned char rank_dens; /* 31 Density of each rank on module */
  106. unsigned char ca_setup; /* 32 Addr+Cmd Setup Time Before Clk (tIS) */
  107. unsigned char ca_hold; /* 33 Addr+Cmd Hold Time After Clk (tIH) */
  108. unsigned char data_setup; /* 34 Data Input Setup Time
  109. Before Strobe (tDS) */
  110. unsigned char data_hold; /* 35 Data Input Hold Time
  111. After Strobe (tDH) */
  112. unsigned char twr; /* 36 Write Recovery time tWR */
  113. unsigned char twtr; /* 37 Int write to read delay tWTR */
  114. unsigned char trtp; /* 38 Int read to precharge delay tRTP */
  115. unsigned char mem_probe; /* 39 Mem analysis probe characteristics */
  116. unsigned char trctrfc_ext; /* 40 Extensions to trc and trfc */
  117. unsigned char trc; /* 41 Min Active to Auto refresh time tRC */
  118. unsigned char trfc; /* 42 Min Auto to Active period tRFC */
  119. unsigned char tckmax; /* 43 Max device cycle time tCKmax */
  120. unsigned char tdqsq; /* 44 Max DQS to DQ skew (tDQSQ max) */
  121. unsigned char tqhs; /* 45 Max Read DataHold skew (tQHS) */
  122. unsigned char pll_relock; /* 46 PLL Relock time */
  123. unsigned char t_casemax; /* 47 Tcasemax */
  124. unsigned char psi_ta_dram; /* 48 Thermal Resistance of DRAM Package from
  125. Top (Case) to Ambient (Psi T-A DRAM) */
  126. unsigned char dt0_mode; /* 49 DRAM Case Temperature Rise from Ambient
  127. due to Activate-Precharge/Mode Bits
  128. (DT0/Mode Bits) */
  129. unsigned char dt2n_dt2q; /* 50 DRAM Case Temperature Rise from Ambient
  130. due to Precharge/Quiet Standby
  131. (DT2N/DT2Q) */
  132. unsigned char dt2p; /* 51 DRAM Case Temperature Rise from Ambient
  133. due to Precharge Power-Down (DT2P) */
  134. unsigned char dt3n; /* 52 DRAM Case Temperature Rise from Ambient
  135. due to Active Standby (DT3N) */
  136. unsigned char dt3pfast; /* 53 DRAM Case Temperature Rise from Ambient
  137. due to Active Power-Down with
  138. Fast PDN Exit (DT3Pfast) */
  139. unsigned char dt3pslow; /* 54 DRAM Case Temperature Rise from Ambient
  140. due to Active Power-Down with Slow
  141. PDN Exit (DT3Pslow) */
  142. unsigned char dt4r_dt4r4w; /* 55 DRAM Case Temperature Rise from Ambient
  143. due to Page Open Burst Read/DT4R4W
  144. Mode Bit (DT4R/DT4R4W Mode Bit) */
  145. unsigned char dt5b; /* 56 DRAM Case Temperature Rise from Ambient
  146. due to Burst Refresh (DT5B) */
  147. unsigned char dt7; /* 57 DRAM Case Temperature Rise from Ambient
  148. due to Bank Interleave Reads with
  149. Auto-Precharge (DT7) */
  150. unsigned char psi_ta_pll; /* 58 Thermal Resistance of PLL Package form
  151. Top (Case) to Ambient (Psi T-A PLL) */
  152. unsigned char psi_ta_reg; /* 59 Thermal Reisitance of Register Package
  153. from Top (Case) to Ambient
  154. (Psi T-A Register) */
  155. unsigned char dtpllactive; /* 60 PLL Case Temperature Rise from Ambient
  156. due to PLL Active (DT PLL Active) */
  157. unsigned char dtregact; /* 61 Register Case Temperature Rise from
  158. Ambient due to Register Active/Mode Bit
  159. (DT Register Active/Mode Bit) */
  160. unsigned char spd_rev; /* 62 SPD Data Revision Code */
  161. unsigned char cksum; /* 63 Checksum for bytes 0-62 */
  162. unsigned char mid[8]; /* 64 Mfr's JEDEC ID code per JEP-106 */
  163. unsigned char mloc; /* 72 Manufacturing Location */
  164. unsigned char mpart[18]; /* 73 Manufacturer's Part Number */
  165. unsigned char rev[2]; /* 91 Revision Code */
  166. unsigned char mdate[2]; /* 93 Manufacturing Date */
  167. unsigned char sernum[4]; /* 95 Assembly Serial Number */
  168. unsigned char mspec[27]; /* 99-127 Manufacturer Specific Data */
  169. } ddr2_spd_eeprom_t;
  170. typedef struct ddr3_spd_eeprom_s {
  171. /* General Section: Bytes 0-59 */
  172. unsigned char info_size_crc; /* 0 # bytes written into serial memory,
  173. CRC coverage */
  174. unsigned char spd_rev; /* 1 Total # bytes of SPD mem device */
  175. unsigned char mem_type; /* 2 Key Byte / Fundamental mem type */
  176. unsigned char module_type; /* 3 Key Byte / Module Type */
  177. unsigned char density_banks; /* 4 SDRAM Density and Banks */
  178. unsigned char addressing; /* 5 SDRAM Addressing */
  179. unsigned char module_vdd; /* 6 Module nominal voltage, VDD */
  180. unsigned char organization; /* 7 Module Organization */
  181. unsigned char bus_width; /* 8 Module Memory Bus Width */
  182. unsigned char ftb_div; /* 9 Fine Timebase (FTB)
  183. Dividend / Divisor */
  184. unsigned char mtb_dividend; /* 10 Medium Timebase (MTB) Dividend */
  185. unsigned char mtb_divisor; /* 11 Medium Timebase (MTB) Divisor */
  186. unsigned char tck_min; /* 12 SDRAM Minimum Cycle Time */
  187. unsigned char res_13; /* 13 Reserved */
  188. unsigned char caslat_lsb; /* 14 CAS Latencies Supported,
  189. Least Significant Byte */
  190. unsigned char caslat_msb; /* 15 CAS Latencies Supported,
  191. Most Significant Byte */
  192. unsigned char taa_min; /* 16 Min CAS Latency Time */
  193. unsigned char twr_min; /* 17 Min Write REcovery Time */
  194. unsigned char trcd_min; /* 18 Min RAS# to CAS# Delay Time */
  195. unsigned char trrd_min; /* 19 Min Row Active to
  196. Row Active Delay Time */
  197. unsigned char trp_min; /* 20 Min Row Precharge Delay Time */
  198. unsigned char tras_trc_ext; /* 21 Upper Nibbles for tRAS and tRC */
  199. unsigned char tras_min_lsb; /* 22 Min Active to Precharge
  200. Delay Time */
  201. unsigned char trc_min_lsb; /* 23 Min Active to Active/Refresh
  202. Delay Time, LSB */
  203. unsigned char trfc_min_lsb; /* 24 Min Refresh Recovery Delay Time */
  204. unsigned char trfc_min_msb; /* 25 Min Refresh Recovery Delay Time */
  205. unsigned char twtr_min; /* 26 Min Internal Write to
  206. Read Command Delay Time */
  207. unsigned char trtp_min; /* 27 Min Internal Read to Precharge
  208. Command Delay Time */
  209. unsigned char tfaw_msb; /* 28 Upper Nibble for tFAW */
  210. unsigned char tfaw_min; /* 29 Min Four Activate Window
  211. Delay Time*/
  212. unsigned char opt_features; /* 30 SDRAM Optional Features */
  213. unsigned char therm_ref_opt; /* 31 SDRAM Thermal and Refresh Opts */
  214. unsigned char therm_sensor; /* 32 Module Thermal Sensor */
  215. unsigned char device_type; /* 33 SDRAM device type */
  216. int8_t fine_tck_min; /* 34 Fine offset for tCKmin */
  217. int8_t fine_taa_min; /* 35 Fine offset for tAAmin */
  218. int8_t fine_trcd_min; /* 36 Fine offset for tRCDmin */
  219. int8_t fine_trp_min; /* 37 Fine offset for tRPmin */
  220. int8_t fine_trc_min; /* 38 Fine offset for tRCmin */
  221. unsigned char res_39_59[21]; /* 39-59 Reserved, General Section */
  222. /* Module-Specific Section: Bytes 60-116 */
  223. union {
  224. struct {
  225. /* 60 (Unbuffered) Module Nominal Height */
  226. unsigned char mod_height;
  227. /* 61 (Unbuffered) Module Maximum Thickness */
  228. unsigned char mod_thickness;
  229. /* 62 (Unbuffered) Reference Raw Card Used */
  230. unsigned char ref_raw_card;
  231. /* 63 (Unbuffered) Address Mapping from
  232. Edge Connector to DRAM */
  233. unsigned char addr_mapping;
  234. /* 64-116 (Unbuffered) Reserved */
  235. unsigned char res_64_116[53];
  236. } unbuffered;
  237. struct {
  238. /* 60 (Registered) Module Nominal Height */
  239. unsigned char mod_height;
  240. /* 61 (Registered) Module Maximum Thickness */
  241. unsigned char mod_thickness;
  242. /* 62 (Registered) Reference Raw Card Used */
  243. unsigned char ref_raw_card;
  244. /* 63 DIMM Module Attributes */
  245. unsigned char modu_attr;
  246. /* 64 RDIMM Thermal Heat Spreader Solution */
  247. unsigned char thermal;
  248. /* 65 Register Manufacturer ID Code, Least Significant Byte */
  249. unsigned char reg_id_lo;
  250. /* 66 Register Manufacturer ID Code, Most Significant Byte */
  251. unsigned char reg_id_hi;
  252. /* 67 Register Revision Number */
  253. unsigned char reg_rev;
  254. /* 68 Register Type */
  255. unsigned char reg_type;
  256. /* 69-76 RC1,3,5...15 (MS Nibble) / RC0,2,4...14 (LS Nibble) */
  257. unsigned char rcw[8];
  258. } registered;
  259. unsigned char uc[57]; /* 60-116 Module-Specific Section */
  260. } mod_section;
  261. /* Unique Module ID: Bytes 117-125 */
  262. unsigned char mmid_lsb; /* 117 Module MfgID Code LSB - JEP-106 */
  263. unsigned char mmid_msb; /* 118 Module MfgID Code MSB - JEP-106 */
  264. unsigned char mloc; /* 119 Mfg Location */
  265. unsigned char mdate[2]; /* 120-121 Mfg Date */
  266. unsigned char sernum[4]; /* 122-125 Module Serial Number */
  267. /* CRC: Bytes 126-127 */
  268. unsigned char crc[2]; /* 126-127 SPD CRC */
  269. /* Other Manufacturer Fields and User Space: Bytes 128-255 */
  270. unsigned char mpart[18]; /* 128-145 Mfg's Module Part Number */
  271. unsigned char mrev[2]; /* 146-147 Module Revision Code */
  272. unsigned char dmid_lsb; /* 148 DRAM MfgID Code LSB - JEP-106 */
  273. unsigned char dmid_msb; /* 149 DRAM MfgID Code MSB - JEP-106 */
  274. unsigned char msd[26]; /* 150-175 Mfg's Specific Data */
  275. unsigned char cust[80]; /* 176-255 Open for Customer Use */
  276. } ddr3_spd_eeprom_t;
  277. /* From JEEC Standard No. 21-C release 23A */
  278. struct ddr4_spd_eeprom_s {
  279. /* General Section: Bytes 0-127 */
  280. uint8_t info_size_crc; /* 0 # bytes */
  281. uint8_t spd_rev; /* 1 Total # bytes of SPD */
  282. uint8_t mem_type; /* 2 Key Byte / mem type */
  283. uint8_t module_type; /* 3 Key Byte / Module Type */
  284. uint8_t density_banks; /* 4 Density and Banks */
  285. uint8_t addressing; /* 5 Addressing */
  286. uint8_t package_type; /* 6 Package type */
  287. uint8_t opt_feature; /* 7 Optional features */
  288. uint8_t thermal_ref; /* 8 Thermal and refresh */
  289. uint8_t oth_opt_features; /* 9 Other optional features */
  290. uint8_t res_10; /* 10 Reserved */
  291. uint8_t module_vdd; /* 11 Module nominal voltage */
  292. uint8_t organization; /* 12 Module Organization */
  293. uint8_t bus_width; /* 13 Module Memory Bus Width */
  294. uint8_t therm_sensor; /* 14 Module Thermal Sensor */
  295. uint8_t ext_type; /* 15 Extended module type */
  296. uint8_t res_16;
  297. uint8_t timebases; /* 17 MTb and FTB */
  298. uint8_t tck_min; /* 18 tCKAVGmin */
  299. uint8_t tck_max; /* 19 TCKAVGmax */
  300. uint8_t caslat_b1; /* 20 CAS latencies, 1st byte */
  301. uint8_t caslat_b2; /* 21 CAS latencies, 2nd byte */
  302. uint8_t caslat_b3; /* 22 CAS latencies, 3rd byte */
  303. uint8_t caslat_b4; /* 23 CAS latencies, 4th byte */
  304. uint8_t taa_min; /* 24 Min CAS Latency Time */
  305. uint8_t trcd_min; /* 25 Min RAS# to CAS# Delay Time */
  306. uint8_t trp_min; /* 26 Min Row Precharge Delay Time */
  307. uint8_t tras_trc_ext; /* 27 Upper Nibbles for tRAS and tRC */
  308. uint8_t tras_min_lsb; /* 28 tRASmin, lsb */
  309. uint8_t trc_min_lsb; /* 29 tRCmin, lsb */
  310. uint8_t trfc1_min_lsb; /* 30 Min Refresh Recovery Delay Time */
  311. uint8_t trfc1_min_msb; /* 31 Min Refresh Recovery Delay Time */
  312. uint8_t trfc2_min_lsb; /* 32 Min Refresh Recovery Delay Time */
  313. uint8_t trfc2_min_msb; /* 33 Min Refresh Recovery Delay Time */
  314. uint8_t trfc4_min_lsb; /* 34 Min Refresh Recovery Delay Time */
  315. uint8_t trfc4_min_msb; /* 35 Min Refresh Recovery Delay Time */
  316. uint8_t tfaw_msb; /* 36 Upper Nibble for tFAW */
  317. uint8_t tfaw_min; /* 37 tFAW, lsb */
  318. uint8_t trrds_min; /* 38 tRRD_Smin, MTB */
  319. uint8_t trrdl_min; /* 39 tRRD_Lmin, MTB */
  320. uint8_t tccdl_min; /* 40 tCCS_Lmin, MTB */
  321. uint8_t res_41[60-41]; /* 41 Rserved */
  322. uint8_t mapping[78-60]; /* 60~77 Connector to SDRAM bit map */
  323. uint8_t res_78[117-78]; /* 78~116, Reserved */
  324. int8_t fine_tccdl_min; /* 117 Fine offset for tCCD_Lmin */
  325. int8_t fine_trrdl_min; /* 118 Fine offset for tRRD_Lmin */
  326. int8_t fine_trrds_min; /* 119 Fine offset for tRRD_Smin */
  327. int8_t fine_trc_min; /* 120 Fine offset for tRCmin */
  328. int8_t fine_trp_min; /* 121 Fine offset for tRPmin */
  329. int8_t fine_trcd_min; /* 122 Fine offset for tRCDmin */
  330. int8_t fine_taa_min; /* 123 Fine offset for tAAmin */
  331. int8_t fine_tck_max; /* 124 Fine offset for tCKAVGmax */
  332. int8_t fine_tck_min; /* 125 Fine offset for tCKAVGmin */
  333. /* CRC: Bytes 126-127 */
  334. uint8_t crc[2]; /* 126-127 SPD CRC */
  335. /* Module-Specific Section: Bytes 128-255 */
  336. union {
  337. struct {
  338. /* 128 (Unbuffered) Module Nominal Height */
  339. uint8_t mod_height;
  340. /* 129 (Unbuffered) Module Maximum Thickness */
  341. uint8_t mod_thickness;
  342. /* 130 (Unbuffered) Reference Raw Card Used */
  343. uint8_t ref_raw_card;
  344. /* 131 (Unbuffered) Address Mapping from
  345. Edge Connector to DRAM */
  346. uint8_t addr_mapping;
  347. /* 132~253 (Unbuffered) Reserved */
  348. uint8_t res_132[254-132];
  349. /* 254~255 CRC */
  350. uint8_t crc[2];
  351. } unbuffered;
  352. struct {
  353. /* 128 (Registered) Module Nominal Height */
  354. uint8_t mod_height;
  355. /* 129 (Registered) Module Maximum Thickness */
  356. uint8_t mod_thickness;
  357. /* 130 (Registered) Reference Raw Card Used */
  358. uint8_t ref_raw_card;
  359. /* 131 DIMM Module Attributes */
  360. uint8_t modu_attr;
  361. /* 132 RDIMM Thermal Heat Spreader Solution */
  362. uint8_t thermal;
  363. /* 133 Register Manufacturer ID Code, LSB */
  364. uint8_t reg_id_lo;
  365. /* 134 Register Manufacturer ID Code, MSB */
  366. uint8_t reg_id_hi;
  367. /* 135 Register Revision Number */
  368. uint8_t reg_rev;
  369. /* 136 Address mapping from register to DRAM */
  370. uint8_t reg_map;
  371. /* 137~253 Reserved */
  372. uint8_t res_137[254-137];
  373. /* 254~255 CRC */
  374. uint8_t crc[2];
  375. } registered;
  376. struct {
  377. /* 128 (Loadreduced) Module Nominal Height */
  378. uint8_t mod_height;
  379. /* 129 (Loadreduced) Module Maximum Thickness */
  380. uint8_t mod_thickness;
  381. /* 130 (Loadreduced) Reference Raw Card Used */
  382. uint8_t ref_raw_card;
  383. /* 131 DIMM Module Attributes */
  384. uint8_t modu_attr;
  385. /* 132 RDIMM Thermal Heat Spreader Solution */
  386. uint8_t thermal;
  387. /* 133 Register Manufacturer ID Code, LSB */
  388. uint8_t reg_id_lo;
  389. /* 134 Register Manufacturer ID Code, MSB */
  390. uint8_t reg_id_hi;
  391. /* 135 Register Revision Number */
  392. uint8_t reg_rev;
  393. /* 136 Address mapping from register to DRAM */
  394. uint8_t reg_map;
  395. /* 137 Register Output Drive Strength for CMD/Add*/
  396. uint8_t reg_drv;
  397. /* 138 Register Output Drive Strength for CK */
  398. uint8_t reg_drv_ck;
  399. /* 139 Data Buffer Revision Number */
  400. uint8_t data_buf_rev;
  401. /* 140 DRAM VrefDQ for Package Rank 0 */
  402. uint8_t vrefqe_r0;
  403. /* 141 DRAM VrefDQ for Package Rank 1 */
  404. uint8_t vrefqe_r1;
  405. /* 142 DRAM VrefDQ for Package Rank 2 */
  406. uint8_t vrefqe_r2;
  407. /* 143 DRAM VrefDQ for Package Rank 3 */
  408. uint8_t vrefqe_r3;
  409. /* 144 Data Buffer VrefDQ for DRAM Interface */
  410. uint8_t data_intf;
  411. /*
  412. * 145 Data Buffer MDQ Drive Strength and RTT
  413. * for data rate <= 1866
  414. */
  415. uint8_t data_drv_1866;
  416. /*
  417. * 146 Data Buffer MDQ Drive Strength and RTT
  418. * for 1866 < data rate <= 2400
  419. */
  420. uint8_t data_drv_2400;
  421. /*
  422. * 147 Data Buffer MDQ Drive Strength and RTT
  423. * for 2400 < data rate <= 3200
  424. */
  425. uint8_t data_drv_3200;
  426. /* 148 DRAM Drive Strength */
  427. uint8_t dram_drv;
  428. /*
  429. * 149 DRAM ODT (RTT_WR, RTT_NOM)
  430. * for data rate <= 1866
  431. */
  432. uint8_t dram_odt_1866;
  433. /*
  434. * 150 DRAM ODT (RTT_WR, RTT_NOM)
  435. * for 1866 < data rate <= 2400
  436. */
  437. uint8_t dram_odt_2400;
  438. /*
  439. * 151 DRAM ODT (RTT_WR, RTT_NOM)
  440. * for 2400 < data rate <= 3200
  441. */
  442. uint8_t dram_odt_3200;
  443. /*
  444. * 152 DRAM ODT (RTT_PARK)
  445. * for data rate <= 1866
  446. */
  447. uint8_t dram_odt_park_1866;
  448. /*
  449. * 153 DRAM ODT (RTT_PARK)
  450. * for 1866 < data rate <= 2400
  451. */
  452. uint8_t dram_odt_park_2400;
  453. /*
  454. * 154 DRAM ODT (RTT_PARK)
  455. * for 2400 < data rate <= 3200
  456. */
  457. uint8_t dram_odt_park_3200;
  458. uint8_t res_155[254-155]; /* Reserved */
  459. /* 254~255 CRC */
  460. uint8_t crc[2];
  461. } loadreduced;
  462. uint8_t uc[128]; /* 128-255 Module-Specific Section */
  463. } mod_section;
  464. uint8_t res_256[320-256]; /* 256~319 Reserved */
  465. /* Module supplier's data: Byte 320~383 */
  466. uint8_t mmid_lsb; /* 320 Module MfgID Code LSB */
  467. uint8_t mmid_msb; /* 321 Module MfgID Code MSB */
  468. uint8_t mloc; /* 322 Mfg Location */
  469. uint8_t mdate[2]; /* 323~324 Mfg Date */
  470. uint8_t sernum[4]; /* 325~328 Module Serial Number */
  471. uint8_t mpart[20]; /* 329~348 Mfg's Module Part Number */
  472. uint8_t mrev; /* 349 Module Revision Code */
  473. uint8_t dmid_lsb; /* 350 DRAM MfgID Code LSB */
  474. uint8_t dmid_msb; /* 351 DRAM MfgID Code MSB */
  475. uint8_t stepping; /* 352 DRAM stepping */
  476. uint8_t msd[29]; /* 353~381 Mfg's Specific Data */
  477. uint8_t res_382[2]; /* 382~383 Reserved */
  478. uint8_t user[512-384]; /* 384~511 End User Programmable */
  479. };
  480. extern unsigned int ddr1_spd_check(const ddr1_spd_eeprom_t *spd);
  481. extern void ddr1_spd_dump(const ddr1_spd_eeprom_t *spd);
  482. extern unsigned int ddr2_spd_check(const ddr2_spd_eeprom_t *spd);
  483. extern void ddr2_spd_dump(const ddr2_spd_eeprom_t *spd);
  484. extern unsigned int ddr3_spd_check(const ddr3_spd_eeprom_t *spd);
  485. unsigned int ddr4_spd_check(const struct ddr4_spd_eeprom_s *spd);
  486. /*
  487. * Byte 2 Fundamental Memory Types.
  488. */
  489. #define SPD_MEMTYPE_FPM (0x01)
  490. #define SPD_MEMTYPE_EDO (0x02)
  491. #define SPD_MEMTYPE_PIPE_NIBBLE (0x03)
  492. #define SPD_MEMTYPE_SDRAM (0x04)
  493. #define SPD_MEMTYPE_ROM (0x05)
  494. #define SPD_MEMTYPE_SGRAM (0x06)
  495. #define SPD_MEMTYPE_DDR (0x07)
  496. #define SPD_MEMTYPE_DDR2 (0x08)
  497. #define SPD_MEMTYPE_DDR2_FBDIMM (0x09)
  498. #define SPD_MEMTYPE_DDR2_FBDIMM_PROBE (0x0A)
  499. #define SPD_MEMTYPE_DDR3 (0x0B)
  500. #define SPD_MEMTYPE_DDR4 (0x0C)
  501. /* DIMM Type for DDR2 SPD (according to v1.3) */
  502. #define DDR2_SPD_DIMMTYPE_UNDEFINED (0x00)
  503. #define DDR2_SPD_DIMMTYPE_RDIMM (0x01)
  504. #define DDR2_SPD_DIMMTYPE_UDIMM (0x02)
  505. #define DDR2_SPD_DIMMTYPE_SO_DIMM (0x04)
  506. #define DDR2_SPD_DIMMTYPE_72B_SO_CDIMM (0x06)
  507. #define DDR2_SPD_DIMMTYPE_72B_SO_RDIMM (0x07)
  508. #define DDR2_SPD_DIMMTYPE_MICRO_DIMM (0x08)
  509. #define DDR2_SPD_DIMMTYPE_MINI_RDIMM (0x10)
  510. #define DDR2_SPD_DIMMTYPE_MINI_UDIMM (0x20)
  511. /* Byte 3 Key Byte / Module Type for DDR3 SPD */
  512. #define DDR3_SPD_MODULETYPE_MASK (0x0f)
  513. #define DDR3_SPD_MODULETYPE_RDIMM (0x01)
  514. #define DDR3_SPD_MODULETYPE_UDIMM (0x02)
  515. #define DDR3_SPD_MODULETYPE_SO_DIMM (0x03)
  516. #define DDR3_SPD_MODULETYPE_MICRO_DIMM (0x04)
  517. #define DDR3_SPD_MODULETYPE_MINI_RDIMM (0x05)
  518. #define DDR3_SPD_MODULETYPE_MINI_UDIMM (0x06)
  519. #define DDR3_SPD_MODULETYPE_MINI_CDIMM (0x07)
  520. #define DDR3_SPD_MODULETYPE_72B_SO_UDIMM (0x08)
  521. #define DDR3_SPD_MODULETYPE_72B_SO_RDIMM (0x09)
  522. #define DDR3_SPD_MODULETYPE_72B_SO_CDIMM (0x0A)
  523. #define DDR3_SPD_MODULETYPE_LRDIMM (0x0B)
  524. #define DDR3_SPD_MODULETYPE_16B_SO_DIMM (0x0C)
  525. #define DDR3_SPD_MODULETYPE_32B_SO_DIMM (0x0D)
  526. /* DIMM Type for DDR4 SPD */
  527. #define DDR4_SPD_MODULETYPE_MASK (0x0f)
  528. #define DDR4_SPD_MODULETYPE_EXT (0x00)
  529. #define DDR4_SPD_MODULETYPE_RDIMM (0x01)
  530. #define DDR4_SPD_MODULETYPE_UDIMM (0x02)
  531. #define DDR4_SPD_MODULETYPE_SO_DIMM (0x03)
  532. #define DDR4_SPD_MODULETYPE_LRDIMM (0x04)
  533. #define DDR4_SPD_MODULETYPE_MINI_RDIMM (0x05)
  534. #define DDR4_SPD_MODULETYPE_MINI_UDIMM (0x06)
  535. #define DDR4_SPD_MODULETYPE_72B_SO_UDIMM (0x08)
  536. #define DDR4_SPD_MODULETYPE_72B_SO_RDIMM (0x09)
  537. #define DDR4_SPD_MODULETYPE_16B_SO_DIMM (0x0C)
  538. #define DDR4_SPD_MODULETYPE_32B_SO_DIMM (0x0D)
  539. #endif /* _DDR_SPD_H_ */