speed.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <ppc_asm.tmpl>
  14. #include <linux/compiler.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. #ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
  19. #define CONFIG_SYS_FSL_NUM_CC_PLLS 6
  20. #endif
  21. /* --------------------------------------------------------------- */
  22. void get_sys_info(sys_info_t *sys_info)
  23. {
  24. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  25. #ifdef CONFIG_FSL_IFC
  26. struct fsl_ifc ifc_regs = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
  27. u32 ccr;
  28. #endif
  29. #ifdef CONFIG_FSL_CORENET
  30. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  31. unsigned int cpu;
  32. #ifdef CONFIG_HETROGENOUS_CLUSTERS
  33. unsigned int dsp_cpu;
  34. uint rcw_tmp1, rcw_tmp2;
  35. #endif
  36. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  37. int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
  38. #endif
  39. __maybe_unused u32 svr;
  40. const u8 core_cplx_PLL[16] = {
  41. [ 0] = 0, /* CC1 PPL / 1 */
  42. [ 1] = 0, /* CC1 PPL / 2 */
  43. [ 2] = 0, /* CC1 PPL / 4 */
  44. [ 4] = 1, /* CC2 PPL / 1 */
  45. [ 5] = 1, /* CC2 PPL / 2 */
  46. [ 6] = 1, /* CC2 PPL / 4 */
  47. [ 8] = 2, /* CC3 PPL / 1 */
  48. [ 9] = 2, /* CC3 PPL / 2 */
  49. [10] = 2, /* CC3 PPL / 4 */
  50. [12] = 3, /* CC4 PPL / 1 */
  51. [13] = 3, /* CC4 PPL / 2 */
  52. [14] = 3, /* CC4 PPL / 4 */
  53. };
  54. const u8 core_cplx_pll_div[16] = {
  55. [ 0] = 1, /* CC1 PPL / 1 */
  56. [ 1] = 2, /* CC1 PPL / 2 */
  57. [ 2] = 4, /* CC1 PPL / 4 */
  58. [ 4] = 1, /* CC2 PPL / 1 */
  59. [ 5] = 2, /* CC2 PPL / 2 */
  60. [ 6] = 4, /* CC2 PPL / 4 */
  61. [ 8] = 1, /* CC3 PPL / 1 */
  62. [ 9] = 2, /* CC3 PPL / 2 */
  63. [10] = 4, /* CC3 PPL / 4 */
  64. [12] = 1, /* CC4 PPL / 1 */
  65. [13] = 2, /* CC4 PPL / 2 */
  66. [14] = 4, /* CC4 PPL / 4 */
  67. };
  68. uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
  69. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV) || \
  70. defined(CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK)
  71. uint rcw_tmp;
  72. #endif
  73. uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
  74. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  75. uint mem_pll_rat;
  76. sys_info->freq_systembus = sysclk;
  77. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  78. uint ddr_refclk_sel;
  79. unsigned int porsr1_sys_clk;
  80. porsr1_sys_clk = in_be32(&gur->porsr1) >> FSL_DCFG_PORSR1_SYSCLK_SHIFT
  81. & FSL_DCFG_PORSR1_SYSCLK_MASK;
  82. if (porsr1_sys_clk == FSL_DCFG_PORSR1_SYSCLK_DIFF)
  83. sys_info->diff_sysclk = 1;
  84. else
  85. sys_info->diff_sysclk = 0;
  86. /*
  87. * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
  88. * are driven by separate DDR Refclock or single source
  89. * differential clock.
  90. */
  91. ddr_refclk_sel = (in_be32(&gur->rcwsr[5]) >>
  92. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
  93. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
  94. /*
  95. * For single source clocking, both ddrclock and sysclock
  96. * are driven by differential sysclock.
  97. */
  98. if (ddr_refclk_sel == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK)
  99. sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
  100. else
  101. #endif
  102. #ifdef CONFIG_DDR_CLK_FREQ
  103. sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
  104. #else
  105. sys_info->freq_ddrbus = sysclk;
  106. #endif
  107. sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  108. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  109. FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
  110. & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  111. #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
  112. if (mem_pll_rat == 0) {
  113. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  114. FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
  115. FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  116. }
  117. #endif
  118. /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
  119. * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
  120. * it uses 6.
  121. * T2080 rev 1.1 and later also use half mem_pll comparing with rev 1.0
  122. */
  123. #if defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) || \
  124. defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
  125. svr = get_svr();
  126. switch (SVR_SOC_VER(svr)) {
  127. case SVR_T4240:
  128. case SVR_T4160:
  129. case SVR_T4120:
  130. case SVR_T4080:
  131. if (SVR_MAJ(svr) >= 2)
  132. mem_pll_rat *= 2;
  133. break;
  134. case SVR_T2080:
  135. case SVR_T2081:
  136. if ((SVR_MAJ(svr) > 1) || (SVR_MIN(svr) >= 1))
  137. mem_pll_rat *= 2;
  138. break;
  139. default:
  140. break;
  141. }
  142. #endif
  143. if (mem_pll_rat > 2)
  144. sys_info->freq_ddrbus *= mem_pll_rat;
  145. else
  146. sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
  147. for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
  148. ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
  149. if (ratio[i] > 4)
  150. freq_c_pll[i] = sysclk * ratio[i];
  151. else
  152. freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
  153. }
  154. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  155. /*
  156. * As per CHASSIS2 architeture total 12 clusters are posible and
  157. * Each cluster has up to 4 cores, sharing the same PLL selection.
  158. * The cluster clock assignment is SoC defined.
  159. *
  160. * Total 4 clock groups are possible with 3 PLLs each.
  161. * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
  162. * clock group B has 3, 4, 6 and so on.
  163. *
  164. * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
  165. * depends upon the SoC architeture. Same applies to other
  166. * clock groups and clusters.
  167. *
  168. */
  169. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  170. int cluster = fsl_qoriq_core_to_cluster(cpu);
  171. u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
  172. & 0xf;
  173. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  174. cplx_pll += cc_group[cluster] - 1;
  175. sys_info->freq_processor[cpu] =
  176. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  177. }
  178. #ifdef CONFIG_HETROGENOUS_CLUSTERS
  179. for_each_cpu(i, dsp_cpu, cpu_num_dspcores(), cpu_dsp_mask()) {
  180. int dsp_cluster = fsl_qoriq_dsp_core_to_cluster(dsp_cpu);
  181. u32 c_pll_sel = (in_be32
  182. (&clk->clkcsr[dsp_cluster].clkcncsr) >> 27)
  183. & 0xf;
  184. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  185. cplx_pll += cc_group[dsp_cluster] - 1;
  186. sys_info->freq_processor_dsp[dsp_cpu] =
  187. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  188. }
  189. #endif
  190. #if defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420) || \
  191. defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
  192. #define FM1_CLK_SEL 0xe0000000
  193. #define FM1_CLK_SHIFT 29
  194. #elif defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
  195. #define FM1_CLK_SEL 0x00000007
  196. #define FM1_CLK_SHIFT 0
  197. #else
  198. #define PME_CLK_SEL 0xe0000000
  199. #define PME_CLK_SHIFT 29
  200. #define FM1_CLK_SEL 0x1c000000
  201. #define FM1_CLK_SHIFT 26
  202. #endif
  203. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  204. #if defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
  205. rcw_tmp = in_be32(&gur->rcwsr[15]) - 4;
  206. #else
  207. rcw_tmp = in_be32(&gur->rcwsr[7]);
  208. #endif
  209. #endif
  210. #ifdef CONFIG_SYS_DPAA_PME
  211. #ifndef CONFIG_PME_PLAT_CLK_DIV
  212. switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
  213. case 1:
  214. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
  215. break;
  216. case 2:
  217. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
  218. break;
  219. case 3:
  220. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
  221. break;
  222. case 4:
  223. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
  224. break;
  225. case 6:
  226. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
  227. break;
  228. case 7:
  229. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
  230. break;
  231. default:
  232. printf("Error: Unknown PME clock select!\n");
  233. case 0:
  234. sys_info->freq_pme = sys_info->freq_systembus / 2;
  235. break;
  236. }
  237. #else
  238. sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
  239. #endif
  240. #endif
  241. #ifdef CONFIG_SYS_DPAA_QBMAN
  242. #ifndef CONFIG_QBMAN_CLK_DIV
  243. #define CONFIG_QBMAN_CLK_DIV 2
  244. #endif
  245. sys_info->freq_qman = sys_info->freq_systembus / CONFIG_QBMAN_CLK_DIV;
  246. #endif
  247. #if defined(CONFIG_SYS_MAPLE)
  248. #define CPRI_CLK_SEL 0x1C000000
  249. #define CPRI_CLK_SHIFT 26
  250. #define CPRI_ALT_CLK_SEL 0x00007000
  251. #define CPRI_ALT_CLK_SHIFT 12
  252. rcw_tmp1 = in_be32(&gur->rcwsr[7]); /* Reading RCW bits: 224-255*/
  253. rcw_tmp2 = in_be32(&gur->rcwsr[15]); /* Reading RCW bits: 480-511*/
  254. /* For MAPLE and CPRI frequency */
  255. switch ((rcw_tmp1 & CPRI_CLK_SEL) >> CPRI_CLK_SHIFT) {
  256. case 1:
  257. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK];
  258. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK];
  259. break;
  260. case 2:
  261. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 2;
  262. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 2;
  263. break;
  264. case 3:
  265. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 3;
  266. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 3;
  267. break;
  268. case 4:
  269. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 4;
  270. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 4;
  271. break;
  272. case 5:
  273. if (((rcw_tmp2 & CPRI_ALT_CLK_SEL)
  274. >> CPRI_ALT_CLK_SHIFT) == 6) {
  275. sys_info->freq_maple =
  276. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 2;
  277. sys_info->freq_cpri =
  278. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 2;
  279. }
  280. if (((rcw_tmp2 & CPRI_ALT_CLK_SEL)
  281. >> CPRI_ALT_CLK_SHIFT) == 7) {
  282. sys_info->freq_maple =
  283. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 3;
  284. sys_info->freq_cpri =
  285. freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 3;
  286. }
  287. break;
  288. case 6:
  289. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 2;
  290. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 2;
  291. break;
  292. case 7:
  293. sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 3;
  294. sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 3;
  295. break;
  296. default:
  297. printf("Error: Unknown MAPLE/CPRI clock select!\n");
  298. }
  299. /* For MAPLE ULB and eTVPE frequencies */
  300. #define ULB_CLK_SEL 0x00000038
  301. #define ULB_CLK_SHIFT 3
  302. #define ETVPE_CLK_SEL 0x00000007
  303. #define ETVPE_CLK_SHIFT 0
  304. switch ((rcw_tmp2 & ULB_CLK_SEL) >> ULB_CLK_SHIFT) {
  305. case 1:
  306. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK];
  307. break;
  308. case 2:
  309. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 2;
  310. break;
  311. case 3:
  312. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 3;
  313. break;
  314. case 4:
  315. sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 4;
  316. break;
  317. case 5:
  318. sys_info->freq_maple_ulb = sys_info->freq_systembus;
  319. break;
  320. case 6:
  321. sys_info->freq_maple_ulb =
  322. freq_c_pll[CONFIG_SYS_ULB_CLK - 1] / 2;
  323. break;
  324. case 7:
  325. sys_info->freq_maple_ulb =
  326. freq_c_pll[CONFIG_SYS_ULB_CLK - 1] / 3;
  327. break;
  328. default:
  329. printf("Error: Unknown MAPLE ULB clock select!\n");
  330. }
  331. switch ((rcw_tmp2 & ETVPE_CLK_SEL) >> ETVPE_CLK_SHIFT) {
  332. case 1:
  333. sys_info->freq_maple_etvpe = freq_c_pll[CONFIG_SYS_ETVPE_CLK];
  334. break;
  335. case 2:
  336. sys_info->freq_maple_etvpe =
  337. freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 2;
  338. break;
  339. case 3:
  340. sys_info->freq_maple_etvpe =
  341. freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 3;
  342. break;
  343. case 4:
  344. sys_info->freq_maple_etvpe =
  345. freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 4;
  346. break;
  347. case 5:
  348. sys_info->freq_maple_etvpe = sys_info->freq_systembus;
  349. break;
  350. case 6:
  351. sys_info->freq_maple_etvpe =
  352. freq_c_pll[CONFIG_SYS_ETVPE_CLK - 1] / 2;
  353. break;
  354. case 7:
  355. sys_info->freq_maple_etvpe =
  356. freq_c_pll[CONFIG_SYS_ETVPE_CLK - 1] / 3;
  357. break;
  358. default:
  359. printf("Error: Unknown MAPLE eTVPE clock select!\n");
  360. }
  361. #endif
  362. #ifdef CONFIG_SYS_DPAA_FMAN
  363. #ifndef CONFIG_FM_PLAT_CLK_DIV
  364. switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
  365. case 1:
  366. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
  367. break;
  368. case 2:
  369. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
  370. break;
  371. case 3:
  372. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
  373. break;
  374. case 4:
  375. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
  376. break;
  377. case 5:
  378. sys_info->freq_fman[0] = sys_info->freq_systembus;
  379. break;
  380. case 6:
  381. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
  382. break;
  383. case 7:
  384. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
  385. break;
  386. default:
  387. printf("Error: Unknown FMan1 clock select!\n");
  388. case 0:
  389. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  390. break;
  391. }
  392. #if (CONFIG_SYS_NUM_FMAN) == 2
  393. #ifdef CONFIG_SYS_FM2_CLK
  394. #define FM2_CLK_SEL 0x00000038
  395. #define FM2_CLK_SHIFT 3
  396. rcw_tmp = in_be32(&gur->rcwsr[15]);
  397. switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
  398. case 1:
  399. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
  400. break;
  401. case 2:
  402. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
  403. break;
  404. case 3:
  405. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
  406. break;
  407. case 4:
  408. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
  409. break;
  410. case 5:
  411. sys_info->freq_fman[1] = sys_info->freq_systembus;
  412. break;
  413. case 6:
  414. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
  415. break;
  416. case 7:
  417. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
  418. break;
  419. default:
  420. printf("Error: Unknown FMan2 clock select!\n");
  421. case 0:
  422. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  423. break;
  424. }
  425. #endif
  426. #endif /* CONFIG_SYS_NUM_FMAN == 2 */
  427. #else
  428. sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
  429. #endif
  430. #endif
  431. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  432. #if defined(CONFIG_ARCH_T2080)
  433. #define ESDHC_CLK_SEL 0x00000007
  434. #define ESDHC_CLK_SHIFT 0
  435. #define ESDHC_CLK_RCWSR 15
  436. #else /* Support T1040 T1024 by now */
  437. #define ESDHC_CLK_SEL 0xe0000000
  438. #define ESDHC_CLK_SHIFT 29
  439. #define ESDHC_CLK_RCWSR 7
  440. #endif
  441. rcw_tmp = in_be32(&gur->rcwsr[ESDHC_CLK_RCWSR]);
  442. switch ((rcw_tmp & ESDHC_CLK_SEL) >> ESDHC_CLK_SHIFT) {
  443. case 1:
  444. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK];
  445. break;
  446. case 2:
  447. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 2;
  448. break;
  449. case 3:
  450. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 3;
  451. break;
  452. #if defined(CONFIG_SYS_SDHC_CLK_2_PLL)
  453. case 4:
  454. sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 4;
  455. break;
  456. #if defined(CONFIG_ARCH_T2080)
  457. case 5:
  458. sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK];
  459. break;
  460. #endif
  461. case 6:
  462. sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 2;
  463. break;
  464. case 7:
  465. sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 3;
  466. break;
  467. #endif
  468. default:
  469. sys_info->freq_sdhc = 0;
  470. printf("Error: Unknown SDHC peripheral clock select!\n");
  471. }
  472. #endif
  473. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  474. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  475. u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
  476. & 0xf;
  477. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  478. sys_info->freq_processor[cpu] =
  479. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  480. }
  481. #define PME_CLK_SEL 0x80000000
  482. #define FM1_CLK_SEL 0x40000000
  483. #define FM2_CLK_SEL 0x20000000
  484. #define HWA_ASYNC_DIV 0x04000000
  485. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  486. #define HWA_CC_PLL 1
  487. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
  488. #define HWA_CC_PLL 2
  489. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  490. #define HWA_CC_PLL 2
  491. #else
  492. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  493. #endif
  494. rcw_tmp = in_be32(&gur->rcwsr[7]);
  495. #ifdef CONFIG_SYS_DPAA_PME
  496. if (rcw_tmp & PME_CLK_SEL) {
  497. if (rcw_tmp & HWA_ASYNC_DIV)
  498. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
  499. else
  500. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
  501. } else {
  502. sys_info->freq_pme = sys_info->freq_systembus / 2;
  503. }
  504. #endif
  505. #ifdef CONFIG_SYS_DPAA_FMAN
  506. if (rcw_tmp & FM1_CLK_SEL) {
  507. if (rcw_tmp & HWA_ASYNC_DIV)
  508. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
  509. else
  510. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
  511. } else {
  512. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  513. }
  514. #if (CONFIG_SYS_NUM_FMAN) == 2
  515. if (rcw_tmp & FM2_CLK_SEL) {
  516. if (rcw_tmp & HWA_ASYNC_DIV)
  517. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
  518. else
  519. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
  520. } else {
  521. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  522. }
  523. #endif
  524. #endif
  525. #ifdef CONFIG_SYS_DPAA_QBMAN
  526. sys_info->freq_qman = sys_info->freq_systembus / 2;
  527. #endif
  528. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  529. #ifdef CONFIG_U_QE
  530. sys_info->freq_qe = sys_info->freq_systembus / 2;
  531. #endif
  532. #else /* CONFIG_FSL_CORENET */
  533. uint plat_ratio, e500_ratio, half_freq_systembus;
  534. int i;
  535. #ifdef CONFIG_QE
  536. __maybe_unused u32 qe_ratio;
  537. #endif
  538. plat_ratio = (gur->porpllsr) & 0x0000003e;
  539. plat_ratio >>= 1;
  540. sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  541. /* Divide before multiply to avoid integer
  542. * overflow for processor speeds above 2GHz */
  543. half_freq_systembus = sys_info->freq_systembus/2;
  544. for (i = 0; i < cpu_numcores(); i++) {
  545. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  546. sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
  547. }
  548. /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
  549. sys_info->freq_ddrbus = sys_info->freq_systembus;
  550. #ifdef CONFIG_DDR_CLK_FREQ
  551. {
  552. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  553. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  554. if (ddr_ratio != 0x7)
  555. sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  556. }
  557. #endif
  558. #ifdef CONFIG_QE
  559. #if defined(CONFIG_ARCH_P1021) || defined(CONFIG_ARCH_P1025)
  560. sys_info->freq_qe = sys_info->freq_systembus;
  561. #else
  562. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  563. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  564. sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
  565. #endif
  566. #endif
  567. #ifdef CONFIG_SYS_DPAA_FMAN
  568. sys_info->freq_fman[0] = sys_info->freq_systembus;
  569. #endif
  570. #endif /* CONFIG_FSL_CORENET */
  571. #if defined(CONFIG_FSL_LBC)
  572. uint lcrr_div;
  573. #if defined(CONFIG_SYS_LBC_LCRR)
  574. /* We will program LCRR to this value later */
  575. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  576. #else
  577. lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
  578. #endif
  579. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  580. #if defined(CONFIG_FSL_CORENET)
  581. /* If this is corenet based SoC, bit-representation
  582. * for four times the clock divider values.
  583. */
  584. lcrr_div *= 4;
  585. #elif !defined(CONFIG_ARCH_MPC8540) && !defined(CONFIG_ARCH_MPC8541) && \
  586. !defined(CONFIG_ARCH_MPC8555) && !defined(CONFIG_ARCH_MPC8560)
  587. /*
  588. * Yes, the entire PQ38 family use the same
  589. * bit-representation for twice the clock divider values.
  590. */
  591. lcrr_div *= 2;
  592. #endif
  593. sys_info->freq_localbus = sys_info->freq_systembus / lcrr_div;
  594. } else {
  595. /* In case anyone cares what the unknown value is */
  596. sys_info->freq_localbus = lcrr_div;
  597. }
  598. #endif
  599. #if defined(CONFIG_FSL_IFC)
  600. ccr = ifc_in32(&ifc_regs.gregs->ifc_ccr);
  601. ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
  602. sys_info->freq_localbus = sys_info->freq_systembus / ccr;
  603. #endif
  604. }
  605. int get_clocks (void)
  606. {
  607. sys_info_t sys_info;
  608. #ifdef CONFIG_ARCH_MPC8544
  609. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  610. #endif
  611. #if defined(CONFIG_CPM2)
  612. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  613. uint sccr, dfbrg;
  614. /* set VCO = 4 * BRG */
  615. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  616. sccr = cpm->im_cpm_intctl.sccr;
  617. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  618. #endif
  619. get_sys_info (&sys_info);
  620. gd->cpu_clk = sys_info.freq_processor[0];
  621. gd->bus_clk = sys_info.freq_systembus;
  622. gd->mem_clk = sys_info.freq_ddrbus;
  623. gd->arch.lbc_clk = sys_info.freq_localbus;
  624. #ifdef CONFIG_QE
  625. gd->arch.qe_clk = sys_info.freq_qe;
  626. gd->arch.brg_clk = gd->arch.qe_clk / 2;
  627. #endif
  628. /*
  629. * The base clock for I2C depends on the actual SOC. Unfortunately,
  630. * there is no pattern that can be used to determine the frequency, so
  631. * the only choice is to look up the actual SOC number and use the value
  632. * for that SOC. This information is taken from application note
  633. * AN2919.
  634. */
  635. #if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8541) || \
  636. defined(CONFIG_ARCH_MPC8560) || defined(CONFIG_ARCH_MPC8555) || \
  637. defined(CONFIG_ARCH_P1022)
  638. gd->arch.i2c1_clk = sys_info.freq_systembus;
  639. #elif defined(CONFIG_ARCH_MPC8544)
  640. /*
  641. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  642. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  643. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  644. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  645. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  646. */
  647. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  648. gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
  649. else
  650. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  651. #else
  652. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  653. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  654. #endif
  655. gd->arch.i2c2_clk = gd->arch.i2c1_clk;
  656. #if defined(CONFIG_FSL_ESDHC)
  657. #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
  658. gd->arch.sdhc_clk = sys_info.freq_sdhc / 2;
  659. #else
  660. #if defined(CONFIG_ARCH_MPC8569) || defined(CONFIG_ARCH_P1010)
  661. gd->arch.sdhc_clk = gd->bus_clk;
  662. #else
  663. gd->arch.sdhc_clk = gd->bus_clk / 2;
  664. #endif
  665. #endif
  666. #endif /* defined(CONFIG_FSL_ESDHC) */
  667. #if defined(CONFIG_CPM2)
  668. gd->arch.vco_out = 2*sys_info.freq_systembus;
  669. gd->arch.cpm_clk = gd->arch.vco_out / 2;
  670. gd->arch.scc_clk = gd->arch.vco_out / 4;
  671. gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
  672. #endif
  673. if(gd->cpu_clk != 0) return (0);
  674. else return (1);
  675. }
  676. /********************************************
  677. * get_bus_freq
  678. * return system bus freq in Hz
  679. *********************************************/
  680. ulong get_bus_freq (ulong dummy)
  681. {
  682. return gd->bus_clk;
  683. }
  684. /********************************************
  685. * get_ddr_freq
  686. * return ddr bus freq in Hz
  687. *********************************************/
  688. ulong get_ddr_freq (ulong dummy)
  689. {
  690. return gd->mem_clk;
  691. }