spr-defs.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /*
  2. * SPR Definitions
  3. *
  4. * Copyright (C) 2000 Damjan Lampret
  5. * Copyright (C) 2003 Matjaz Breskvar <phoenix@bsemi.com>
  6. * Copyright (C) 2008, 2010 Embecosm Limited
  7. * Copyright (C) 2010-2011 Jonas Bonn <jonas@southpole.se>
  8. * et al.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. *
  12. * This file is part of OpenRISC 1000 Architectural Simulator.
  13. */
  14. #ifndef SPR_DEFS__H
  15. #define SPR_DEFS__H
  16. /* Definition of special-purpose registers (SPRs) */
  17. #define MAX_GRPS (32)
  18. #define MAX_SPRS_PER_GRP_BITS (11)
  19. #define MAX_SPRS_PER_GRP (1 << MAX_SPRS_PER_GRP_BITS)
  20. #define MAX_SPRS (0x10000)
  21. /* Base addresses for the groups */
  22. #define SPRGROUP_SYS (0 << MAX_SPRS_PER_GRP_BITS)
  23. #define SPRGROUP_DMMU (1 << MAX_SPRS_PER_GRP_BITS)
  24. #define SPRGROUP_IMMU (2 << MAX_SPRS_PER_GRP_BITS)
  25. #define SPRGROUP_DC (3 << MAX_SPRS_PER_GRP_BITS)
  26. #define SPRGROUP_IC (4 << MAX_SPRS_PER_GRP_BITS)
  27. #define SPRGROUP_MAC (5 << MAX_SPRS_PER_GRP_BITS)
  28. #define SPRGROUP_D (6 << MAX_SPRS_PER_GRP_BITS)
  29. #define SPRGROUP_PC (7 << MAX_SPRS_PER_GRP_BITS)
  30. #define SPRGROUP_PM (8 << MAX_SPRS_PER_GRP_BITS)
  31. #define SPRGROUP_PIC (9 << MAX_SPRS_PER_GRP_BITS)
  32. #define SPRGROUP_TT (10 << MAX_SPRS_PER_GRP_BITS)
  33. #define SPRGROUP_FP (11 << MAX_SPRS_PER_GRP_BITS)
  34. /* System control and status group */
  35. #define SPR_VR (SPRGROUP_SYS + 0)
  36. #define SPR_UPR (SPRGROUP_SYS + 1)
  37. #define SPR_CPUCFGR (SPRGROUP_SYS + 2)
  38. #define SPR_DMMUCFGR (SPRGROUP_SYS + 3)
  39. #define SPR_IMMUCFGR (SPRGROUP_SYS + 4)
  40. #define SPR_DCCFGR (SPRGROUP_SYS + 5)
  41. #define SPR_ICCFGR (SPRGROUP_SYS + 6)
  42. #define SPR_DCFGR (SPRGROUP_SYS + 7)
  43. #define SPR_PCCFGR (SPRGROUP_SYS + 8)
  44. #define SPR_VR2 (SPRGROUP_SYS + 9)
  45. #define SPR_AVR (SPRGROUP_SYS + 10)
  46. #define SPR_EVBAR (SPRGROUP_SYS + 11)
  47. #define SPR_AECR (SPRGROUP_SYS + 12)
  48. #define SPR_AESR (SPRGROUP_SYS + 13)
  49. #define SPR_NPC (SPRGROUP_SYS + 16)
  50. #define SPR_SR (SPRGROUP_SYS + 17)
  51. #define SPR_PPC (SPRGROUP_SYS + 18)
  52. #define SPR_FPCSR (SPRGROUP_SYS + 20)
  53. #define SPR_EPCR_BASE (SPRGROUP_SYS + 32)
  54. #define SPR_EPCR_LAST (SPRGROUP_SYS + 47)
  55. #define SPR_EEAR_BASE (SPRGROUP_SYS + 48)
  56. #define SPR_EEAR_LAST (SPRGROUP_SYS + 63)
  57. #define SPR_ESR_BASE (SPRGROUP_SYS + 64)
  58. #define SPR_ESR_LAST (SPRGROUP_SYS + 79)
  59. #define SPR_GPR_BASE (SPRGROUP_SYS + 1024)
  60. /* Data MMU group */
  61. #define SPR_DMMUCR (SPRGROUP_DMMU + 0)
  62. #define SPR_DTLBEIR (SPRGROUP_DMMU + 2)
  63. #define SPR_DTLBMR_BASE(WAY) (SPRGROUP_DMMU + 0x200 + (WAY) * 0x100)
  64. #define SPR_DTLBMR_LAST(WAY) (SPRGROUP_DMMU + 0x27f + (WAY) * 0x100)
  65. #define SPR_DTLBTR_BASE(WAY) (SPRGROUP_DMMU + 0x280 + (WAY) * 0x100)
  66. #define SPR_DTLBTR_LAST(WAY) (SPRGROUP_DMMU + 0x2ff + (WAY) * 0x100)
  67. /* Instruction MMU group */
  68. #define SPR_IMMUCR (SPRGROUP_IMMU + 0)
  69. #define SPR_ITLBEIR (SPRGROUP_IMMU + 2)
  70. #define SPR_ITLBMR_BASE(WAY) (SPRGROUP_IMMU + 0x200 + (WAY) * 0x100)
  71. #define SPR_ITLBMR_LAST(WAY) (SPRGROUP_IMMU + 0x27f + (WAY) * 0x100)
  72. #define SPR_ITLBTR_BASE(WAY) (SPRGROUP_IMMU + 0x280 + (WAY) * 0x100)
  73. #define SPR_ITLBTR_LAST(WAY) (SPRGROUP_IMMU + 0x2ff + (WAY) * 0x100)
  74. /* Data cache group */
  75. #define SPR_DCCR (SPRGROUP_DC + 0)
  76. #define SPR_DCBPR (SPRGROUP_DC + 1)
  77. #define SPR_DCBFR (SPRGROUP_DC + 2)
  78. #define SPR_DCBIR (SPRGROUP_DC + 3)
  79. #define SPR_DCBWR (SPRGROUP_DC + 4)
  80. #define SPR_DCBLR (SPRGROUP_DC + 5)
  81. #define SPR_DCR_BASE(WAY) (SPRGROUP_DC + 0x200 + (WAY) * 0x200)
  82. #define SPR_DCR_LAST(WAY) (SPRGROUP_DC + 0x3ff + (WAY) * 0x200)
  83. /* Instruction cache group */
  84. #define SPR_ICCR (SPRGROUP_IC + 0)
  85. #define SPR_ICBPR (SPRGROUP_IC + 1)
  86. #define SPR_ICBIR (SPRGROUP_IC + 2)
  87. #define SPR_ICBLR (SPRGROUP_IC + 3)
  88. #define SPR_ICR_BASE(WAY) (SPRGROUP_IC + 0x200 + (WAY) * 0x200)
  89. #define SPR_ICR_LAST(WAY) (SPRGROUP_IC + 0x3ff + (WAY) * 0x200)
  90. /* MAC group */
  91. #define SPR_MACLO (SPRGROUP_MAC + 1)
  92. #define SPR_MACHI (SPRGROUP_MAC + 2)
  93. /* Debug group */
  94. #define SPR_DVR(N) (SPRGROUP_D + (N))
  95. #define SPR_DCR(N) (SPRGROUP_D + 8 + (N))
  96. #define SPR_DMR1 (SPRGROUP_D + 16)
  97. #define SPR_DMR2 (SPRGROUP_D + 17)
  98. #define SPR_DWCR0 (SPRGROUP_D + 18)
  99. #define SPR_DWCR1 (SPRGROUP_D + 19)
  100. #define SPR_DSR (SPRGROUP_D + 20)
  101. #define SPR_DRR (SPRGROUP_D + 21)
  102. /* Performance counters group */
  103. #define SPR_PCCR(N) (SPRGROUP_PC + (N))
  104. #define SPR_PCMR(N) (SPRGROUP_PC + 8 + (N))
  105. /* Power management group */
  106. #define SPR_PMR (SPRGROUP_PM + 0)
  107. /* PIC group */
  108. #define SPR_PICMR (SPRGROUP_PIC + 0)
  109. #define SPR_PICPR (SPRGROUP_PIC + 1)
  110. #define SPR_PICSR (SPRGROUP_PIC + 2)
  111. /* Tick Timer group */
  112. #define SPR_TTMR (SPRGROUP_TT + 0)
  113. #define SPR_TTCR (SPRGROUP_TT + 1)
  114. /*
  115. * Bit definitions for the Version Register
  116. */
  117. #define SPR_VR_VER 0xff000000 /* Processor version */
  118. #define SPR_VR_CFG 0x00ff0000 /* Processor configuration */
  119. #define SPR_VR_RES 0x0000ffc0 /* Reserved */
  120. #define SPR_VR_REV 0x0000003f /* Processor revision */
  121. #define SPR_VR_VER_OFF 24
  122. #define SPR_VR_CFG_OFF 16
  123. #define SPR_VR_REV_OFF 0
  124. /*
  125. * Bit definitions for the Unit Present Register
  126. */
  127. #define SPR_UPR_UP 0x00000001 /* UPR present */
  128. #define SPR_UPR_DCP 0x00000002 /* Data cache present */
  129. #define SPR_UPR_ICP 0x00000004 /* Instruction cache present */
  130. #define SPR_UPR_DMP 0x00000008 /* Data MMU present */
  131. #define SPR_UPR_IMP 0x00000010 /* Instruction MMU present */
  132. #define SPR_UPR_MP 0x00000020 /* MAC present */
  133. #define SPR_UPR_DUP 0x00000040 /* Debug unit present */
  134. #define SPR_UPR_PCUP 0x00000080 /* Performance counters unit present */
  135. #define SPR_UPR_PMP 0x00000100 /* Power management present */
  136. #define SPR_UPR_PICP 0x00000200 /* PIC present */
  137. #define SPR_UPR_TTP 0x00000400 /* Tick timer present */
  138. #define SPR_UPR_RES 0x00fe0000 /* Reserved */
  139. #define SPR_UPR_CUP 0xff000000 /* Context units present */
  140. /*
  141. * Bit definitions for the CPU configuration register
  142. */
  143. #define SPR_CPUCFGR_NSGF 0x0000000f /* Number of shadow GPR files */
  144. #define SPR_CPUCFGR_CGF 0x00000010 /* Custom GPR file */
  145. #define SPR_CPUCFGR_OB32S 0x00000020 /* ORBIS32 supported */
  146. #define SPR_CPUCFGR_OB64S 0x00000040 /* ORBIS64 supported */
  147. #define SPR_CPUCFGR_OF32S 0x00000080 /* ORFPX32 supported */
  148. #define SPR_CPUCFGR_OF64S 0x00000100 /* ORFPX64 supported */
  149. #define SPR_CPUCFGR_OV64S 0x00000200 /* ORVDX64 supported */
  150. #define SPR_CPUCFGR_ND 0x00000400 /* No delay slot */
  151. #define SPR_CPUCFGR_AVRP 0x00000800 /* Arch. Version Register present */
  152. #define SPR_CPUCFGR_EVBARP 0x00001000 /* Exception Vector Base Address Register (EVBAR) present */
  153. #define SPR_CPUCFGR_ISRP 0x00002000 /* Implementation-Specific Registers (ISR0-7) present */
  154. #define SPR_CPUCFGR_AECSRP 0x00004000 /* Arithmetic Exception Control Register (AECR) and */
  155. /* Arithmetic Exception Status Register (AESR) presents */
  156. #define SPR_CPUCFGR_RES 0xffffc000 /* Reserved */
  157. /*
  158. * Bit definitions for the Debug configuration register and other
  159. * constants.
  160. */
  161. #define SPR_DCFGR_NDP 0x00000007 /* Number of matchpoints mask */
  162. #define SPR_DCFGR_NDP1 0x00000000 /* One matchpoint supported */
  163. #define SPR_DCFGR_NDP2 0x00000001 /* Two matchpoints supported */
  164. #define SPR_DCFGR_NDP3 0x00000002 /* Three matchpoints supported */
  165. #define SPR_DCFGR_NDP4 0x00000003 /* Four matchpoints supported */
  166. #define SPR_DCFGR_NDP5 0x00000004 /* Five matchpoints supported */
  167. #define SPR_DCFGR_NDP6 0x00000005 /* Six matchpoints supported */
  168. #define SPR_DCFGR_NDP7 0x00000006 /* Seven matchpoints supported */
  169. #define SPR_DCFGR_NDP8 0x00000007 /* Eight matchpoints supported */
  170. #define SPR_DCFGR_WPCI 0x00000008 /* Watchpoint counters implemented */
  171. #define MATCHPOINTS_TO_NDP(n) (1 == n ? SPR_DCFGR_NDP1 : \
  172. 2 == n ? SPR_DCFGR_NDP2 : \
  173. 3 == n ? SPR_DCFGR_NDP3 : \
  174. 4 == n ? SPR_DCFGR_NDP4 : \
  175. 5 == n ? SPR_DCFGR_NDP5 : \
  176. 6 == n ? SPR_DCFGR_NDP6 : \
  177. 7 == n ? SPR_DCFGR_NDP7 : SPR_DCFGR_NDP8)
  178. #define MAX_MATCHPOINTS 8
  179. #define MAX_WATCHPOINTS (MAX_MATCHPOINTS + 2)
  180. /*
  181. * Bit definitions for the Supervision Register
  182. */
  183. #define SPR_SR_SM 0x00000001 /* Supervisor Mode */
  184. #define SPR_SR_TEE 0x00000002 /* Tick timer Exception Enable */
  185. #define SPR_SR_IEE 0x00000004 /* Interrupt Exception Enable */
  186. #define SPR_SR_DCE 0x00000008 /* Data Cache Enable */
  187. #define SPR_SR_ICE 0x00000010 /* Instruction Cache Enable */
  188. #define SPR_SR_DME 0x00000020 /* Data MMU Enable */
  189. #define SPR_SR_IME 0x00000040 /* Instruction MMU Enable */
  190. #define SPR_SR_LEE 0x00000080 /* Little Endian Enable */
  191. #define SPR_SR_CE 0x00000100 /* CID Enable */
  192. #define SPR_SR_F 0x00000200 /* Condition Flag */
  193. #define SPR_SR_CY 0x00000400 /* Carry flag */
  194. #define SPR_SR_OV 0x00000800 /* Overflow flag */
  195. #define SPR_SR_OVE 0x00001000 /* Overflow flag Exception */
  196. #define SPR_SR_DSX 0x00002000 /* Delay Slot Exception */
  197. #define SPR_SR_EPH 0x00004000 /* Exception Prefix High */
  198. #define SPR_SR_FO 0x00008000 /* Fixed one */
  199. #define SPR_SR_SUMRA 0x00010000 /* Supervisor SPR read access */
  200. #define SPR_SR_RES 0x0ffe0000 /* Reserved */
  201. #define SPR_SR_CID 0xf0000000 /* Context ID */
  202. /*
  203. * Bit definitions for the Data MMU Control Register
  204. */
  205. #define SPR_DMMUCR_P2S 0x0000003e /* Level 2 Page Size */
  206. #define SPR_DMMUCR_P1S 0x000007c0 /* Level 1 Page Size */
  207. #define SPR_DMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */
  208. #define SPR_DMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */
  209. /*
  210. * Bit definitions for the Instruction MMU Control Register
  211. */
  212. #define SPR_IMMUCR_P2S 0x0000003e /* Level 2 Page Size */
  213. #define SPR_IMMUCR_P1S 0x000007c0 /* Level 1 Page Size */
  214. #define SPR_IMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */
  215. #define SPR_IMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */
  216. /*
  217. * Bit definitions for the Data TLB Match Register
  218. */
  219. #define SPR_DTLBMR_V 0x00000001 /* Valid */
  220. #define SPR_DTLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */
  221. #define SPR_DTLBMR_CID 0x0000003c /* Context ID */
  222. #define SPR_DTLBMR_LRU 0x000000c0 /* Least Recently Used */
  223. #define SPR_DTLBMR_VPN 0xfffff000 /* Virtual Page Number */
  224. /*
  225. * Bit definitions for the Data TLB Translate Register
  226. */
  227. #define SPR_DTLBTR_CC 0x00000001 /* Cache Coherency */
  228. #define SPR_DTLBTR_CI 0x00000002 /* Cache Inhibit */
  229. #define SPR_DTLBTR_WBC 0x00000004 /* Write-Back Cache */
  230. #define SPR_DTLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */
  231. #define SPR_DTLBTR_A 0x00000010 /* Accessed */
  232. #define SPR_DTLBTR_D 0x00000020 /* Dirty */
  233. #define SPR_DTLBTR_URE 0x00000040 /* User Read Enable */
  234. #define SPR_DTLBTR_UWE 0x00000080 /* User Write Enable */
  235. #define SPR_DTLBTR_SRE 0x00000100 /* Supervisor Read Enable */
  236. #define SPR_DTLBTR_SWE 0x00000200 /* Supervisor Write Enable */
  237. #define SPR_DTLBTR_PPN 0xfffff000 /* Physical Page Number */
  238. /*
  239. * Bit definitions for the Instruction TLB Match Register
  240. */
  241. #define SPR_ITLBMR_V 0x00000001 /* Valid */
  242. #define SPR_ITLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */
  243. #define SPR_ITLBMR_CID 0x0000003c /* Context ID */
  244. #define SPR_ITLBMR_LRU 0x000000c0 /* Least Recently Used */
  245. #define SPR_ITLBMR_VPN 0xfffff000 /* Virtual Page Number */
  246. /*
  247. * Bit definitions for the Instruction TLB Translate Register
  248. */
  249. #define SPR_ITLBTR_CC 0x00000001 /* Cache Coherency */
  250. #define SPR_ITLBTR_CI 0x00000002 /* Cache Inhibit */
  251. #define SPR_ITLBTR_WBC 0x00000004 /* Write-Back Cache */
  252. #define SPR_ITLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */
  253. #define SPR_ITLBTR_A 0x00000010 /* Accessed */
  254. #define SPR_ITLBTR_D 0x00000020 /* Dirty */
  255. #define SPR_ITLBTR_SXE 0x00000040 /* User Read Enable */
  256. #define SPR_ITLBTR_UXE 0x00000080 /* User Write Enable */
  257. #define SPR_ITLBTR_PPN 0xfffff000 /* Physical Page Number */
  258. /*
  259. * Bit definitions for Data Cache Control register
  260. */
  261. #define SPR_DCCR_EW 0x000000ff /* Enable ways */
  262. /*
  263. * Bit definitions for Insn Cache Control register
  264. */
  265. #define SPR_ICCR_EW 0x000000ff /* Enable ways */
  266. /*
  267. * Bit definitions for Data Cache Configuration Register
  268. */
  269. #define SPR_DCCFGR_NCW 0x00000007
  270. #define SPR_DCCFGR_NCS 0x00000078
  271. #define SPR_DCCFGR_CBS 0x00000080
  272. #define SPR_DCCFGR_CWS 0x00000100
  273. #define SPR_DCCFGR_CCRI 0x00000200
  274. #define SPR_DCCFGR_CBIRI 0x00000400
  275. #define SPR_DCCFGR_CBPRI 0x00000800
  276. #define SPR_DCCFGR_CBLRI 0x00001000
  277. #define SPR_DCCFGR_CBFRI 0x00002000
  278. #define SPR_DCCFGR_CBWBRI 0x00004000
  279. #define SPR_DCCFGR_NCW_OFF 0
  280. #define SPR_DCCFGR_NCS_OFF 3
  281. #define SPR_DCCFGR_CBS_OFF 7
  282. /*
  283. * Bit definitions for Instruction Cache Configuration Register
  284. */
  285. #define SPR_ICCFGR_NCW 0x00000007
  286. #define SPR_ICCFGR_NCS 0x00000078
  287. #define SPR_ICCFGR_CBS 0x00000080
  288. #define SPR_ICCFGR_CCRI 0x00000200
  289. #define SPR_ICCFGR_CBIRI 0x00000400
  290. #define SPR_ICCFGR_CBPRI 0x00000800
  291. #define SPR_ICCFGR_CBLRI 0x00001000
  292. #define SPR_ICCFGR_NCW_OFF 0
  293. #define SPR_ICCFGR_NCS_OFF 3
  294. #define SPR_ICCFGR_CBS_OFF 7
  295. /*
  296. * Bit definitions for Data MMU Configuration Register
  297. */
  298. #define SPR_DMMUCFGR_NTW 0x00000003
  299. #define SPR_DMMUCFGR_NTS 0x0000001C
  300. #define SPR_DMMUCFGR_NAE 0x000000E0
  301. #define SPR_DMMUCFGR_CRI 0x00000100
  302. #define SPR_DMMUCFGR_PRI 0x00000200
  303. #define SPR_DMMUCFGR_TEIRI 0x00000400
  304. #define SPR_DMMUCFGR_HTR 0x00000800
  305. #define SPR_DMMUCFGR_NTW_OFF 0
  306. #define SPR_DMMUCFGR_NTS_OFF 2
  307. /*
  308. * Bit definitions for Instruction MMU Configuration Register
  309. */
  310. #define SPR_IMMUCFGR_NTW 0x00000003
  311. #define SPR_IMMUCFGR_NTS 0x0000001C
  312. #define SPR_IMMUCFGR_NAE 0x000000E0
  313. #define SPR_IMMUCFGR_CRI 0x00000100
  314. #define SPR_IMMUCFGR_PRI 0x00000200
  315. #define SPR_IMMUCFGR_TEIRI 0x00000400
  316. #define SPR_IMMUCFGR_HTR 0x00000800
  317. #define SPR_IMMUCFGR_NTW_OFF 0
  318. #define SPR_IMMUCFGR_NTS_OFF 2
  319. /*
  320. * Bit definitions for Debug Control registers
  321. */
  322. #define SPR_DCR_DP 0x00000001 /* DVR/DCR present */
  323. #define SPR_DCR_CC 0x0000000e /* Compare condition */
  324. #define SPR_DCR_SC 0x00000010 /* Signed compare */
  325. #define SPR_DCR_CT 0x000000e0 /* Compare to */
  326. /* Bit results with SPR_DCR_CC mask */
  327. #define SPR_DCR_CC_MASKED 0x00000000
  328. #define SPR_DCR_CC_EQUAL 0x00000002
  329. #define SPR_DCR_CC_LESS 0x00000004
  330. #define SPR_DCR_CC_LESSE 0x00000006
  331. #define SPR_DCR_CC_GREAT 0x00000008
  332. #define SPR_DCR_CC_GREATE 0x0000000a
  333. #define SPR_DCR_CC_NEQUAL 0x0000000c
  334. /* Bit results with SPR_DCR_CT mask */
  335. #define SPR_DCR_CT_DISABLED 0x00000000
  336. #define SPR_DCR_CT_IFEA 0x00000020
  337. #define SPR_DCR_CT_LEA 0x00000040
  338. #define SPR_DCR_CT_SEA 0x00000060
  339. #define SPR_DCR_CT_LD 0x00000080
  340. #define SPR_DCR_CT_SD 0x000000a0
  341. #define SPR_DCR_CT_LSEA 0x000000c0
  342. #define SPR_DCR_CT_LSD 0x000000e0
  343. /*
  344. * Bit definitions for Debug Mode 1 register
  345. */
  346. #define SPR_DMR1_CW 0x000fffff /* Chain register pair data */
  347. #define SPR_DMR1_CW0_AND 0x00000001
  348. #define SPR_DMR1_CW0_OR 0x00000002
  349. #define SPR_DMR1_CW0 (SPR_DMR1_CW0_AND | SPR_DMR1_CW0_OR)
  350. #define SPR_DMR1_CW1_AND 0x00000004
  351. #define SPR_DMR1_CW1_OR 0x00000008
  352. #define SPR_DMR1_CW1 (SPR_DMR1_CW1_AND | SPR_DMR1_CW1_OR)
  353. #define SPR_DMR1_CW2_AND 0x00000010
  354. #define SPR_DMR1_CW2_OR 0x00000020
  355. #define SPR_DMR1_CW2 (SPR_DMR1_CW2_AND | SPR_DMR1_CW2_OR)
  356. #define SPR_DMR1_CW3_AND 0x00000040
  357. #define SPR_DMR1_CW3_OR 0x00000080
  358. #define SPR_DMR1_CW3 (SPR_DMR1_CW3_AND | SPR_DMR1_CW3_OR)
  359. #define SPR_DMR1_CW4_AND 0x00000100
  360. #define SPR_DMR1_CW4_OR 0x00000200
  361. #define SPR_DMR1_CW4 (SPR_DMR1_CW4_AND | SPR_DMR1_CW4_OR)
  362. #define SPR_DMR1_CW5_AND 0x00000400
  363. #define SPR_DMR1_CW5_OR 0x00000800
  364. #define SPR_DMR1_CW5 (SPR_DMR1_CW5_AND | SPR_DMR1_CW5_OR)
  365. #define SPR_DMR1_CW6_AND 0x00001000
  366. #define SPR_DMR1_CW6_OR 0x00002000
  367. #define SPR_DMR1_CW6 (SPR_DMR1_CW6_AND | SPR_DMR1_CW6_OR)
  368. #define SPR_DMR1_CW7_AND 0x00004000
  369. #define SPR_DMR1_CW7_OR 0x00008000
  370. #define SPR_DMR1_CW7 (SPR_DMR1_CW7_AND | SPR_DMR1_CW7_OR)
  371. #define SPR_DMR1_CW8_AND 0x00010000
  372. #define SPR_DMR1_CW8_OR 0x00020000
  373. #define SPR_DMR1_CW8 (SPR_DMR1_CW8_AND | SPR_DMR1_CW8_OR)
  374. #define SPR_DMR1_CW9_AND 0x00040000
  375. #define SPR_DMR1_CW9_OR 0x00080000
  376. #define SPR_DMR1_CW9 (SPR_DMR1_CW9_AND | SPR_DMR1_CW9_OR)
  377. #define SPR_DMR1_RES1 0x00300000 /* Reserved */
  378. #define SPR_DMR1_ST 0x00400000 /* Single-step trace*/
  379. #define SPR_DMR1_BT 0x00800000 /* Branch trace */
  380. #define SPR_DMR1_RES2 0xff000000 /* Reserved */
  381. /*
  382. * Bit definitions for Debug Mode 2 register. AWTC and WGB corrected by JPB
  383. */
  384. #define SPR_DMR2_WCE0 0x00000001 /* Watchpoint counter 0 enable */
  385. #define SPR_DMR2_WCE1 0x00000002 /* Watchpoint counter 0 enable */
  386. #define SPR_DMR2_AWTC 0x00000ffc /* Assign watchpoints to counters */
  387. #define SPR_DMR2_AWTC_OFF 2 /* Bit offset to AWTC field */
  388. #define SPR_DMR2_WGB 0x003ff000 /* Watch generating breakpoint */
  389. #define SPR_DMR2_WGB_OFF 12 /* Bit offset to WGB field */
  390. #define SPR_DMR2_WBS 0xffc00000 /* Watchpoint status */
  391. #define SPR_DMR2_WBS_OFF 22 /* Bit offset to WBS field */
  392. /*
  393. * Bit definitions for Debug watchpoint counter registers
  394. */
  395. #define SPR_DWCR_COUNT 0x0000ffff /* Count */
  396. #define SPR_DWCR_MATCH 0xffff0000 /* Match */
  397. #define SPR_DWCR_MATCH_OFF 16 /* Match bit offset */
  398. /*
  399. * Bit definitions for Debug stop register
  400. *
  401. */
  402. #define SPR_DSR_RSTE 0x00000001 /* Reset exception */
  403. #define SPR_DSR_BUSEE 0x00000002 /* Bus error exception */
  404. #define SPR_DSR_DPFE 0x00000004 /* Data Page Fault exception */
  405. #define SPR_DSR_IPFE 0x00000008 /* Insn Page Fault exception */
  406. #define SPR_DSR_TTE 0x00000010 /* Tick Timer exception */
  407. #define SPR_DSR_AE 0x00000020 /* Alignment exception */
  408. #define SPR_DSR_IIE 0x00000040 /* Illegal Instruction exception */
  409. #define SPR_DSR_IE 0x00000080 /* Interrupt exception */
  410. #define SPR_DSR_DME 0x00000100 /* DTLB miss exception */
  411. #define SPR_DSR_IME 0x00000200 /* ITLB miss exception */
  412. #define SPR_DSR_RE 0x00000400 /* Range exception */
  413. #define SPR_DSR_SCE 0x00000800 /* System call exception */
  414. #define SPR_DSR_FPE 0x00001000 /* Floating Point Exception */
  415. #define SPR_DSR_TE 0x00002000 /* Trap exception */
  416. /*
  417. * Bit definitions for Debug reason register
  418. */
  419. #define SPR_DRR_RSTE 0x00000001 /* Reset exception */
  420. #define SPR_DRR_BUSEE 0x00000002 /* Bus error exception */
  421. #define SPR_DRR_DPFE 0x00000004 /* Data Page Fault exception */
  422. #define SPR_DRR_IPFE 0x00000008 /* Insn Page Fault exception */
  423. #define SPR_DRR_TTE 0x00000010 /* Tick Timer exception */
  424. #define SPR_DRR_AE 0x00000020 /* Alignment exception */
  425. #define SPR_DRR_IIE 0x00000040 /* Illegal Instruction exception */
  426. #define SPR_DRR_IE 0x00000080 /* Interrupt exception */
  427. #define SPR_DRR_DME 0x00000100 /* DTLB miss exception */
  428. #define SPR_DRR_IME 0x00000200 /* ITLB miss exception */
  429. #define SPR_DRR_RE 0x00000400 /* Range exception */
  430. #define SPR_DRR_SCE 0x00000800 /* System call exception */
  431. #define SPR_DRR_FPE 0x00001000 /* Floating Point Exception */
  432. #define SPR_DRR_TE 0x00002000 /* Trap exception */
  433. /*
  434. * Bit definitions for Performance counters mode registers
  435. */
  436. #define SPR_PCMR_CP 0x00000001 /* Counter present */
  437. #define SPR_PCMR_UMRA 0x00000002 /* User mode read access */
  438. #define SPR_PCMR_CISM 0x00000004 /* Count in supervisor mode */
  439. #define SPR_PCMR_CIUM 0x00000008 /* Count in user mode */
  440. #define SPR_PCMR_LA 0x00000010 /* Load access event */
  441. #define SPR_PCMR_SA 0x00000020 /* Store access event */
  442. #define SPR_PCMR_IF 0x00000040 /* Instruction fetch event*/
  443. #define SPR_PCMR_DCM 0x00000080 /* Data cache miss event */
  444. #define SPR_PCMR_ICM 0x00000100 /* Insn cache miss event */
  445. #define SPR_PCMR_IFS 0x00000200 /* Insn fetch stall event */
  446. #define SPR_PCMR_LSUS 0x00000400 /* LSU stall event */
  447. #define SPR_PCMR_BS 0x00000800 /* Branch stall event */
  448. #define SPR_PCMR_DTLBM 0x00001000 /* DTLB miss event */
  449. #define SPR_PCMR_ITLBM 0x00002000 /* ITLB miss event */
  450. #define SPR_PCMR_DDS 0x00004000 /* Data dependency stall event */
  451. #define SPR_PCMR_WPE 0x03ff8000 /* Watchpoint events */
  452. /*
  453. * Bit definitions for the Power management register
  454. */
  455. #define SPR_PMR_SDF 0x0000000f /* Slow down factor */
  456. #define SPR_PMR_DME 0x00000010 /* Doze mode enable */
  457. #define SPR_PMR_SME 0x00000020 /* Sleep mode enable */
  458. #define SPR_PMR_DCGE 0x00000040 /* Dynamic clock gating enable */
  459. #define SPR_PMR_SUME 0x00000080 /* Suspend mode enable */
  460. /*
  461. * Bit definitions for PICMR
  462. */
  463. #define SPR_PICMR_IUM 0xfffffffc /* Interrupt unmask */
  464. /*
  465. * Bit definitions for PICPR
  466. */
  467. #define SPR_PICPR_IPRIO 0xfffffffc /* Interrupt priority */
  468. /*
  469. * Bit definitions for PICSR
  470. */
  471. #define SPR_PICSR_IS 0xffffffff /* Interrupt status */
  472. /*
  473. * Bit definitions for Tick Timer Control Register
  474. */
  475. #define SPR_TTCR_CNT 0xffffffff /* Count, time period */
  476. #define SPR_TTMR_TP 0x0fffffff /* Time period */
  477. #define SPR_TTMR_IP 0x10000000 /* Interrupt Pending */
  478. #define SPR_TTMR_IE 0x20000000 /* Interrupt Enable */
  479. #define SPR_TTMR_DI 0x00000000 /* Disabled */
  480. #define SPR_TTMR_RT 0x40000000 /* Restart tick */
  481. #define SPR_TTMR_SR 0x80000000 /* Single run */
  482. #define SPR_TTMR_CR 0xc0000000 /* Continuous run */
  483. #define SPR_TTMR_M 0xc0000000 /* Tick mode */
  484. /*
  485. * Bit definitions for the FP Control Status Register
  486. */
  487. #define SPR_FPCSR_FPEE 0x00000001 /* Floating Point Exception Enable */
  488. #define SPR_FPCSR_RM 0x00000006 /* Rounding Mode */
  489. #define SPR_FPCSR_OVF 0x00000008 /* Overflow Flag */
  490. #define SPR_FPCSR_UNF 0x00000010 /* Underflow Flag */
  491. #define SPR_FPCSR_SNF 0x00000020 /* SNAN Flag */
  492. #define SPR_FPCSR_QNF 0x00000040 /* QNAN Flag */
  493. #define SPR_FPCSR_ZF 0x00000080 /* Zero Flag */
  494. #define SPR_FPCSR_IXF 0x00000100 /* Inexact Flag */
  495. #define SPR_FPCSR_IVF 0x00000200 /* Invalid Flag */
  496. #define SPR_FPCSR_INF 0x00000400 /* Infinity Flag */
  497. #define SPR_FPCSR_DZF 0x00000800 /* Divide By Zero Flag */
  498. #define SPR_FPCSR_ALLF (SPR_FPCSR_OVF | SPR_FPCSR_UNF | SPR_FPCSR_SNF | \
  499. SPR_FPCSR_QNF | SPR_FPCSR_ZF | SPR_FPCSR_IXF | \
  500. SPR_FPCSR_IVF | SPR_FPCSR_INF | SPR_FPCSR_DZF)
  501. #define FPCSR_RM_RN (0<<1)
  502. #define FPCSR_RM_RZ (1<<1)
  503. #define FPCSR_RM_RIP (2<<1)
  504. #define FPCSR_RM_RIN (3<<1)
  505. /*
  506. * l.nop constants
  507. */
  508. #define NOP_NOP 0x0000 /* Normal nop instruction */
  509. #define NOP_EXIT 0x0001 /* End of simulation */
  510. #define NOP_REPORT 0x0002 /* Simple report */
  511. #define NOP_PUTC 0x0004 /* Simputc instruction */
  512. #define NOP_CNT_RESET 0x0005 /* Reset statistics counters */
  513. #define NOP_GET_TICKS 0x0006 /* Get # ticks running */
  514. #define NOP_GET_PS 0x0007 /* Get picosecs/cycle */
  515. #define NOP_REPORT_FIRST 0x0400 /* Report with number */
  516. #define NOP_REPORT_LAST 0x03ff /* Report with number */
  517. #endif /* SPR_DEFS__H */