m5271.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * mcf5271.h -- Definitions for Motorola Coldfire 5271
  3. *
  4. * (C) Copyright 2006, Lab X Technologies <zachary.landau@labxtechnologies.com>
  5. * Based on mcf5272sim.h of uCLinux distribution:
  6. * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com)
  7. * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef _MCF5271_H_
  12. #define _MCF5271_H_
  13. #define mbar_readLong(x) *((volatile unsigned long *) (CONFIG_SYS_MBAR + x))
  14. #define mbar_readShort(x) *((volatile unsigned short *) (CONFIG_SYS_MBAR + x))
  15. #define mbar_readByte(x) *((volatile unsigned char *) (CONFIG_SYS_MBAR + x))
  16. #define mbar_writeLong(x,y) *((volatile unsigned long *) (CONFIG_SYS_MBAR + x)) = y
  17. #define mbar_writeShort(x,y) *((volatile unsigned short *) (CONFIG_SYS_MBAR + x)) = y
  18. #define mbar_writeByte(x,y) *((volatile unsigned char *) (CONFIG_SYS_MBAR + x)) = y
  19. #define MCF_FMPLL_SYNCR 0x120000
  20. #define MCF_FMPLL_SYNSR 0x120004
  21. #define MCF_FMPLL_SYNCR_MFD(x) ((x&0x7)<<24)
  22. #define MCF_SYNCR_MFD_4X 0x00000000
  23. #define MCF_SYNCR_MFD_6X 0x01000000
  24. #define MCF_SYNCR_MFD_8X 0x02000000
  25. #define MCF_SYNCR_MFD_10X 0x03000000
  26. #define MCF_SYNCR_MFD_12X 0x04000000
  27. #define MCF_SYNCR_MFD_14X 0x05000000
  28. #define MCF_SYNCR_MFD_16X 0x06000000
  29. #define MCF_SYNCR_MFD_18X 0x07000000
  30. #define MCF_FMPLL_SYNCR_RFD(x) ((x&0x7)<<19)
  31. #define MCF_SYNCR_RFD_DIV1 0x00000000
  32. #define MCF_SYNCR_RFD_DIV2 0x00080000
  33. #define MCF_SYNCR_RFD_DIV4 0x00100000
  34. #define MCF_SYNCR_RFD_DIV8 0x00180000
  35. #define MCF_SYNCR_RFD_DIV16 0x00200000
  36. #define MCF_SYNCR_RFD_DIV32 0x00280000
  37. #define MCF_SYNCR_RFD_DIV64 0x00300000
  38. #define MCF_SYNCR_RFD_DIV128 0x00380000
  39. #define MCF_FMPLL_SYNSR_LOCK 0x8
  40. #define MCF_WTM_WCR 0x140000
  41. #define MCF_WTM_WCNTR 0x140004
  42. #define MCF_WTM_WSR 0x140006
  43. #define MCF_WTM_WCR_EN 0x0001
  44. #define MCF_RCM_RCR 0x110000
  45. #define MCF_RCM_RCR_FRCRSTOUT 0x40
  46. #define MCF_RCM_RCR_SOFTRST 0x80
  47. #define MCF_GPIO_PODR_ADDR 0x100000
  48. #define MCF_GPIO_PODR_DATAH 0x100001
  49. #define MCF_GPIO_PODR_DATAL 0x100002
  50. #define MCF_GPIO_PODR_BUSCTL 0x100003
  51. #define MCF_GPIO_PODR_BS 0x100004
  52. #define MCF_GPIO_PODR_CS 0x100005
  53. #define MCF_GPIO_PODR_SDRAM 0x100006
  54. #define MCF_GPIO_PODR_FECI2C 0x100007
  55. #define MCF_GPIO_PODR_UARTH 0x100008
  56. #define MCF_GPIO_PODR_UARTL 0x100009
  57. #define MCF_GPIO_PODR_QSPI 0x10000A
  58. #define MCF_GPIO_PODR_TIMER 0x10000B
  59. #define MCF_GPIO_PDDR_ADDR 0x100010
  60. #define MCF_GPIO_PDDR_DATAH 0x100011
  61. #define MCF_GPIO_PDDR_DATAL 0x100012
  62. #define MCF_GPIO_PDDR_BUSCTL 0x100013
  63. #define MCF_GPIO_PDDR_BS 0x100014
  64. #define MCF_GPIO_PDDR_CS 0x100015
  65. #define MCF_GPIO_PDDR_SDRAM 0x100016
  66. #define MCF_GPIO_PDDR_FECI2C 0x100017
  67. #define MCF_GPIO_PDDR_UARTH 0x100018
  68. #define MCF_GPIO_PDDR_UARTL 0x100019
  69. #define MCF_GPIO_PDDR_QSPI 0x10001A
  70. #define MCF_GPIO_PDDR_TIMER 0x10001B
  71. #define MCF_GPIO_PPDSDR_ADDR 0x100020
  72. #define MCF_GPIO_PPDSDR_DATAH 0x100021
  73. #define MCF_GPIO_PPDSDR_DATAL 0x100022
  74. #define MCF_GPIO_PPDSDR_BUSCTL 0x100023
  75. #define MCF_GPIO_PPDSDR_BS 0x100024
  76. #define MCF_GPIO_PPDSDR_CS 0x100025
  77. #define MCF_GPIO_PPDSDR_SDRAM 0x100026
  78. #define MCF_GPIO_PPDSDR_FECI2C 0x100027
  79. #define MCF_GPIO_PPDSDR_UARTH 0x100028
  80. #define MCF_GPIO_PPDSDR_UARTL 0x100029
  81. #define MCF_GPIO_PPDSDR_QSPI 0x10002A
  82. #define MCF_GPIO_PPDSDR_TIMER 0x10002B
  83. #define MCF_GPIO_PCLRR_ADDR 0x100030
  84. #define MCF_GPIO_PCLRR_DATAH 0x100031
  85. #define MCF_GPIO_PCLRR_DATAL 0x100032
  86. #define MCF_GPIO_PCLRR_BUSCTL 0x100033
  87. #define MCF_GPIO_PCLRR_BS 0x100034
  88. #define MCF_GPIO_PCLRR_CS 0x100035
  89. #define MCF_GPIO_PCLRR_SDRAM 0x100036
  90. #define MCF_GPIO_PCLRR_FECI2C 0x100037
  91. #define MCF_GPIO_PCLRR_UARTH 0x100038
  92. #define MCF_GPIO_PCLRR_UARTL 0x100039
  93. #define MCF_GPIO_PCLRR_QSPI 0x10003A
  94. #define MCF_GPIO_PCLRR_TIMER 0x10003B
  95. #define MCF_GPIO_PAR_AD 0x100040
  96. #define MCF_GPIO_PAR_BUSCTL 0x100042
  97. #define MCF_GPIO_PAR_BS 0x100044
  98. #define MCF_GPIO_PAR_CS 0x100045
  99. #define MCF_GPIO_PAR_SDRAM 0x100046
  100. #define MCF_GPIO_PAR_FECI2C 0x100047
  101. #define MCF_GPIO_PAR_UART 0x100048
  102. #define MCF_GPIO_PAR_QSPI 0x10004A
  103. #define MCF_GPIO_PAR_TIMER 0x10004C
  104. #define MCF_DSCR_EIM 0x100050
  105. #define MCF_DCSR_FEC12C 0x100052
  106. #define MCF_DCSR_UART 0x100053
  107. #define MCF_DCSR_QSPI 0x100054
  108. #define MCF_DCSR_TIMER 0x100055
  109. #define MCF_CCM_CIR 0x11000A
  110. #define MCF_CCM_CIR_PRN_MASK 0x3F
  111. #define MCF_CCM_CIR_PIN_LEN 6
  112. #define MCF_CCM_CIR_PIN_MCF5270 0x002e
  113. #define MCF_CCM_CIR_PIN_MCF5271 0x0032
  114. #define MCF_GPIO_AD_ADDR23 0x80
  115. #define MCF_GPIO_AD_ADDR22 0x40
  116. #define MCF_GPIO_AD_ADDR21 0x20
  117. #define MCF_GPIO_AD_DATAL 0x01
  118. #define MCF_GPIO_AD_MASK 0xe1
  119. #define MCF_GPIO_PAR_CS_PAR_CS2 0x04
  120. #define MCF_GPIO_SDRAM_CSSDCS_00 0x00 /* CS[3:2] pins: CS3, CS2 */
  121. #define MCF_GPIO_SDRAM_CSSDCS_01 0x40 /* CS[3:2] pins: CS3, SD_CS0 */
  122. #define MCF_GPIO_SDRAM_CSSDCS_10 0x80 /* CS[3:2] pins: SD_CS1, SC2 */
  123. #define MCF_GPIO_SDRAM_CSSDCS_11 0xc0 /* CS[3:2] pins: SD_CS1, SD_CS0 */
  124. #define MCF_GPIO_SDRAM_SDWE 0x20 /* WE pin */
  125. #define MCF_GPIO_SDRAM_SCAS 0x10 /* CAS pin */
  126. #define MCF_GPIO_SDRAM_SRAS 0x08 /* RAS pin */
  127. #define MCF_GPIO_SDRAM_SCKE 0x04 /* CKE pin */
  128. #define MCF_GPIO_SDRAM_SDCS_00 0x00 /* SD_CS[0:1] pins: GPIO, GPIO */
  129. #define MCF_GPIO_SDRAM_SDCS_01 0x01 /* SD_CS[0:1] pins: GPIO, SD_CS0 */
  130. #define MCF_GPIO_SDRAM_SDCS_10 0x02 /* SD_CS[0:1] pins: SD_CS1, GPIO */
  131. #define MCF_GPIO_SDRAM_SDCS_11 0x03 /* SD_CS[0:1] pins: SD_CS1, SD_CS0 */
  132. #define MCF_GPIO_PAR_UART_U0RTS 0x0001
  133. #define MCF_GPIO_PAR_UART_U0CTS 0x0002
  134. #define MCF_GPIO_PAR_UART_U0TXD 0x0004
  135. #define MCF_GPIO_PAR_UART_U0RXD 0x0008
  136. #define MCF_GPIO_PAR_UART_U1RXD_UART1 0x0C00
  137. #define MCF_GPIO_PAR_UART_U1TXD_UART1 0x0300
  138. /* Bit definitions and macros for PAR_QSPI */
  139. #define MCF_GPIO_PAR_QSPI_PCS1_UNMASK 0x3F
  140. #define MCF_GPIO_PAR_QSPI_PCS1_PCS1 0xC0
  141. #define MCF_GPIO_PAR_QSPI_PCS1_SDRAM_SCKE 0x80
  142. #define MCF_GPIO_PAR_QSPI_PCS1_GPIO 0x00
  143. #define MCF_GPIO_PAR_QSPI_PCS0_UNMASK 0xDF
  144. #define MCF_GPIO_PAR_QSPI_PCS0_PCS0 0x20
  145. #define MCF_GPIO_PAR_QSPI_PCS0_GPIO 0x00
  146. #define MCF_GPIO_PAR_QSPI_SIN_UNMASK 0xE7
  147. #define MCF_GPIO_PAR_QSPI_SIN_SIN 0x18
  148. #define MCF_GPIO_PAR_QSPI_SIN_I2C_SDA 0x10
  149. #define MCF_GPIO_PAR_QSPI_SIN_GPIO 0x00
  150. #define MCF_GPIO_PAR_QSPI_SOUT_UNMASK 0xFB
  151. #define MCF_GPIO_PAR_QSPI_SOUT_SOUT 0x04
  152. #define MCF_GPIO_PAR_QSPI_SOUT_GPIO 0x00
  153. #define MCF_GPIO_PAR_QSPI_SCK_UNMASK 0xFC
  154. #define MCF_GPIO_PAR_QSPI_SCK_SCK 0x03
  155. #define MCF_GPIO_PAR_QSPI_SCK_I2C_SCL 0x02
  156. #define MCF_GPIO_PAR_QSPI_SCK_GPIO 0x00
  157. /* Bit definitions and macros for PAR_TIMER for QSPI */
  158. #define MCF_GPIO_PAR_TIMER_T3IN_UNMASK 0x3FFF
  159. #define MCF_GPIO_PAR_TIMER_T3IN_QSPI_PCS2 0x4000
  160. #define MCF_GPIO_PAR_TIMER_T3OUT_UNMASK 0xFF3F
  161. #define MCF_GPIO_PAR_TIMER_T3OUT_QSPI_PCS3 0x0040
  162. #define MCF_GPIO_PAR_SDRAM_PAR_CSSDCS(x) (((x)&0x03)<<6)
  163. #define MCF_SDRAMC_DCR 0x000040
  164. #define MCF_SDRAMC_DACR0 0x000048
  165. #define MCF_SDRAMC_DMR0 0x00004C
  166. #define MCF_SDRAMC_DCR_RC(x) (((x)&0x01FF)<<0)
  167. #define MCF_SDRAMC_DCR_RTIM(x) (((x)&0x0003)<<9)
  168. #define MCF_SDRAMC_DCR_IS 0x0800
  169. #define MCF_SDRAMC_DCR_COC 0x1000
  170. #define MCF_SDRAMC_DCR_NAM 0x2000
  171. #define MCF_SDRAMC_DACRn_IP 0x00000008
  172. #define MCF_SDRAMC_DACRn_PS(x) (((x)&0x00000003)<<4)
  173. #define MCF_SDRAMC_DACRn_MRS 0x00000040
  174. #define MCF_SDRAMC_DACRn_CBM(x) (((x)&0x00000007)<<8)
  175. #define MCF_SDRAMC_DACRn_CASL(x) (((x)&0x00000003)<<12)
  176. #define MCF_SDRAMC_DACRn_RE 0x00008000
  177. #define MCF_SDRAMC_DACRn_BA(x) (((x)&0x00003FFF)<<18)
  178. #define MCF_SDRAMC_DMRn_BAM_8M 0x007C0000
  179. #define MCF_SDRAMC_DMRn_BAM_16M 0x00FC0000
  180. #define MCF_SDRAMC_DMRn_V 0x00000001
  181. #define MCFSIM_ICR1 0x000C41
  182. /* Interrupt Controller (INTC) */
  183. #define INT0_LO_RSVD0 (0)
  184. #define INT0_LO_EPORT1 (1)
  185. #define INT0_LO_EPORT2 (2)
  186. #define INT0_LO_EPORT3 (3)
  187. #define INT0_LO_EPORT4 (4)
  188. #define INT0_LO_EPORT5 (5)
  189. #define INT0_LO_EPORT6 (6)
  190. #define INT0_LO_EPORT7 (7)
  191. #define INT0_LO_SCM (8)
  192. #define INT0_LO_DMA0 (9)
  193. #define INT0_LO_DMA1 (10)
  194. #define INT0_LO_DMA2 (11)
  195. #define INT0_LO_DMA3 (12)
  196. #define INT0_LO_UART0 (13)
  197. #define INT0_LO_UART1 (14)
  198. #define INT0_LO_UART2 (15)
  199. #define INT0_LO_RSVD1 (16)
  200. #define INT0_LO_I2C (17)
  201. #define INT0_LO_QSPI (18)
  202. #define INT0_LO_DTMR0 (19)
  203. #define INT0_LO_DTMR1 (20)
  204. #define INT0_LO_DTMR2 (21)
  205. #define INT0_LO_DTMR3 (22)
  206. #define INT0_LO_FEC_TXF (23)
  207. #define INT0_LO_FEC_TXB (24)
  208. #define INT0_LO_FEC_UN (25)
  209. #define INT0_LO_FEC_RL (26)
  210. #define INT0_LO_FEC_RXF (27)
  211. #define INT0_LO_FEC_RXB (28)
  212. #define INT0_LO_FEC_MII (29)
  213. #define INT0_LO_FEC_LC (30)
  214. #define INT0_LO_FEC_HBERR (31)
  215. #define INT0_HI_FEC_GRA (32)
  216. #define INT0_HI_FEC_EBERR (33)
  217. #define INT0_HI_FEC_BABT (34)
  218. #define INT0_HI_FEC_BABR (35)
  219. #define INT0_HI_PIT0 (36)
  220. #define INT0_HI_PIT1 (37)
  221. #define INT0_HI_PIT2 (38)
  222. #define INT0_HI_PIT3 (39)
  223. #define INT0_HI_RNG (40)
  224. #define INT0_HI_SKHA (41)
  225. #define INT0_HI_MDHA (42)
  226. #define INT0_HI_CAN1_BUF0I (43)
  227. #define INT0_HI_CAN1_BUF1I (44)
  228. #define INT0_HI_CAN1_BUF2I (45)
  229. #define INT0_HI_CAN1_BUF3I (46)
  230. #define INT0_HI_CAN1_BUF4I (47)
  231. #define INT0_HI_CAN1_BUF5I (48)
  232. #define INT0_HI_CAN1_BUF6I (49)
  233. #define INT0_HI_CAN1_BUF7I (50)
  234. #define INT0_HI_CAN1_BUF8I (51)
  235. #define INT0_HI_CAN1_BUF9I (52)
  236. #define INT0_HI_CAN1_BUF10I (53)
  237. #define INT0_HI_CAN1_BUF11I (54)
  238. #define INT0_HI_CAN1_BUF12I (55)
  239. #define INT0_HI_CAN1_BUF13I (56)
  240. #define INT0_HI_CAN1_BUF14I (57)
  241. #define INT0_HI_CAN1_BUF15I (58)
  242. #define INT0_HI_CAN1_ERRINT (59)
  243. #define INT0_HI_CAN1_BOFFINT (60)
  244. /* 60-63 Reserved */
  245. #endif /* _MCF5271_H_ */